tmio_mmc.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /* Definitons for use with the tmio_mmc.c
  2. *
  3. * (c) 2004 Ian Molton <spyro@f2s.com>
  4. * (c) 2007 Ian Molton <spyro@f2s.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/highmem.h>
  12. #define CTL_SD_CMD 0x00
  13. #define CTL_ARG_REG 0x04
  14. #define CTL_STOP_INTERNAL_ACTION 0x08
  15. #define CTL_XFER_BLK_COUNT 0xa
  16. #define CTL_RESPONSE 0x0c
  17. #define CTL_STATUS 0x1c
  18. #define CTL_IRQ_MASK 0x20
  19. #define CTL_SD_CARD_CLK_CTL 0x24
  20. #define CTL_SD_XFER_LEN 0x26
  21. #define CTL_SD_MEM_CARD_OPT 0x28
  22. #define CTL_SD_ERROR_DETAIL_STATUS 0x2c
  23. #define CTL_SD_DATA_PORT 0x30
  24. #define CTL_TRANSACTION_CTL 0x34
  25. #define CTL_RESET_SD 0xe0
  26. #define CTL_SDIO_REGS 0x100
  27. #define CTL_CLK_AND_WAIT_CTL 0x138
  28. #define CTL_RESET_SDIO 0x1e0
  29. /* Definitions for values the CTRL_STATUS register can take. */
  30. #define TMIO_STAT_CMDRESPEND 0x00000001
  31. #define TMIO_STAT_DATAEND 0x00000004
  32. #define TMIO_STAT_CARD_REMOVE 0x00000008
  33. #define TMIO_STAT_CARD_INSERT 0x00000010
  34. #define TMIO_STAT_SIGSTATE 0x00000020
  35. #define TMIO_STAT_WRPROTECT 0x00000080
  36. #define TMIO_STAT_CARD_REMOVE_A 0x00000100
  37. #define TMIO_STAT_CARD_INSERT_A 0x00000200
  38. #define TMIO_STAT_SIGSTATE_A 0x00000400
  39. #define TMIO_STAT_CMD_IDX_ERR 0x00010000
  40. #define TMIO_STAT_CRCFAIL 0x00020000
  41. #define TMIO_STAT_STOPBIT_ERR 0x00040000
  42. #define TMIO_STAT_DATATIMEOUT 0x00080000
  43. #define TMIO_STAT_RXOVERFLOW 0x00100000
  44. #define TMIO_STAT_TXUNDERRUN 0x00200000
  45. #define TMIO_STAT_CMDTIMEOUT 0x00400000
  46. #define TMIO_STAT_RXRDY 0x01000000
  47. #define TMIO_STAT_TXRQ 0x02000000
  48. #define TMIO_STAT_ILL_FUNC 0x20000000
  49. #define TMIO_STAT_CMD_BUSY 0x40000000
  50. #define TMIO_STAT_ILL_ACCESS 0x80000000
  51. /* Define some IRQ masks */
  52. /* This is the mask used at reset by the chip */
  53. #define TMIO_MASK_ALL 0x837f031d
  54. #define TMIO_MASK_READOP (TMIO_STAT_RXRDY | TMIO_STAT_DATAEND)
  55. #define TMIO_MASK_WRITEOP (TMIO_STAT_TXRQ | TMIO_STAT_DATAEND)
  56. #define TMIO_MASK_CMD (TMIO_STAT_CMDRESPEND | TMIO_STAT_CMDTIMEOUT | \
  57. TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT)
  58. #define TMIO_MASK_IRQ (TMIO_MASK_READOP | TMIO_MASK_WRITEOP | TMIO_MASK_CMD)
  59. #define enable_mmc_irqs(host, i) \
  60. do { \
  61. u32 mask;\
  62. mask = sd_ctrl_read32((host), CTL_IRQ_MASK); \
  63. mask &= ~((i) & TMIO_MASK_IRQ); \
  64. sd_ctrl_write32((host), CTL_IRQ_MASK, mask); \
  65. } while (0)
  66. #define disable_mmc_irqs(host, i) \
  67. do { \
  68. u32 mask;\
  69. mask = sd_ctrl_read32((host), CTL_IRQ_MASK); \
  70. mask |= ((i) & TMIO_MASK_IRQ); \
  71. sd_ctrl_write32((host), CTL_IRQ_MASK, mask); \
  72. } while (0)
  73. #define ack_mmc_irqs(host, i) \
  74. do { \
  75. u32 mask;\
  76. mask = sd_ctrl_read32((host), CTL_STATUS); \
  77. mask &= ~((i) & TMIO_MASK_IRQ); \
  78. sd_ctrl_write32((host), CTL_STATUS, mask); \
  79. } while (0)
  80. struct tmio_mmc_host {
  81. void __iomem *ctl;
  82. unsigned long bus_shift;
  83. struct mmc_command *cmd;
  84. struct mmc_request *mrq;
  85. struct mmc_data *data;
  86. struct mmc_host *mmc;
  87. int irq;
  88. /* Callbacks for clock / power control */
  89. void (*set_pwr)(struct platform_device *host, int state);
  90. void (*set_clk_div)(struct platform_device *host, int state);
  91. /* pio related stuff */
  92. struct scatterlist *sg_ptr;
  93. unsigned int sg_len;
  94. unsigned int sg_off;
  95. struct platform_device *pdev;
  96. };
  97. #include <linux/io.h>
  98. static inline u16 sd_ctrl_read16(struct tmio_mmc_host *host, int addr)
  99. {
  100. return readw(host->ctl + (addr << host->bus_shift));
  101. }
  102. static inline void sd_ctrl_read16_rep(struct tmio_mmc_host *host, int addr,
  103. u16 *buf, int count)
  104. {
  105. readsw(host->ctl + (addr << host->bus_shift), buf, count);
  106. }
  107. static inline u32 sd_ctrl_read32(struct tmio_mmc_host *host, int addr)
  108. {
  109. return readw(host->ctl + (addr << host->bus_shift)) |
  110. readw(host->ctl + ((addr + 2) << host->bus_shift)) << 16;
  111. }
  112. static inline void sd_ctrl_write16(struct tmio_mmc_host *host, int addr,
  113. u16 val)
  114. {
  115. writew(val, host->ctl + (addr << host->bus_shift));
  116. }
  117. static inline void sd_ctrl_write16_rep(struct tmio_mmc_host *host, int addr,
  118. u16 *buf, int count)
  119. {
  120. writesw(host->ctl + (addr << host->bus_shift), buf, count);
  121. }
  122. static inline void sd_ctrl_write32(struct tmio_mmc_host *host, int addr,
  123. u32 val)
  124. {
  125. writew(val, host->ctl + (addr << host->bus_shift));
  126. writew(val >> 16, host->ctl + ((addr + 2) << host->bus_shift));
  127. }
  128. #include <linux/scatterlist.h>
  129. #include <linux/blkdev.h>
  130. static inline void tmio_mmc_init_sg(struct tmio_mmc_host *host,
  131. struct mmc_data *data)
  132. {
  133. host->sg_len = data->sg_len;
  134. host->sg_ptr = data->sg;
  135. host->sg_off = 0;
  136. }
  137. static inline int tmio_mmc_next_sg(struct tmio_mmc_host *host)
  138. {
  139. host->sg_ptr = sg_next(host->sg_ptr);
  140. host->sg_off = 0;
  141. return --host->sg_len;
  142. }
  143. static inline char *tmio_mmc_kmap_atomic(struct tmio_mmc_host *host,
  144. unsigned long *flags)
  145. {
  146. struct scatterlist *sg = host->sg_ptr;
  147. local_irq_save(*flags);
  148. return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
  149. }
  150. static inline void tmio_mmc_kunmap_atomic(struct tmio_mmc_host *host,
  151. unsigned long *flags)
  152. {
  153. kunmap_atomic(sg_page(host->sg_ptr), KM_BIO_SRC_IRQ);
  154. local_irq_restore(*flags);
  155. }
  156. #ifdef CONFIG_MMC_DEBUG
  157. #define STATUS_TO_TEXT(a) \
  158. do { \
  159. if (status & TMIO_STAT_##a) \
  160. printk(#a); \
  161. } while (0)
  162. void pr_debug_status(u32 status)
  163. {
  164. printk(KERN_DEBUG "status: %08x = ", status);
  165. STATUS_TO_TEXT(CARD_REMOVE);
  166. STATUS_TO_TEXT(CARD_INSERT);
  167. STATUS_TO_TEXT(SIGSTATE);
  168. STATUS_TO_TEXT(WRPROTECT);
  169. STATUS_TO_TEXT(CARD_REMOVE_A);
  170. STATUS_TO_TEXT(CARD_INSERT_A);
  171. STATUS_TO_TEXT(SIGSTATE_A);
  172. STATUS_TO_TEXT(CMD_IDX_ERR);
  173. STATUS_TO_TEXT(STOPBIT_ERR);
  174. STATUS_TO_TEXT(ILL_FUNC);
  175. STATUS_TO_TEXT(CMD_BUSY);
  176. STATUS_TO_TEXT(CMDRESPEND);
  177. STATUS_TO_TEXT(DATAEND);
  178. STATUS_TO_TEXT(CRCFAIL);
  179. STATUS_TO_TEXT(DATATIMEOUT);
  180. STATUS_TO_TEXT(CMDTIMEOUT);
  181. STATUS_TO_TEXT(RXOVERFLOW);
  182. STATUS_TO_TEXT(TXUNDERRUN);
  183. STATUS_TO_TEXT(RXRDY);
  184. STATUS_TO_TEXT(TXRQ);
  185. STATUS_TO_TEXT(ILL_ACCESS);
  186. printk("\n");
  187. }
  188. #else
  189. #define pr_debug_status(s) do { } while (0)
  190. #endif