wm8350-core.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769
  1. /*
  2. * wm8350-core.c -- Device access for Wolfson WM8350
  3. *
  4. * Copyright 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood, Mark Brown
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/init.h>
  17. #include <linux/bug.h>
  18. #include <linux/device.h>
  19. #include <linux/delay.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/mfd/wm8350/core.h>
  23. #include <linux/mfd/wm8350/audio.h>
  24. #include <linux/mfd/wm8350/comparator.h>
  25. #include <linux/mfd/wm8350/gpio.h>
  26. #include <linux/mfd/wm8350/pmic.h>
  27. #include <linux/mfd/wm8350/rtc.h>
  28. #include <linux/mfd/wm8350/supply.h>
  29. #include <linux/mfd/wm8350/wdt.h>
  30. #define WM8350_UNLOCK_KEY 0x0013
  31. #define WM8350_LOCK_KEY 0x0000
  32. #define WM8350_CLOCK_CONTROL_1 0x28
  33. #define WM8350_AIF_TEST 0x74
  34. /* debug */
  35. #define WM8350_BUS_DEBUG 0
  36. #if WM8350_BUS_DEBUG
  37. #define dump(regs, src) do { \
  38. int i_; \
  39. u16 *src_ = src; \
  40. printk(KERN_DEBUG); \
  41. for (i_ = 0; i_ < regs; i_++) \
  42. printk(" 0x%4.4x", *src_++); \
  43. printk("\n"); \
  44. } while (0);
  45. #else
  46. #define dump(bytes, src)
  47. #endif
  48. #define WM8350_LOCK_DEBUG 0
  49. #if WM8350_LOCK_DEBUG
  50. #define ldbg(format, arg...) printk(format, ## arg)
  51. #else
  52. #define ldbg(format, arg...)
  53. #endif
  54. /*
  55. * WM8350 Device IO
  56. */
  57. static DEFINE_MUTEX(io_mutex);
  58. static DEFINE_MUTEX(reg_lock_mutex);
  59. /* Perform a physical read from the device.
  60. */
  61. static int wm8350_phys_read(struct wm8350 *wm8350, u8 reg, int num_regs,
  62. u16 *dest)
  63. {
  64. int i, ret;
  65. int bytes = num_regs * 2;
  66. dev_dbg(wm8350->dev, "volatile read\n");
  67. ret = wm8350->read_dev(wm8350, reg, bytes, (char *)dest);
  68. for (i = reg; i < reg + num_regs; i++) {
  69. /* Cache is CPU endian */
  70. dest[i - reg] = be16_to_cpu(dest[i - reg]);
  71. /* Mask out non-readable bits */
  72. dest[i - reg] &= wm8350_reg_io_map[i].readable;
  73. }
  74. dump(num_regs, dest);
  75. return ret;
  76. }
  77. static int wm8350_read(struct wm8350 *wm8350, u8 reg, int num_regs, u16 *dest)
  78. {
  79. int i;
  80. int end = reg + num_regs;
  81. int ret = 0;
  82. int bytes = num_regs * 2;
  83. if (wm8350->read_dev == NULL)
  84. return -ENODEV;
  85. if ((reg + num_regs - 1) > WM8350_MAX_REGISTER) {
  86. dev_err(wm8350->dev, "invalid reg %x\n",
  87. reg + num_regs - 1);
  88. return -EINVAL;
  89. }
  90. dev_dbg(wm8350->dev,
  91. "%s R%d(0x%2.2x) %d regs\n", __func__, reg, reg, num_regs);
  92. #if WM8350_BUS_DEBUG
  93. /* we can _safely_ read any register, but warn if read not supported */
  94. for (i = reg; i < end; i++) {
  95. if (!wm8350_reg_io_map[i].readable)
  96. dev_warn(wm8350->dev,
  97. "reg R%d is not readable\n", i);
  98. }
  99. #endif
  100. /* if any volatile registers are required, then read back all */
  101. for (i = reg; i < end; i++)
  102. if (wm8350_reg_io_map[i].vol)
  103. return wm8350_phys_read(wm8350, reg, num_regs, dest);
  104. /* no volatiles, then cache is good */
  105. dev_dbg(wm8350->dev, "cache read\n");
  106. memcpy(dest, &wm8350->reg_cache[reg], bytes);
  107. dump(num_regs, dest);
  108. return ret;
  109. }
  110. static inline int is_reg_locked(struct wm8350 *wm8350, u8 reg)
  111. {
  112. if (reg == WM8350_SECURITY ||
  113. wm8350->reg_cache[WM8350_SECURITY] == WM8350_UNLOCK_KEY)
  114. return 0;
  115. if ((reg >= WM8350_GPIO_FUNCTION_SELECT_1 &&
  116. reg <= WM8350_GPIO_FUNCTION_SELECT_4) ||
  117. (reg >= WM8350_BATTERY_CHARGER_CONTROL_1 &&
  118. reg <= WM8350_BATTERY_CHARGER_CONTROL_3))
  119. return 1;
  120. return 0;
  121. }
  122. static int wm8350_write(struct wm8350 *wm8350, u8 reg, int num_regs, u16 *src)
  123. {
  124. int i;
  125. int end = reg + num_regs;
  126. int bytes = num_regs * 2;
  127. if (wm8350->write_dev == NULL)
  128. return -ENODEV;
  129. if ((reg + num_regs - 1) > WM8350_MAX_REGISTER) {
  130. dev_err(wm8350->dev, "invalid reg %x\n",
  131. reg + num_regs - 1);
  132. return -EINVAL;
  133. }
  134. /* it's generally not a good idea to write to RO or locked registers */
  135. for (i = reg; i < end; i++) {
  136. if (!wm8350_reg_io_map[i].writable) {
  137. dev_err(wm8350->dev,
  138. "attempted write to read only reg R%d\n", i);
  139. return -EINVAL;
  140. }
  141. if (is_reg_locked(wm8350, i)) {
  142. dev_err(wm8350->dev,
  143. "attempted write to locked reg R%d\n", i);
  144. return -EINVAL;
  145. }
  146. src[i - reg] &= wm8350_reg_io_map[i].writable;
  147. wm8350->reg_cache[i] =
  148. (wm8350->reg_cache[i] & ~wm8350_reg_io_map[i].writable)
  149. | src[i - reg];
  150. src[i - reg] = cpu_to_be16(src[i - reg]);
  151. }
  152. /* Actually write it out */
  153. return wm8350->write_dev(wm8350, reg, bytes, (char *)src);
  154. }
  155. /*
  156. * Safe read, modify, write methods
  157. */
  158. int wm8350_clear_bits(struct wm8350 *wm8350, u16 reg, u16 mask)
  159. {
  160. u16 data;
  161. int err;
  162. mutex_lock(&io_mutex);
  163. err = wm8350_read(wm8350, reg, 1, &data);
  164. if (err) {
  165. dev_err(wm8350->dev, "read from reg R%d failed\n", reg);
  166. goto out;
  167. }
  168. data &= ~mask;
  169. err = wm8350_write(wm8350, reg, 1, &data);
  170. if (err)
  171. dev_err(wm8350->dev, "write to reg R%d failed\n", reg);
  172. out:
  173. mutex_unlock(&io_mutex);
  174. return err;
  175. }
  176. EXPORT_SYMBOL_GPL(wm8350_clear_bits);
  177. int wm8350_set_bits(struct wm8350 *wm8350, u16 reg, u16 mask)
  178. {
  179. u16 data;
  180. int err;
  181. mutex_lock(&io_mutex);
  182. err = wm8350_read(wm8350, reg, 1, &data);
  183. if (err) {
  184. dev_err(wm8350->dev, "read from reg R%d failed\n", reg);
  185. goto out;
  186. }
  187. data |= mask;
  188. err = wm8350_write(wm8350, reg, 1, &data);
  189. if (err)
  190. dev_err(wm8350->dev, "write to reg R%d failed\n", reg);
  191. out:
  192. mutex_unlock(&io_mutex);
  193. return err;
  194. }
  195. EXPORT_SYMBOL_GPL(wm8350_set_bits);
  196. u16 wm8350_reg_read(struct wm8350 *wm8350, int reg)
  197. {
  198. u16 data;
  199. int err;
  200. mutex_lock(&io_mutex);
  201. err = wm8350_read(wm8350, reg, 1, &data);
  202. if (err)
  203. dev_err(wm8350->dev, "read from reg R%d failed\n", reg);
  204. mutex_unlock(&io_mutex);
  205. return data;
  206. }
  207. EXPORT_SYMBOL_GPL(wm8350_reg_read);
  208. int wm8350_reg_write(struct wm8350 *wm8350, int reg, u16 val)
  209. {
  210. int ret;
  211. u16 data = val;
  212. mutex_lock(&io_mutex);
  213. ret = wm8350_write(wm8350, reg, 1, &data);
  214. if (ret)
  215. dev_err(wm8350->dev, "write to reg R%d failed\n", reg);
  216. mutex_unlock(&io_mutex);
  217. return ret;
  218. }
  219. EXPORT_SYMBOL_GPL(wm8350_reg_write);
  220. int wm8350_block_read(struct wm8350 *wm8350, int start_reg, int regs,
  221. u16 *dest)
  222. {
  223. int err = 0;
  224. mutex_lock(&io_mutex);
  225. err = wm8350_read(wm8350, start_reg, regs, dest);
  226. if (err)
  227. dev_err(wm8350->dev, "block read starting from R%d failed\n",
  228. start_reg);
  229. mutex_unlock(&io_mutex);
  230. return err;
  231. }
  232. EXPORT_SYMBOL_GPL(wm8350_block_read);
  233. int wm8350_block_write(struct wm8350 *wm8350, int start_reg, int regs,
  234. u16 *src)
  235. {
  236. int ret = 0;
  237. mutex_lock(&io_mutex);
  238. ret = wm8350_write(wm8350, start_reg, regs, src);
  239. if (ret)
  240. dev_err(wm8350->dev, "block write starting at R%d failed\n",
  241. start_reg);
  242. mutex_unlock(&io_mutex);
  243. return ret;
  244. }
  245. EXPORT_SYMBOL_GPL(wm8350_block_write);
  246. /**
  247. * wm8350_reg_lock()
  248. *
  249. * The WM8350 has a hardware lock which can be used to prevent writes to
  250. * some registers (generally those which can cause particularly serious
  251. * problems if misused). This function enables that lock.
  252. */
  253. int wm8350_reg_lock(struct wm8350 *wm8350)
  254. {
  255. u16 key = WM8350_LOCK_KEY;
  256. int ret;
  257. ldbg(__func__);
  258. mutex_lock(&io_mutex);
  259. ret = wm8350_write(wm8350, WM8350_SECURITY, 1, &key);
  260. if (ret)
  261. dev_err(wm8350->dev, "lock failed\n");
  262. mutex_unlock(&io_mutex);
  263. return ret;
  264. }
  265. EXPORT_SYMBOL_GPL(wm8350_reg_lock);
  266. /**
  267. * wm8350_reg_unlock()
  268. *
  269. * The WM8350 has a hardware lock which can be used to prevent writes to
  270. * some registers (generally those which can cause particularly serious
  271. * problems if misused). This function disables that lock so updates
  272. * can be performed. For maximum safety this should be done only when
  273. * required.
  274. */
  275. int wm8350_reg_unlock(struct wm8350 *wm8350)
  276. {
  277. u16 key = WM8350_UNLOCK_KEY;
  278. int ret;
  279. ldbg(__func__);
  280. mutex_lock(&io_mutex);
  281. ret = wm8350_write(wm8350, WM8350_SECURITY, 1, &key);
  282. if (ret)
  283. dev_err(wm8350->dev, "unlock failed\n");
  284. mutex_unlock(&io_mutex);
  285. return ret;
  286. }
  287. EXPORT_SYMBOL_GPL(wm8350_reg_unlock);
  288. int wm8350_read_auxadc(struct wm8350 *wm8350, int channel, int scale, int vref)
  289. {
  290. u16 reg, result = 0;
  291. if (channel < WM8350_AUXADC_AUX1 || channel > WM8350_AUXADC_TEMP)
  292. return -EINVAL;
  293. if (channel >= WM8350_AUXADC_USB && channel <= WM8350_AUXADC_TEMP
  294. && (scale != 0 || vref != 0))
  295. return -EINVAL;
  296. mutex_lock(&wm8350->auxadc_mutex);
  297. /* Turn on the ADC */
  298. reg = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_5);
  299. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_5, reg | WM8350_AUXADC_ENA);
  300. if (scale || vref) {
  301. reg = scale << 13;
  302. reg |= vref << 12;
  303. wm8350_reg_write(wm8350, WM8350_AUX1_READBACK + channel, reg);
  304. }
  305. reg = wm8350_reg_read(wm8350, WM8350_DIGITISER_CONTROL_1);
  306. reg |= 1 << channel | WM8350_AUXADC_POLL;
  307. wm8350_reg_write(wm8350, WM8350_DIGITISER_CONTROL_1, reg);
  308. /* We ignore the result of the completion and just check for a
  309. * conversion result, allowing us to soldier on if the IRQ
  310. * infrastructure is not set up for the chip. */
  311. wait_for_completion_timeout(&wm8350->auxadc_done, msecs_to_jiffies(5));
  312. reg = wm8350_reg_read(wm8350, WM8350_DIGITISER_CONTROL_1);
  313. if (reg & WM8350_AUXADC_POLL)
  314. dev_err(wm8350->dev, "adc chn %d read timeout\n", channel);
  315. else
  316. result = wm8350_reg_read(wm8350,
  317. WM8350_AUX1_READBACK + channel);
  318. /* Turn off the ADC */
  319. reg = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_5);
  320. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_5,
  321. reg & ~WM8350_AUXADC_ENA);
  322. mutex_unlock(&wm8350->auxadc_mutex);
  323. return result & WM8350_AUXADC_DATA1_MASK;
  324. }
  325. EXPORT_SYMBOL_GPL(wm8350_read_auxadc);
  326. static irqreturn_t wm8350_auxadc_irq(int irq, void *irq_data)
  327. {
  328. struct wm8350 *wm8350 = irq_data;
  329. complete(&wm8350->auxadc_done);
  330. return IRQ_HANDLED;
  331. }
  332. /*
  333. * Cache is always host endian.
  334. */
  335. static int wm8350_create_cache(struct wm8350 *wm8350, int type, int mode)
  336. {
  337. int i, ret = 0;
  338. u16 value;
  339. const u16 *reg_map;
  340. switch (type) {
  341. case 0:
  342. switch (mode) {
  343. #ifdef CONFIG_MFD_WM8350_CONFIG_MODE_0
  344. case 0:
  345. reg_map = wm8350_mode0_defaults;
  346. break;
  347. #endif
  348. #ifdef CONFIG_MFD_WM8350_CONFIG_MODE_1
  349. case 1:
  350. reg_map = wm8350_mode1_defaults;
  351. break;
  352. #endif
  353. #ifdef CONFIG_MFD_WM8350_CONFIG_MODE_2
  354. case 2:
  355. reg_map = wm8350_mode2_defaults;
  356. break;
  357. #endif
  358. #ifdef CONFIG_MFD_WM8350_CONFIG_MODE_3
  359. case 3:
  360. reg_map = wm8350_mode3_defaults;
  361. break;
  362. #endif
  363. default:
  364. dev_err(wm8350->dev,
  365. "WM8350 configuration mode %d not supported\n",
  366. mode);
  367. return -EINVAL;
  368. }
  369. break;
  370. case 1:
  371. switch (mode) {
  372. #ifdef CONFIG_MFD_WM8351_CONFIG_MODE_0
  373. case 0:
  374. reg_map = wm8351_mode0_defaults;
  375. break;
  376. #endif
  377. #ifdef CONFIG_MFD_WM8351_CONFIG_MODE_1
  378. case 1:
  379. reg_map = wm8351_mode1_defaults;
  380. break;
  381. #endif
  382. #ifdef CONFIG_MFD_WM8351_CONFIG_MODE_2
  383. case 2:
  384. reg_map = wm8351_mode2_defaults;
  385. break;
  386. #endif
  387. #ifdef CONFIG_MFD_WM8351_CONFIG_MODE_3
  388. case 3:
  389. reg_map = wm8351_mode3_defaults;
  390. break;
  391. #endif
  392. default:
  393. dev_err(wm8350->dev,
  394. "WM8351 configuration mode %d not supported\n",
  395. mode);
  396. return -EINVAL;
  397. }
  398. break;
  399. case 2:
  400. switch (mode) {
  401. #ifdef CONFIG_MFD_WM8352_CONFIG_MODE_0
  402. case 0:
  403. reg_map = wm8352_mode0_defaults;
  404. break;
  405. #endif
  406. #ifdef CONFIG_MFD_WM8352_CONFIG_MODE_1
  407. case 1:
  408. reg_map = wm8352_mode1_defaults;
  409. break;
  410. #endif
  411. #ifdef CONFIG_MFD_WM8352_CONFIG_MODE_2
  412. case 2:
  413. reg_map = wm8352_mode2_defaults;
  414. break;
  415. #endif
  416. #ifdef CONFIG_MFD_WM8352_CONFIG_MODE_3
  417. case 3:
  418. reg_map = wm8352_mode3_defaults;
  419. break;
  420. #endif
  421. default:
  422. dev_err(wm8350->dev,
  423. "WM8352 configuration mode %d not supported\n",
  424. mode);
  425. return -EINVAL;
  426. }
  427. break;
  428. default:
  429. dev_err(wm8350->dev,
  430. "WM835x configuration mode %d not supported\n",
  431. mode);
  432. return -EINVAL;
  433. }
  434. wm8350->reg_cache =
  435. kmalloc(sizeof(u16) * (WM8350_MAX_REGISTER + 1), GFP_KERNEL);
  436. if (wm8350->reg_cache == NULL)
  437. return -ENOMEM;
  438. /* Read the initial cache state back from the device - this is
  439. * a PMIC so the device many not be in a virgin state and we
  440. * can't rely on the silicon values.
  441. */
  442. ret = wm8350->read_dev(wm8350, 0,
  443. sizeof(u16) * (WM8350_MAX_REGISTER + 1),
  444. wm8350->reg_cache);
  445. if (ret < 0) {
  446. dev_err(wm8350->dev,
  447. "failed to read initial cache values\n");
  448. goto out;
  449. }
  450. /* Mask out uncacheable/unreadable bits and the audio. */
  451. for (i = 0; i < WM8350_MAX_REGISTER; i++) {
  452. if (wm8350_reg_io_map[i].readable &&
  453. (i < WM8350_CLOCK_CONTROL_1 || i > WM8350_AIF_TEST)) {
  454. value = be16_to_cpu(wm8350->reg_cache[i]);
  455. value &= wm8350_reg_io_map[i].readable;
  456. wm8350->reg_cache[i] = value;
  457. } else
  458. wm8350->reg_cache[i] = reg_map[i];
  459. }
  460. out:
  461. return ret;
  462. }
  463. /*
  464. * Register a client device. This is non-fatal since there is no need to
  465. * fail the entire device init due to a single platform device failing.
  466. */
  467. static void wm8350_client_dev_register(struct wm8350 *wm8350,
  468. const char *name,
  469. struct platform_device **pdev)
  470. {
  471. int ret;
  472. *pdev = platform_device_alloc(name, -1);
  473. if (*pdev == NULL) {
  474. dev_err(wm8350->dev, "Failed to allocate %s\n", name);
  475. return;
  476. }
  477. (*pdev)->dev.parent = wm8350->dev;
  478. platform_set_drvdata(*pdev, wm8350);
  479. ret = platform_device_add(*pdev);
  480. if (ret != 0) {
  481. dev_err(wm8350->dev, "Failed to register %s: %d\n", name, ret);
  482. platform_device_put(*pdev);
  483. *pdev = NULL;
  484. }
  485. }
  486. int wm8350_device_init(struct wm8350 *wm8350, int irq,
  487. struct wm8350_platform_data *pdata)
  488. {
  489. int ret;
  490. u16 id1, id2, mask_rev;
  491. u16 cust_id, mode, chip_rev;
  492. /* get WM8350 revision and config mode */
  493. ret = wm8350->read_dev(wm8350, WM8350_RESET_ID, sizeof(id1), &id1);
  494. if (ret != 0) {
  495. dev_err(wm8350->dev, "Failed to read ID: %d\n", ret);
  496. goto err;
  497. }
  498. ret = wm8350->read_dev(wm8350, WM8350_ID, sizeof(id2), &id2);
  499. if (ret != 0) {
  500. dev_err(wm8350->dev, "Failed to read ID: %d\n", ret);
  501. goto err;
  502. }
  503. ret = wm8350->read_dev(wm8350, WM8350_REVISION, sizeof(mask_rev),
  504. &mask_rev);
  505. if (ret != 0) {
  506. dev_err(wm8350->dev, "Failed to read revision: %d\n", ret);
  507. goto err;
  508. }
  509. id1 = be16_to_cpu(id1);
  510. id2 = be16_to_cpu(id2);
  511. mask_rev = be16_to_cpu(mask_rev);
  512. if (id1 != 0x6143) {
  513. dev_err(wm8350->dev,
  514. "Device with ID %x is not a WM8350\n", id1);
  515. ret = -ENODEV;
  516. goto err;
  517. }
  518. mode = id2 & WM8350_CONF_STS_MASK >> 10;
  519. cust_id = id2 & WM8350_CUST_ID_MASK;
  520. chip_rev = (id2 & WM8350_CHIP_REV_MASK) >> 12;
  521. dev_info(wm8350->dev,
  522. "CONF_STS %d, CUST_ID %d, MASK_REV %d, CHIP_REV %d\n",
  523. mode, cust_id, mask_rev, chip_rev);
  524. if (cust_id != 0) {
  525. dev_err(wm8350->dev, "Unsupported CUST_ID\n");
  526. ret = -ENODEV;
  527. goto err;
  528. }
  529. switch (mask_rev) {
  530. case 0:
  531. wm8350->pmic.max_dcdc = WM8350_DCDC_6;
  532. wm8350->pmic.max_isink = WM8350_ISINK_B;
  533. switch (chip_rev) {
  534. case WM8350_REV_E:
  535. dev_info(wm8350->dev, "WM8350 Rev E\n");
  536. break;
  537. case WM8350_REV_F:
  538. dev_info(wm8350->dev, "WM8350 Rev F\n");
  539. break;
  540. case WM8350_REV_G:
  541. dev_info(wm8350->dev, "WM8350 Rev G\n");
  542. wm8350->power.rev_g_coeff = 1;
  543. break;
  544. case WM8350_REV_H:
  545. dev_info(wm8350->dev, "WM8350 Rev H\n");
  546. wm8350->power.rev_g_coeff = 1;
  547. break;
  548. default:
  549. /* For safety we refuse to run on unknown hardware */
  550. dev_err(wm8350->dev, "Unknown WM8350 CHIP_REV\n");
  551. ret = -ENODEV;
  552. goto err;
  553. }
  554. break;
  555. case 1:
  556. wm8350->pmic.max_dcdc = WM8350_DCDC_4;
  557. wm8350->pmic.max_isink = WM8350_ISINK_A;
  558. switch (chip_rev) {
  559. case 0:
  560. dev_info(wm8350->dev, "WM8351 Rev A\n");
  561. wm8350->power.rev_g_coeff = 1;
  562. break;
  563. case 1:
  564. dev_info(wm8350->dev, "WM8351 Rev B\n");
  565. wm8350->power.rev_g_coeff = 1;
  566. break;
  567. default:
  568. dev_err(wm8350->dev, "Unknown WM8351 CHIP_REV\n");
  569. ret = -ENODEV;
  570. goto err;
  571. }
  572. break;
  573. case 2:
  574. wm8350->pmic.max_dcdc = WM8350_DCDC_6;
  575. wm8350->pmic.max_isink = WM8350_ISINK_B;
  576. switch (chip_rev) {
  577. case 0:
  578. dev_info(wm8350->dev, "WM8352 Rev A\n");
  579. wm8350->power.rev_g_coeff = 1;
  580. break;
  581. default:
  582. dev_err(wm8350->dev, "Unknown WM8352 CHIP_REV\n");
  583. ret = -ENODEV;
  584. goto err;
  585. }
  586. break;
  587. default:
  588. dev_err(wm8350->dev, "Unknown MASK_REV\n");
  589. ret = -ENODEV;
  590. goto err;
  591. }
  592. ret = wm8350_create_cache(wm8350, mask_rev, mode);
  593. if (ret < 0) {
  594. dev_err(wm8350->dev, "Failed to create register cache\n");
  595. return ret;
  596. }
  597. mutex_init(&wm8350->auxadc_mutex);
  598. init_completion(&wm8350->auxadc_done);
  599. ret = wm8350_irq_init(wm8350, irq, pdata);
  600. if (ret < 0)
  601. goto err;
  602. if (wm8350->irq_base) {
  603. ret = request_threaded_irq(wm8350->irq_base +
  604. WM8350_IRQ_AUXADC_DATARDY,
  605. NULL, wm8350_auxadc_irq, 0,
  606. "auxadc", wm8350);
  607. if (ret < 0)
  608. dev_warn(wm8350->dev,
  609. "Failed to request AUXADC IRQ: %d\n", ret);
  610. }
  611. if (pdata && pdata->init) {
  612. ret = pdata->init(wm8350);
  613. if (ret != 0) {
  614. dev_err(wm8350->dev, "Platform init() failed: %d\n",
  615. ret);
  616. goto err_irq;
  617. }
  618. }
  619. wm8350_reg_write(wm8350, WM8350_SYSTEM_INTERRUPTS_MASK, 0x0);
  620. wm8350_client_dev_register(wm8350, "wm8350-codec",
  621. &(wm8350->codec.pdev));
  622. wm8350_client_dev_register(wm8350, "wm8350-gpio",
  623. &(wm8350->gpio.pdev));
  624. wm8350_client_dev_register(wm8350, "wm8350-hwmon",
  625. &(wm8350->hwmon.pdev));
  626. wm8350_client_dev_register(wm8350, "wm8350-power",
  627. &(wm8350->power.pdev));
  628. wm8350_client_dev_register(wm8350, "wm8350-rtc", &(wm8350->rtc.pdev));
  629. wm8350_client_dev_register(wm8350, "wm8350-wdt", &(wm8350->wdt.pdev));
  630. return 0;
  631. err_irq:
  632. wm8350_irq_exit(wm8350);
  633. err:
  634. kfree(wm8350->reg_cache);
  635. return ret;
  636. }
  637. EXPORT_SYMBOL_GPL(wm8350_device_init);
  638. void wm8350_device_exit(struct wm8350 *wm8350)
  639. {
  640. int i;
  641. for (i = 0; i < ARRAY_SIZE(wm8350->pmic.led); i++)
  642. platform_device_unregister(wm8350->pmic.led[i].pdev);
  643. for (i = 0; i < ARRAY_SIZE(wm8350->pmic.pdev); i++)
  644. platform_device_unregister(wm8350->pmic.pdev[i]);
  645. platform_device_unregister(wm8350->wdt.pdev);
  646. platform_device_unregister(wm8350->rtc.pdev);
  647. platform_device_unregister(wm8350->power.pdev);
  648. platform_device_unregister(wm8350->hwmon.pdev);
  649. platform_device_unregister(wm8350->gpio.pdev);
  650. platform_device_unregister(wm8350->codec.pdev);
  651. if (wm8350->irq_base)
  652. free_irq(wm8350->irq_base + WM8350_IRQ_AUXADC_DATARDY, wm8350);
  653. wm8350_irq_exit(wm8350);
  654. kfree(wm8350->reg_cache);
  655. }
  656. EXPORT_SYMBOL_GPL(wm8350_device_exit);
  657. MODULE_DESCRIPTION("WM8350 AudioPlus PMIC core driver");
  658. MODULE_LICENSE("GPL");