tc6393xb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876
  1. /*
  2. * Toshiba TC6393XB SoC support
  3. *
  4. * Copyright(c) 2005-2006 Chris Humbert
  5. * Copyright(c) 2005 Dirk Opfer
  6. * Copyright(c) 2005 Ian Molton <spyro@f2s.com>
  7. * Copyright(c) 2007 Dmitry Baryshkov
  8. *
  9. * Based on code written by Sharp/Lineo for 2.4 kernels
  10. * Based on locomo.c
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/err.h>
  23. #include <linux/mfd/core.h>
  24. #include <linux/mfd/tmio.h>
  25. #include <linux/mfd/tc6393xb.h>
  26. #include <linux/gpio.h>
  27. #define SCR_REVID 0x08 /* b Revision ID */
  28. #define SCR_ISR 0x50 /* b Interrupt Status */
  29. #define SCR_IMR 0x52 /* b Interrupt Mask */
  30. #define SCR_IRR 0x54 /* b Interrupt Routing */
  31. #define SCR_GPER 0x60 /* w GP Enable */
  32. #define SCR_GPI_SR(i) (0x64 + (i)) /* b3 GPI Status */
  33. #define SCR_GPI_IMR(i) (0x68 + (i)) /* b3 GPI INT Mask */
  34. #define SCR_GPI_EDER(i) (0x6c + (i)) /* b3 GPI Edge Detect Enable */
  35. #define SCR_GPI_LIR(i) (0x70 + (i)) /* b3 GPI Level Invert */
  36. #define SCR_GPO_DSR(i) (0x78 + (i)) /* b3 GPO Data Set */
  37. #define SCR_GPO_DOECR(i) (0x7c + (i)) /* b3 GPO Data OE Control */
  38. #define SCR_GP_IARCR(i) (0x80 + (i)) /* b3 GP Internal Active Register Control */
  39. #define SCR_GP_IARLCR(i) (0x84 + (i)) /* b3 GP INTERNAL Active Register Level Control */
  40. #define SCR_GPI_BCR(i) (0x88 + (i)) /* b3 GPI Buffer Control */
  41. #define SCR_GPA_IARCR 0x8c /* w GPa Internal Active Register Control */
  42. #define SCR_GPA_IARLCR 0x90 /* w GPa Internal Active Register Level Control */
  43. #define SCR_GPA_BCR 0x94 /* w GPa Buffer Control */
  44. #define SCR_CCR 0x98 /* w Clock Control */
  45. #define SCR_PLL2CR 0x9a /* w PLL2 Control */
  46. #define SCR_PLL1CR 0x9c /* l PLL1 Control */
  47. #define SCR_DIARCR 0xa0 /* b Device Internal Active Register Control */
  48. #define SCR_DBOCR 0xa1 /* b Device Buffer Off Control */
  49. #define SCR_FER 0xe0 /* b Function Enable */
  50. #define SCR_MCR 0xe4 /* w Mode Control */
  51. #define SCR_CONFIG 0xfc /* b Configuration Control */
  52. #define SCR_DEBUG 0xff /* b Debug */
  53. #define SCR_CCR_CK32K BIT(0)
  54. #define SCR_CCR_USBCK BIT(1)
  55. #define SCR_CCR_UNK1 BIT(4)
  56. #define SCR_CCR_MCLK_MASK (7 << 8)
  57. #define SCR_CCR_MCLK_OFF (0 << 8)
  58. #define SCR_CCR_MCLK_12 (1 << 8)
  59. #define SCR_CCR_MCLK_24 (2 << 8)
  60. #define SCR_CCR_MCLK_48 (3 << 8)
  61. #define SCR_CCR_HCLK_MASK (3 << 12)
  62. #define SCR_CCR_HCLK_24 (0 << 12)
  63. #define SCR_CCR_HCLK_48 (1 << 12)
  64. #define SCR_FER_USBEN BIT(0) /* USB host enable */
  65. #define SCR_FER_LCDCVEN BIT(1) /* polysilicon TFT enable */
  66. #define SCR_FER_SLCDEN BIT(2) /* SLCD enable */
  67. #define SCR_MCR_RDY_MASK (3 << 0)
  68. #define SCR_MCR_RDY_OPENDRAIN (0 << 0)
  69. #define SCR_MCR_RDY_TRISTATE (1 << 0)
  70. #define SCR_MCR_RDY_PUSHPULL (2 << 0)
  71. #define SCR_MCR_RDY_UNK BIT(2)
  72. #define SCR_MCR_RDY_EN BIT(3)
  73. #define SCR_MCR_INT_MASK (3 << 4)
  74. #define SCR_MCR_INT_OPENDRAIN (0 << 4)
  75. #define SCR_MCR_INT_TRISTATE (1 << 4)
  76. #define SCR_MCR_INT_PUSHPULL (2 << 4)
  77. #define SCR_MCR_INT_UNK BIT(6)
  78. #define SCR_MCR_INT_EN BIT(7)
  79. /* bits 8 - 16 are unknown */
  80. #define TC_GPIO_BIT(i) (1 << (i & 0x7))
  81. /*--------------------------------------------------------------------------*/
  82. struct tc6393xb {
  83. void __iomem *scr;
  84. struct gpio_chip gpio;
  85. struct clk *clk; /* 3,6 Mhz */
  86. spinlock_t lock; /* protects RMW cycles */
  87. struct {
  88. u8 fer;
  89. u16 ccr;
  90. u8 gpi_bcr[3];
  91. u8 gpo_dsr[3];
  92. u8 gpo_doecr[3];
  93. } suspend_state;
  94. struct resource rscr;
  95. struct resource *iomem;
  96. int irq;
  97. int irq_base;
  98. };
  99. enum {
  100. TC6393XB_CELL_NAND,
  101. TC6393XB_CELL_MMC,
  102. TC6393XB_CELL_OHCI,
  103. TC6393XB_CELL_FB,
  104. };
  105. /*--------------------------------------------------------------------------*/
  106. static int tc6393xb_nand_enable(struct platform_device *nand)
  107. {
  108. struct platform_device *dev = to_platform_device(nand->dev.parent);
  109. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  110. unsigned long flags;
  111. spin_lock_irqsave(&tc6393xb->lock, flags);
  112. /* SMD buffer on */
  113. dev_dbg(&dev->dev, "SMD buffer on\n");
  114. tmio_iowrite8(0xff, tc6393xb->scr + SCR_GPI_BCR(1));
  115. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  116. return 0;
  117. }
  118. static struct resource __devinitdata tc6393xb_nand_resources[] = {
  119. {
  120. .start = 0x1000,
  121. .end = 0x1007,
  122. .flags = IORESOURCE_MEM,
  123. },
  124. {
  125. .start = 0x0100,
  126. .end = 0x01ff,
  127. .flags = IORESOURCE_MEM,
  128. },
  129. {
  130. .start = IRQ_TC6393_NAND,
  131. .end = IRQ_TC6393_NAND,
  132. .flags = IORESOURCE_IRQ,
  133. },
  134. };
  135. static struct resource __devinitdata tc6393xb_mmc_resources[] = {
  136. {
  137. .start = 0x800,
  138. .end = 0x9ff,
  139. .flags = IORESOURCE_MEM,
  140. },
  141. {
  142. .start = IRQ_TC6393_MMC,
  143. .end = IRQ_TC6393_MMC,
  144. .flags = IORESOURCE_IRQ,
  145. },
  146. };
  147. static const struct resource tc6393xb_ohci_resources[] = {
  148. {
  149. .start = 0x3000,
  150. .end = 0x31ff,
  151. .flags = IORESOURCE_MEM,
  152. },
  153. {
  154. .start = 0x0300,
  155. .end = 0x03ff,
  156. .flags = IORESOURCE_MEM,
  157. },
  158. {
  159. .start = 0x010000,
  160. .end = 0x017fff,
  161. .flags = IORESOURCE_MEM,
  162. },
  163. {
  164. .start = 0x018000,
  165. .end = 0x01ffff,
  166. .flags = IORESOURCE_MEM,
  167. },
  168. {
  169. .start = IRQ_TC6393_OHCI,
  170. .end = IRQ_TC6393_OHCI,
  171. .flags = IORESOURCE_IRQ,
  172. },
  173. };
  174. static struct resource __devinitdata tc6393xb_fb_resources[] = {
  175. {
  176. .start = 0x5000,
  177. .end = 0x51ff,
  178. .flags = IORESOURCE_MEM,
  179. },
  180. {
  181. .start = 0x0500,
  182. .end = 0x05ff,
  183. .flags = IORESOURCE_MEM,
  184. },
  185. {
  186. .start = 0x100000,
  187. .end = 0x1fffff,
  188. .flags = IORESOURCE_MEM,
  189. },
  190. {
  191. .start = IRQ_TC6393_FB,
  192. .end = IRQ_TC6393_FB,
  193. .flags = IORESOURCE_IRQ,
  194. },
  195. };
  196. static int tc6393xb_ohci_enable(struct platform_device *dev)
  197. {
  198. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  199. unsigned long flags;
  200. u16 ccr;
  201. u8 fer;
  202. spin_lock_irqsave(&tc6393xb->lock, flags);
  203. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  204. ccr |= SCR_CCR_USBCK;
  205. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  206. fer = tmio_ioread8(tc6393xb->scr + SCR_FER);
  207. fer |= SCR_FER_USBEN;
  208. tmio_iowrite8(fer, tc6393xb->scr + SCR_FER);
  209. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  210. return 0;
  211. }
  212. static int tc6393xb_ohci_disable(struct platform_device *dev)
  213. {
  214. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  215. unsigned long flags;
  216. u16 ccr;
  217. u8 fer;
  218. spin_lock_irqsave(&tc6393xb->lock, flags);
  219. fer = tmio_ioread8(tc6393xb->scr + SCR_FER);
  220. fer &= ~SCR_FER_USBEN;
  221. tmio_iowrite8(fer, tc6393xb->scr + SCR_FER);
  222. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  223. ccr &= ~SCR_CCR_USBCK;
  224. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  225. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  226. return 0;
  227. }
  228. static int tc6393xb_fb_enable(struct platform_device *dev)
  229. {
  230. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  231. unsigned long flags;
  232. u16 ccr;
  233. spin_lock_irqsave(&tc6393xb->lock, flags);
  234. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  235. ccr &= ~SCR_CCR_MCLK_MASK;
  236. ccr |= SCR_CCR_MCLK_48;
  237. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  238. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  239. return 0;
  240. }
  241. static int tc6393xb_fb_disable(struct platform_device *dev)
  242. {
  243. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  244. unsigned long flags;
  245. u16 ccr;
  246. spin_lock_irqsave(&tc6393xb->lock, flags);
  247. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  248. ccr &= ~SCR_CCR_MCLK_MASK;
  249. ccr |= SCR_CCR_MCLK_OFF;
  250. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  251. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  252. return 0;
  253. }
  254. int tc6393xb_lcd_set_power(struct platform_device *fb, bool on)
  255. {
  256. struct platform_device *dev = to_platform_device(fb->dev.parent);
  257. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  258. u8 fer;
  259. unsigned long flags;
  260. spin_lock_irqsave(&tc6393xb->lock, flags);
  261. fer = ioread8(tc6393xb->scr + SCR_FER);
  262. if (on)
  263. fer |= SCR_FER_SLCDEN;
  264. else
  265. fer &= ~SCR_FER_SLCDEN;
  266. iowrite8(fer, tc6393xb->scr + SCR_FER);
  267. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  268. return 0;
  269. }
  270. EXPORT_SYMBOL(tc6393xb_lcd_set_power);
  271. int tc6393xb_lcd_mode(struct platform_device *fb,
  272. const struct fb_videomode *mode) {
  273. struct platform_device *dev = to_platform_device(fb->dev.parent);
  274. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  275. unsigned long flags;
  276. spin_lock_irqsave(&tc6393xb->lock, flags);
  277. iowrite16(mode->pixclock, tc6393xb->scr + SCR_PLL1CR + 0);
  278. iowrite16(mode->pixclock >> 16, tc6393xb->scr + SCR_PLL1CR + 2);
  279. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  280. return 0;
  281. }
  282. EXPORT_SYMBOL(tc6393xb_lcd_mode);
  283. static int tc6393xb_mmc_enable(struct platform_device *mmc)
  284. {
  285. struct platform_device *dev = to_platform_device(mmc->dev.parent);
  286. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  287. tmio_core_mmc_enable(tc6393xb->scr + 0x200, 0,
  288. tc6393xb_mmc_resources[0].start & 0xfffe);
  289. return 0;
  290. }
  291. static int tc6393xb_mmc_resume(struct platform_device *mmc)
  292. {
  293. struct platform_device *dev = to_platform_device(mmc->dev.parent);
  294. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  295. tmio_core_mmc_resume(tc6393xb->scr + 0x200, 0,
  296. tc6393xb_mmc_resources[0].start & 0xfffe);
  297. return 0;
  298. }
  299. static void tc6393xb_mmc_pwr(struct platform_device *mmc, int state)
  300. {
  301. struct platform_device *dev = to_platform_device(mmc->dev.parent);
  302. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  303. tmio_core_mmc_pwr(tc6393xb->scr + 0x200, 0, state);
  304. }
  305. static void tc6393xb_mmc_clk_div(struct platform_device *mmc, int state)
  306. {
  307. struct platform_device *dev = to_platform_device(mmc->dev.parent);
  308. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  309. tmio_core_mmc_clk_div(tc6393xb->scr + 0x200, 0, state);
  310. }
  311. static struct tmio_mmc_data tc6393xb_mmc_data = {
  312. .hclk = 24000000,
  313. .set_pwr = tc6393xb_mmc_pwr,
  314. .set_clk_div = tc6393xb_mmc_clk_div,
  315. };
  316. static struct mfd_cell __devinitdata tc6393xb_cells[] = {
  317. [TC6393XB_CELL_NAND] = {
  318. .name = "tmio-nand",
  319. .enable = tc6393xb_nand_enable,
  320. .num_resources = ARRAY_SIZE(tc6393xb_nand_resources),
  321. .resources = tc6393xb_nand_resources,
  322. },
  323. [TC6393XB_CELL_MMC] = {
  324. .name = "tmio-mmc",
  325. .enable = tc6393xb_mmc_enable,
  326. .resume = tc6393xb_mmc_resume,
  327. .driver_data = &tc6393xb_mmc_data,
  328. .num_resources = ARRAY_SIZE(tc6393xb_mmc_resources),
  329. .resources = tc6393xb_mmc_resources,
  330. },
  331. [TC6393XB_CELL_OHCI] = {
  332. .name = "tmio-ohci",
  333. .num_resources = ARRAY_SIZE(tc6393xb_ohci_resources),
  334. .resources = tc6393xb_ohci_resources,
  335. .enable = tc6393xb_ohci_enable,
  336. .suspend = tc6393xb_ohci_disable,
  337. .resume = tc6393xb_ohci_enable,
  338. .disable = tc6393xb_ohci_disable,
  339. },
  340. [TC6393XB_CELL_FB] = {
  341. .name = "tmio-fb",
  342. .num_resources = ARRAY_SIZE(tc6393xb_fb_resources),
  343. .resources = tc6393xb_fb_resources,
  344. .enable = tc6393xb_fb_enable,
  345. .suspend = tc6393xb_fb_disable,
  346. .resume = tc6393xb_fb_enable,
  347. .disable = tc6393xb_fb_disable,
  348. },
  349. };
  350. /*--------------------------------------------------------------------------*/
  351. static int tc6393xb_gpio_get(struct gpio_chip *chip,
  352. unsigned offset)
  353. {
  354. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  355. /* XXX: does dsr also represent inputs? */
  356. return tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8))
  357. & TC_GPIO_BIT(offset);
  358. }
  359. static void __tc6393xb_gpio_set(struct gpio_chip *chip,
  360. unsigned offset, int value)
  361. {
  362. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  363. u8 dsr;
  364. dsr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  365. if (value)
  366. dsr |= TC_GPIO_BIT(offset);
  367. else
  368. dsr &= ~TC_GPIO_BIT(offset);
  369. tmio_iowrite8(dsr, tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  370. }
  371. static void tc6393xb_gpio_set(struct gpio_chip *chip,
  372. unsigned offset, int value)
  373. {
  374. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  375. unsigned long flags;
  376. spin_lock_irqsave(&tc6393xb->lock, flags);
  377. __tc6393xb_gpio_set(chip, offset, value);
  378. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  379. }
  380. static int tc6393xb_gpio_direction_input(struct gpio_chip *chip,
  381. unsigned offset)
  382. {
  383. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  384. unsigned long flags;
  385. u8 doecr;
  386. spin_lock_irqsave(&tc6393xb->lock, flags);
  387. doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  388. doecr &= ~TC_GPIO_BIT(offset);
  389. tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  390. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  391. return 0;
  392. }
  393. static int tc6393xb_gpio_direction_output(struct gpio_chip *chip,
  394. unsigned offset, int value)
  395. {
  396. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  397. unsigned long flags;
  398. u8 doecr;
  399. spin_lock_irqsave(&tc6393xb->lock, flags);
  400. __tc6393xb_gpio_set(chip, offset, value);
  401. doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  402. doecr |= TC_GPIO_BIT(offset);
  403. tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  404. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  405. return 0;
  406. }
  407. static int tc6393xb_register_gpio(struct tc6393xb *tc6393xb, int gpio_base)
  408. {
  409. tc6393xb->gpio.label = "tc6393xb";
  410. tc6393xb->gpio.base = gpio_base;
  411. tc6393xb->gpio.ngpio = 16;
  412. tc6393xb->gpio.set = tc6393xb_gpio_set;
  413. tc6393xb->gpio.get = tc6393xb_gpio_get;
  414. tc6393xb->gpio.direction_input = tc6393xb_gpio_direction_input;
  415. tc6393xb->gpio.direction_output = tc6393xb_gpio_direction_output;
  416. return gpiochip_add(&tc6393xb->gpio);
  417. }
  418. /*--------------------------------------------------------------------------*/
  419. static void
  420. tc6393xb_irq(unsigned int irq, struct irq_desc *desc)
  421. {
  422. struct tc6393xb *tc6393xb = get_irq_data(irq);
  423. unsigned int isr;
  424. unsigned int i, irq_base;
  425. irq_base = tc6393xb->irq_base;
  426. while ((isr = tmio_ioread8(tc6393xb->scr + SCR_ISR) &
  427. ~tmio_ioread8(tc6393xb->scr + SCR_IMR)))
  428. for (i = 0; i < TC6393XB_NR_IRQS; i++) {
  429. if (isr & (1 << i))
  430. generic_handle_irq(irq_base + i);
  431. }
  432. }
  433. static void tc6393xb_irq_ack(unsigned int irq)
  434. {
  435. }
  436. static void tc6393xb_irq_mask(unsigned int irq)
  437. {
  438. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  439. unsigned long flags;
  440. u8 imr;
  441. spin_lock_irqsave(&tc6393xb->lock, flags);
  442. imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
  443. imr |= 1 << (irq - tc6393xb->irq_base);
  444. tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
  445. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  446. }
  447. static void tc6393xb_irq_unmask(unsigned int irq)
  448. {
  449. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  450. unsigned long flags;
  451. u8 imr;
  452. spin_lock_irqsave(&tc6393xb->lock, flags);
  453. imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
  454. imr &= ~(1 << (irq - tc6393xb->irq_base));
  455. tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
  456. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  457. }
  458. static struct irq_chip tc6393xb_chip = {
  459. .name = "tc6393xb",
  460. .ack = tc6393xb_irq_ack,
  461. .mask = tc6393xb_irq_mask,
  462. .unmask = tc6393xb_irq_unmask,
  463. };
  464. static void tc6393xb_attach_irq(struct platform_device *dev)
  465. {
  466. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  467. unsigned int irq, irq_base;
  468. irq_base = tc6393xb->irq_base;
  469. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  470. set_irq_chip(irq, &tc6393xb_chip);
  471. set_irq_chip_data(irq, tc6393xb);
  472. set_irq_handler(irq, handle_edge_irq);
  473. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  474. }
  475. set_irq_type(tc6393xb->irq, IRQ_TYPE_EDGE_FALLING);
  476. set_irq_data(tc6393xb->irq, tc6393xb);
  477. set_irq_chained_handler(tc6393xb->irq, tc6393xb_irq);
  478. }
  479. static void tc6393xb_detach_irq(struct platform_device *dev)
  480. {
  481. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  482. unsigned int irq, irq_base;
  483. set_irq_chained_handler(tc6393xb->irq, NULL);
  484. set_irq_data(tc6393xb->irq, NULL);
  485. irq_base = tc6393xb->irq_base;
  486. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  487. set_irq_flags(irq, 0);
  488. set_irq_chip(irq, NULL);
  489. set_irq_chip_data(irq, NULL);
  490. }
  491. }
  492. /*--------------------------------------------------------------------------*/
  493. static int __devinit tc6393xb_probe(struct platform_device *dev)
  494. {
  495. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  496. struct tc6393xb *tc6393xb;
  497. struct resource *iomem, *rscr;
  498. int ret, temp;
  499. iomem = platform_get_resource(dev, IORESOURCE_MEM, 0);
  500. if (!iomem)
  501. return -EINVAL;
  502. tc6393xb = kzalloc(sizeof *tc6393xb, GFP_KERNEL);
  503. if (!tc6393xb) {
  504. ret = -ENOMEM;
  505. goto err_kzalloc;
  506. }
  507. spin_lock_init(&tc6393xb->lock);
  508. platform_set_drvdata(dev, tc6393xb);
  509. ret = platform_get_irq(dev, 0);
  510. if (ret >= 0)
  511. tc6393xb->irq = ret;
  512. else
  513. goto err_noirq;
  514. tc6393xb->iomem = iomem;
  515. tc6393xb->irq_base = tcpd->irq_base;
  516. tc6393xb->clk = clk_get(&dev->dev, "CLK_CK3P6MI");
  517. if (IS_ERR(tc6393xb->clk)) {
  518. ret = PTR_ERR(tc6393xb->clk);
  519. goto err_clk_get;
  520. }
  521. rscr = &tc6393xb->rscr;
  522. rscr->name = "tc6393xb-core";
  523. rscr->start = iomem->start;
  524. rscr->end = iomem->start + 0xff;
  525. rscr->flags = IORESOURCE_MEM;
  526. ret = request_resource(iomem, rscr);
  527. if (ret)
  528. goto err_request_scr;
  529. tc6393xb->scr = ioremap(rscr->start, resource_size(rscr));
  530. if (!tc6393xb->scr) {
  531. ret = -ENOMEM;
  532. goto err_ioremap;
  533. }
  534. ret = clk_enable(tc6393xb->clk);
  535. if (ret)
  536. goto err_clk_enable;
  537. ret = tcpd->enable(dev);
  538. if (ret)
  539. goto err_enable;
  540. iowrite8(0, tc6393xb->scr + SCR_FER);
  541. iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
  542. iowrite16(SCR_CCR_UNK1 | SCR_CCR_HCLK_48,
  543. tc6393xb->scr + SCR_CCR);
  544. iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
  545. SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
  546. BIT(15), tc6393xb->scr + SCR_MCR);
  547. iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
  548. iowrite8(0, tc6393xb->scr + SCR_IRR);
  549. iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
  550. printk(KERN_INFO "Toshiba tc6393xb revision %d at 0x%08lx, irq %d\n",
  551. tmio_ioread8(tc6393xb->scr + SCR_REVID),
  552. (unsigned long) iomem->start, tc6393xb->irq);
  553. tc6393xb->gpio.base = -1;
  554. if (tcpd->gpio_base >= 0) {
  555. ret = tc6393xb_register_gpio(tc6393xb, tcpd->gpio_base);
  556. if (ret)
  557. goto err_gpio_add;
  558. }
  559. tc6393xb_attach_irq(dev);
  560. if (tcpd->setup) {
  561. ret = tcpd->setup(dev);
  562. if (ret)
  563. goto err_setup;
  564. }
  565. tc6393xb_cells[TC6393XB_CELL_NAND].driver_data = tcpd->nand_data;
  566. tc6393xb_cells[TC6393XB_CELL_NAND].platform_data =
  567. &tc6393xb_cells[TC6393XB_CELL_NAND];
  568. tc6393xb_cells[TC6393XB_CELL_NAND].data_size =
  569. sizeof(tc6393xb_cells[TC6393XB_CELL_NAND]);
  570. tc6393xb_cells[TC6393XB_CELL_MMC].platform_data =
  571. &tc6393xb_cells[TC6393XB_CELL_MMC];
  572. tc6393xb_cells[TC6393XB_CELL_MMC].data_size =
  573. sizeof(tc6393xb_cells[TC6393XB_CELL_MMC]);
  574. tc6393xb_cells[TC6393XB_CELL_OHCI].platform_data =
  575. &tc6393xb_cells[TC6393XB_CELL_OHCI];
  576. tc6393xb_cells[TC6393XB_CELL_OHCI].data_size =
  577. sizeof(tc6393xb_cells[TC6393XB_CELL_OHCI]);
  578. tc6393xb_cells[TC6393XB_CELL_FB].driver_data = tcpd->fb_data;
  579. tc6393xb_cells[TC6393XB_CELL_FB].platform_data =
  580. &tc6393xb_cells[TC6393XB_CELL_FB];
  581. tc6393xb_cells[TC6393XB_CELL_FB].data_size =
  582. sizeof(tc6393xb_cells[TC6393XB_CELL_FB]);
  583. ret = mfd_add_devices(&dev->dev, dev->id,
  584. tc6393xb_cells, ARRAY_SIZE(tc6393xb_cells),
  585. iomem, tcpd->irq_base);
  586. if (!ret)
  587. return 0;
  588. if (tcpd->teardown)
  589. tcpd->teardown(dev);
  590. err_setup:
  591. tc6393xb_detach_irq(dev);
  592. err_gpio_add:
  593. if (tc6393xb->gpio.base != -1)
  594. temp = gpiochip_remove(&tc6393xb->gpio);
  595. tcpd->disable(dev);
  596. err_clk_enable:
  597. clk_disable(tc6393xb->clk);
  598. err_enable:
  599. iounmap(tc6393xb->scr);
  600. err_ioremap:
  601. release_resource(&tc6393xb->rscr);
  602. err_request_scr:
  603. clk_put(tc6393xb->clk);
  604. err_noirq:
  605. err_clk_get:
  606. kfree(tc6393xb);
  607. err_kzalloc:
  608. return ret;
  609. }
  610. static int __devexit tc6393xb_remove(struct platform_device *dev)
  611. {
  612. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  613. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  614. int ret;
  615. mfd_remove_devices(&dev->dev);
  616. if (tcpd->teardown)
  617. tcpd->teardown(dev);
  618. tc6393xb_detach_irq(dev);
  619. if (tc6393xb->gpio.base != -1) {
  620. ret = gpiochip_remove(&tc6393xb->gpio);
  621. if (ret) {
  622. dev_err(&dev->dev, "Can't remove gpio chip: %d\n", ret);
  623. return ret;
  624. }
  625. }
  626. ret = tcpd->disable(dev);
  627. clk_disable(tc6393xb->clk);
  628. iounmap(tc6393xb->scr);
  629. release_resource(&tc6393xb->rscr);
  630. platform_set_drvdata(dev, NULL);
  631. clk_put(tc6393xb->clk);
  632. kfree(tc6393xb);
  633. return ret;
  634. }
  635. #ifdef CONFIG_PM
  636. static int tc6393xb_suspend(struct platform_device *dev, pm_message_t state)
  637. {
  638. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  639. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  640. int i, ret;
  641. tc6393xb->suspend_state.ccr = ioread16(tc6393xb->scr + SCR_CCR);
  642. tc6393xb->suspend_state.fer = ioread8(tc6393xb->scr + SCR_FER);
  643. for (i = 0; i < 3; i++) {
  644. tc6393xb->suspend_state.gpo_dsr[i] =
  645. ioread8(tc6393xb->scr + SCR_GPO_DSR(i));
  646. tc6393xb->suspend_state.gpo_doecr[i] =
  647. ioread8(tc6393xb->scr + SCR_GPO_DOECR(i));
  648. tc6393xb->suspend_state.gpi_bcr[i] =
  649. ioread8(tc6393xb->scr + SCR_GPI_BCR(i));
  650. }
  651. ret = tcpd->suspend(dev);
  652. clk_disable(tc6393xb->clk);
  653. return ret;
  654. }
  655. static int tc6393xb_resume(struct platform_device *dev)
  656. {
  657. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  658. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  659. int ret;
  660. int i;
  661. clk_enable(tc6393xb->clk);
  662. ret = tcpd->resume(dev);
  663. if (ret)
  664. return ret;
  665. if (!tcpd->resume_restore)
  666. return 0;
  667. iowrite8(tc6393xb->suspend_state.fer, tc6393xb->scr + SCR_FER);
  668. iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
  669. iowrite16(tc6393xb->suspend_state.ccr, tc6393xb->scr + SCR_CCR);
  670. iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
  671. SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
  672. BIT(15), tc6393xb->scr + SCR_MCR);
  673. iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
  674. iowrite8(0, tc6393xb->scr + SCR_IRR);
  675. iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
  676. for (i = 0; i < 3; i++) {
  677. iowrite8(tc6393xb->suspend_state.gpo_dsr[i],
  678. tc6393xb->scr + SCR_GPO_DSR(i));
  679. iowrite8(tc6393xb->suspend_state.gpo_doecr[i],
  680. tc6393xb->scr + SCR_GPO_DOECR(i));
  681. iowrite8(tc6393xb->suspend_state.gpi_bcr[i],
  682. tc6393xb->scr + SCR_GPI_BCR(i));
  683. }
  684. return 0;
  685. }
  686. #else
  687. #define tc6393xb_suspend NULL
  688. #define tc6393xb_resume NULL
  689. #endif
  690. static struct platform_driver tc6393xb_driver = {
  691. .probe = tc6393xb_probe,
  692. .remove = __devexit_p(tc6393xb_remove),
  693. .suspend = tc6393xb_suspend,
  694. .resume = tc6393xb_resume,
  695. .driver = {
  696. .name = "tc6393xb",
  697. .owner = THIS_MODULE,
  698. },
  699. };
  700. static int __init tc6393xb_init(void)
  701. {
  702. return platform_driver_register(&tc6393xb_driver);
  703. }
  704. static void __exit tc6393xb_exit(void)
  705. {
  706. platform_driver_unregister(&tc6393xb_driver);
  707. }
  708. subsys_initcall(tc6393xb_init);
  709. module_exit(tc6393xb_exit);
  710. MODULE_LICENSE("GPL v2");
  711. MODULE_AUTHOR("Ian Molton, Dmitry Baryshkov and Dirk Opfer");
  712. MODULE_DESCRIPTION("tc6393xb Toshiba Mobile IO Controller");
  713. MODULE_ALIAS("platform:tc6393xb");