asic3.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975
  1. /*
  2. * driver/mfd/asic3.c
  3. *
  4. * Compaq ASIC3 support.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Copyright 2001 Compaq Computer Corporation.
  11. * Copyright 2004-2005 Phil Blundell
  12. * Copyright 2007-2008 OpenedHand Ltd.
  13. *
  14. * Authors: Phil Blundell <pb@handhelds.org>,
  15. * Samuel Ortiz <sameo@openedhand.com>
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/irq.h>
  21. #include <linux/gpio.h>
  22. #include <linux/io.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mfd/asic3.h>
  26. #include <linux/mfd/core.h>
  27. #include <linux/mfd/ds1wm.h>
  28. #include <linux/mfd/tmio.h>
  29. enum {
  30. ASIC3_CLOCK_SPI,
  31. ASIC3_CLOCK_OWM,
  32. ASIC3_CLOCK_PWM0,
  33. ASIC3_CLOCK_PWM1,
  34. ASIC3_CLOCK_LED0,
  35. ASIC3_CLOCK_LED1,
  36. ASIC3_CLOCK_LED2,
  37. ASIC3_CLOCK_SD_HOST,
  38. ASIC3_CLOCK_SD_BUS,
  39. ASIC3_CLOCK_SMBUS,
  40. ASIC3_CLOCK_EX0,
  41. ASIC3_CLOCK_EX1,
  42. };
  43. struct asic3_clk {
  44. int enabled;
  45. unsigned int cdex;
  46. unsigned long rate;
  47. };
  48. #define INIT_CDEX(_name, _rate) \
  49. [ASIC3_CLOCK_##_name] = { \
  50. .cdex = CLOCK_CDEX_##_name, \
  51. .rate = _rate, \
  52. }
  53. struct asic3_clk asic3_clk_init[] __initdata = {
  54. INIT_CDEX(SPI, 0),
  55. INIT_CDEX(OWM, 5000000),
  56. INIT_CDEX(PWM0, 0),
  57. INIT_CDEX(PWM1, 0),
  58. INIT_CDEX(LED0, 0),
  59. INIT_CDEX(LED1, 0),
  60. INIT_CDEX(LED2, 0),
  61. INIT_CDEX(SD_HOST, 24576000),
  62. INIT_CDEX(SD_BUS, 12288000),
  63. INIT_CDEX(SMBUS, 0),
  64. INIT_CDEX(EX0, 32768),
  65. INIT_CDEX(EX1, 24576000),
  66. };
  67. struct asic3 {
  68. void __iomem *mapping;
  69. unsigned int bus_shift;
  70. unsigned int irq_nr;
  71. unsigned int irq_base;
  72. spinlock_t lock;
  73. u16 irq_bothedge[4];
  74. struct gpio_chip gpio;
  75. struct device *dev;
  76. void __iomem *tmio_cnf;
  77. struct asic3_clk clocks[ARRAY_SIZE(asic3_clk_init)];
  78. };
  79. static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset);
  80. static inline void asic3_write_register(struct asic3 *asic,
  81. unsigned int reg, u32 value)
  82. {
  83. iowrite16(value, asic->mapping +
  84. (reg >> asic->bus_shift));
  85. }
  86. static inline u32 asic3_read_register(struct asic3 *asic,
  87. unsigned int reg)
  88. {
  89. return ioread16(asic->mapping +
  90. (reg >> asic->bus_shift));
  91. }
  92. void asic3_set_register(struct asic3 *asic, u32 reg, u32 bits, bool set)
  93. {
  94. unsigned long flags;
  95. u32 val;
  96. spin_lock_irqsave(&asic->lock, flags);
  97. val = asic3_read_register(asic, reg);
  98. if (set)
  99. val |= bits;
  100. else
  101. val &= ~bits;
  102. asic3_write_register(asic, reg, val);
  103. spin_unlock_irqrestore(&asic->lock, flags);
  104. }
  105. /* IRQs */
  106. #define MAX_ASIC_ISR_LOOPS 20
  107. #define ASIC3_GPIO_BASE_INCR \
  108. (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
  109. static void asic3_irq_flip_edge(struct asic3 *asic,
  110. u32 base, int bit)
  111. {
  112. u16 edge;
  113. unsigned long flags;
  114. spin_lock_irqsave(&asic->lock, flags);
  115. edge = asic3_read_register(asic,
  116. base + ASIC3_GPIO_EDGE_TRIGGER);
  117. edge ^= bit;
  118. asic3_write_register(asic,
  119. base + ASIC3_GPIO_EDGE_TRIGGER, edge);
  120. spin_unlock_irqrestore(&asic->lock, flags);
  121. }
  122. static void asic3_irq_demux(unsigned int irq, struct irq_desc *desc)
  123. {
  124. int iter, i;
  125. unsigned long flags;
  126. struct asic3 *asic;
  127. desc->chip->ack(irq);
  128. asic = desc->handler_data;
  129. for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) {
  130. u32 status;
  131. int bank;
  132. spin_lock_irqsave(&asic->lock, flags);
  133. status = asic3_read_register(asic,
  134. ASIC3_OFFSET(INTR, P_INT_STAT));
  135. spin_unlock_irqrestore(&asic->lock, flags);
  136. /* Check all ten register bits */
  137. if ((status & 0x3ff) == 0)
  138. break;
  139. /* Handle GPIO IRQs */
  140. for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) {
  141. if (status & (1 << bank)) {
  142. unsigned long base, istat;
  143. base = ASIC3_GPIO_A_BASE
  144. + bank * ASIC3_GPIO_BASE_INCR;
  145. spin_lock_irqsave(&asic->lock, flags);
  146. istat = asic3_read_register(asic,
  147. base +
  148. ASIC3_GPIO_INT_STATUS);
  149. /* Clearing IntStatus */
  150. asic3_write_register(asic,
  151. base +
  152. ASIC3_GPIO_INT_STATUS, 0);
  153. spin_unlock_irqrestore(&asic->lock, flags);
  154. for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
  155. int bit = (1 << i);
  156. unsigned int irqnr;
  157. if (!(istat & bit))
  158. continue;
  159. irqnr = asic->irq_base +
  160. (ASIC3_GPIOS_PER_BANK * bank)
  161. + i;
  162. desc = irq_to_desc(irqnr);
  163. desc->handle_irq(irqnr, desc);
  164. if (asic->irq_bothedge[bank] & bit)
  165. asic3_irq_flip_edge(asic, base,
  166. bit);
  167. }
  168. }
  169. }
  170. /* Handle remaining IRQs in the status register */
  171. for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) {
  172. /* They start at bit 4 and go up */
  173. if (status & (1 << (i - ASIC3_NUM_GPIOS + 4))) {
  174. desc = irq_to_desc(asic->irq_base + i);
  175. desc->handle_irq(asic->irq_base + i,
  176. desc);
  177. }
  178. }
  179. }
  180. if (iter >= MAX_ASIC_ISR_LOOPS)
  181. dev_err(asic->dev, "interrupt processing overrun\n");
  182. }
  183. static inline int asic3_irq_to_bank(struct asic3 *asic, int irq)
  184. {
  185. int n;
  186. n = (irq - asic->irq_base) >> 4;
  187. return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE));
  188. }
  189. static inline int asic3_irq_to_index(struct asic3 *asic, int irq)
  190. {
  191. return (irq - asic->irq_base) & 0xf;
  192. }
  193. static void asic3_mask_gpio_irq(unsigned int irq)
  194. {
  195. struct asic3 *asic = get_irq_chip_data(irq);
  196. u32 val, bank, index;
  197. unsigned long flags;
  198. bank = asic3_irq_to_bank(asic, irq);
  199. index = asic3_irq_to_index(asic, irq);
  200. spin_lock_irqsave(&asic->lock, flags);
  201. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  202. val |= 1 << index;
  203. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  204. spin_unlock_irqrestore(&asic->lock, flags);
  205. }
  206. static void asic3_mask_irq(unsigned int irq)
  207. {
  208. struct asic3 *asic = get_irq_chip_data(irq);
  209. int regval;
  210. unsigned long flags;
  211. spin_lock_irqsave(&asic->lock, flags);
  212. regval = asic3_read_register(asic,
  213. ASIC3_INTR_BASE +
  214. ASIC3_INTR_INT_MASK);
  215. regval &= ~(ASIC3_INTMASK_MASK0 <<
  216. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  217. asic3_write_register(asic,
  218. ASIC3_INTR_BASE +
  219. ASIC3_INTR_INT_MASK,
  220. regval);
  221. spin_unlock_irqrestore(&asic->lock, flags);
  222. }
  223. static void asic3_unmask_gpio_irq(unsigned int irq)
  224. {
  225. struct asic3 *asic = get_irq_chip_data(irq);
  226. u32 val, bank, index;
  227. unsigned long flags;
  228. bank = asic3_irq_to_bank(asic, irq);
  229. index = asic3_irq_to_index(asic, irq);
  230. spin_lock_irqsave(&asic->lock, flags);
  231. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  232. val &= ~(1 << index);
  233. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  234. spin_unlock_irqrestore(&asic->lock, flags);
  235. }
  236. static void asic3_unmask_irq(unsigned int irq)
  237. {
  238. struct asic3 *asic = get_irq_chip_data(irq);
  239. int regval;
  240. unsigned long flags;
  241. spin_lock_irqsave(&asic->lock, flags);
  242. regval = asic3_read_register(asic,
  243. ASIC3_INTR_BASE +
  244. ASIC3_INTR_INT_MASK);
  245. regval |= (ASIC3_INTMASK_MASK0 <<
  246. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  247. asic3_write_register(asic,
  248. ASIC3_INTR_BASE +
  249. ASIC3_INTR_INT_MASK,
  250. regval);
  251. spin_unlock_irqrestore(&asic->lock, flags);
  252. }
  253. static int asic3_gpio_irq_type(unsigned int irq, unsigned int type)
  254. {
  255. struct asic3 *asic = get_irq_chip_data(irq);
  256. u32 bank, index;
  257. u16 trigger, level, edge, bit;
  258. unsigned long flags;
  259. bank = asic3_irq_to_bank(asic, irq);
  260. index = asic3_irq_to_index(asic, irq);
  261. bit = 1<<index;
  262. spin_lock_irqsave(&asic->lock, flags);
  263. level = asic3_read_register(asic,
  264. bank + ASIC3_GPIO_LEVEL_TRIGGER);
  265. edge = asic3_read_register(asic,
  266. bank + ASIC3_GPIO_EDGE_TRIGGER);
  267. trigger = asic3_read_register(asic,
  268. bank + ASIC3_GPIO_TRIGGER_TYPE);
  269. asic->irq_bothedge[(irq - asic->irq_base) >> 4] &= ~bit;
  270. if (type == IRQ_TYPE_EDGE_RISING) {
  271. trigger |= bit;
  272. edge |= bit;
  273. } else if (type == IRQ_TYPE_EDGE_FALLING) {
  274. trigger |= bit;
  275. edge &= ~bit;
  276. } else if (type == IRQ_TYPE_EDGE_BOTH) {
  277. trigger |= bit;
  278. if (asic3_gpio_get(&asic->gpio, irq - asic->irq_base))
  279. edge &= ~bit;
  280. else
  281. edge |= bit;
  282. asic->irq_bothedge[(irq - asic->irq_base) >> 4] |= bit;
  283. } else if (type == IRQ_TYPE_LEVEL_LOW) {
  284. trigger &= ~bit;
  285. level &= ~bit;
  286. } else if (type == IRQ_TYPE_LEVEL_HIGH) {
  287. trigger &= ~bit;
  288. level |= bit;
  289. } else {
  290. /*
  291. * if type == IRQ_TYPE_NONE, we should mask interrupts, but
  292. * be careful to not unmask them if mask was also called.
  293. * Probably need internal state for mask.
  294. */
  295. dev_notice(asic->dev, "irq type not changed\n");
  296. }
  297. asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER,
  298. level);
  299. asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER,
  300. edge);
  301. asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
  302. trigger);
  303. spin_unlock_irqrestore(&asic->lock, flags);
  304. return 0;
  305. }
  306. static struct irq_chip asic3_gpio_irq_chip = {
  307. .name = "ASIC3-GPIO",
  308. .ack = asic3_mask_gpio_irq,
  309. .mask = asic3_mask_gpio_irq,
  310. .unmask = asic3_unmask_gpio_irq,
  311. .set_type = asic3_gpio_irq_type,
  312. };
  313. static struct irq_chip asic3_irq_chip = {
  314. .name = "ASIC3",
  315. .ack = asic3_mask_irq,
  316. .mask = asic3_mask_irq,
  317. .unmask = asic3_unmask_irq,
  318. };
  319. static int __init asic3_irq_probe(struct platform_device *pdev)
  320. {
  321. struct asic3 *asic = platform_get_drvdata(pdev);
  322. unsigned long clksel = 0;
  323. unsigned int irq, irq_base;
  324. int ret;
  325. ret = platform_get_irq(pdev, 0);
  326. if (ret < 0)
  327. return ret;
  328. asic->irq_nr = ret;
  329. /* turn on clock to IRQ controller */
  330. clksel |= CLOCK_SEL_CX;
  331. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  332. clksel);
  333. irq_base = asic->irq_base;
  334. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  335. if (irq < asic->irq_base + ASIC3_NUM_GPIOS)
  336. set_irq_chip(irq, &asic3_gpio_irq_chip);
  337. else
  338. set_irq_chip(irq, &asic3_irq_chip);
  339. set_irq_chip_data(irq, asic);
  340. set_irq_handler(irq, handle_level_irq);
  341. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  342. }
  343. asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK),
  344. ASIC3_INTMASK_GINTMASK);
  345. set_irq_chained_handler(asic->irq_nr, asic3_irq_demux);
  346. set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING);
  347. set_irq_data(asic->irq_nr, asic);
  348. return 0;
  349. }
  350. static void asic3_irq_remove(struct platform_device *pdev)
  351. {
  352. struct asic3 *asic = platform_get_drvdata(pdev);
  353. unsigned int irq, irq_base;
  354. irq_base = asic->irq_base;
  355. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  356. set_irq_flags(irq, 0);
  357. set_irq_handler(irq, NULL);
  358. set_irq_chip(irq, NULL);
  359. set_irq_chip_data(irq, NULL);
  360. }
  361. set_irq_chained_handler(asic->irq_nr, NULL);
  362. }
  363. /* GPIOs */
  364. static int asic3_gpio_direction(struct gpio_chip *chip,
  365. unsigned offset, int out)
  366. {
  367. u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg;
  368. unsigned int gpio_base;
  369. unsigned long flags;
  370. struct asic3 *asic;
  371. asic = container_of(chip, struct asic3, gpio);
  372. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  373. if (gpio_base > ASIC3_GPIO_D_BASE) {
  374. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  375. gpio_base, offset);
  376. return -EINVAL;
  377. }
  378. spin_lock_irqsave(&asic->lock, flags);
  379. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
  380. /* Input is 0, Output is 1 */
  381. if (out)
  382. out_reg |= mask;
  383. else
  384. out_reg &= ~mask;
  385. asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
  386. spin_unlock_irqrestore(&asic->lock, flags);
  387. return 0;
  388. }
  389. static int asic3_gpio_direction_input(struct gpio_chip *chip,
  390. unsigned offset)
  391. {
  392. return asic3_gpio_direction(chip, offset, 0);
  393. }
  394. static int asic3_gpio_direction_output(struct gpio_chip *chip,
  395. unsigned offset, int value)
  396. {
  397. return asic3_gpio_direction(chip, offset, 1);
  398. }
  399. static int asic3_gpio_get(struct gpio_chip *chip,
  400. unsigned offset)
  401. {
  402. unsigned int gpio_base;
  403. u32 mask = ASIC3_GPIO_TO_MASK(offset);
  404. struct asic3 *asic;
  405. asic = container_of(chip, struct asic3, gpio);
  406. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  407. if (gpio_base > ASIC3_GPIO_D_BASE) {
  408. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  409. gpio_base, offset);
  410. return -EINVAL;
  411. }
  412. return asic3_read_register(asic, gpio_base + ASIC3_GPIO_STATUS) & mask;
  413. }
  414. static void asic3_gpio_set(struct gpio_chip *chip,
  415. unsigned offset, int value)
  416. {
  417. u32 mask, out_reg;
  418. unsigned int gpio_base;
  419. unsigned long flags;
  420. struct asic3 *asic;
  421. asic = container_of(chip, struct asic3, gpio);
  422. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  423. if (gpio_base > ASIC3_GPIO_D_BASE) {
  424. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  425. gpio_base, offset);
  426. return;
  427. }
  428. mask = ASIC3_GPIO_TO_MASK(offset);
  429. spin_lock_irqsave(&asic->lock, flags);
  430. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
  431. if (value)
  432. out_reg |= mask;
  433. else
  434. out_reg &= ~mask;
  435. asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
  436. spin_unlock_irqrestore(&asic->lock, flags);
  437. return;
  438. }
  439. static __init int asic3_gpio_probe(struct platform_device *pdev,
  440. u16 *gpio_config, int num)
  441. {
  442. struct asic3 *asic = platform_get_drvdata(pdev);
  443. u16 alt_reg[ASIC3_NUM_GPIO_BANKS];
  444. u16 out_reg[ASIC3_NUM_GPIO_BANKS];
  445. u16 dir_reg[ASIC3_NUM_GPIO_BANKS];
  446. int i;
  447. memset(alt_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  448. memset(out_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  449. memset(dir_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  450. /* Enable all GPIOs */
  451. asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff);
  452. asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff);
  453. asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff);
  454. asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff);
  455. for (i = 0; i < num; i++) {
  456. u8 alt, pin, dir, init, bank_num, bit_num;
  457. u16 config = gpio_config[i];
  458. pin = ASIC3_CONFIG_GPIO_PIN(config);
  459. alt = ASIC3_CONFIG_GPIO_ALT(config);
  460. dir = ASIC3_CONFIG_GPIO_DIR(config);
  461. init = ASIC3_CONFIG_GPIO_INIT(config);
  462. bank_num = ASIC3_GPIO_TO_BANK(pin);
  463. bit_num = ASIC3_GPIO_TO_BIT(pin);
  464. alt_reg[bank_num] |= (alt << bit_num);
  465. out_reg[bank_num] |= (init << bit_num);
  466. dir_reg[bank_num] |= (dir << bit_num);
  467. }
  468. for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) {
  469. asic3_write_register(asic,
  470. ASIC3_BANK_TO_BASE(i) +
  471. ASIC3_GPIO_DIRECTION,
  472. dir_reg[i]);
  473. asic3_write_register(asic,
  474. ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT,
  475. out_reg[i]);
  476. asic3_write_register(asic,
  477. ASIC3_BANK_TO_BASE(i) +
  478. ASIC3_GPIO_ALT_FUNCTION,
  479. alt_reg[i]);
  480. }
  481. return gpiochip_add(&asic->gpio);
  482. }
  483. static int asic3_gpio_remove(struct platform_device *pdev)
  484. {
  485. struct asic3 *asic = platform_get_drvdata(pdev);
  486. return gpiochip_remove(&asic->gpio);
  487. }
  488. static int asic3_clk_enable(struct asic3 *asic, struct asic3_clk *clk)
  489. {
  490. unsigned long flags;
  491. u32 cdex;
  492. spin_lock_irqsave(&asic->lock, flags);
  493. if (clk->enabled++ == 0) {
  494. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  495. cdex |= clk->cdex;
  496. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  497. }
  498. spin_unlock_irqrestore(&asic->lock, flags);
  499. return 0;
  500. }
  501. static void asic3_clk_disable(struct asic3 *asic, struct asic3_clk *clk)
  502. {
  503. unsigned long flags;
  504. u32 cdex;
  505. WARN_ON(clk->enabled == 0);
  506. spin_lock_irqsave(&asic->lock, flags);
  507. if (--clk->enabled == 0) {
  508. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  509. cdex &= ~clk->cdex;
  510. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  511. }
  512. spin_unlock_irqrestore(&asic->lock, flags);
  513. }
  514. /* MFD cells (SPI, PWM, LED, DS1WM, MMC) */
  515. static struct ds1wm_driver_data ds1wm_pdata = {
  516. .active_high = 1,
  517. };
  518. static struct resource ds1wm_resources[] = {
  519. {
  520. .start = ASIC3_OWM_BASE,
  521. .end = ASIC3_OWM_BASE + 0x13,
  522. .flags = IORESOURCE_MEM,
  523. },
  524. {
  525. .start = ASIC3_IRQ_OWM,
  526. .start = ASIC3_IRQ_OWM,
  527. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
  528. },
  529. };
  530. static int ds1wm_enable(struct platform_device *pdev)
  531. {
  532. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  533. /* Turn on external clocks and the OWM clock */
  534. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  535. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  536. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  537. msleep(1);
  538. /* Reset and enable DS1WM */
  539. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  540. ASIC3_EXTCF_OWM_RESET, 1);
  541. msleep(1);
  542. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  543. ASIC3_EXTCF_OWM_RESET, 0);
  544. msleep(1);
  545. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  546. ASIC3_EXTCF_OWM_EN, 1);
  547. msleep(1);
  548. return 0;
  549. }
  550. static int ds1wm_disable(struct platform_device *pdev)
  551. {
  552. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  553. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  554. ASIC3_EXTCF_OWM_EN, 0);
  555. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  556. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  557. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  558. return 0;
  559. }
  560. static struct mfd_cell asic3_cell_ds1wm = {
  561. .name = "ds1wm",
  562. .enable = ds1wm_enable,
  563. .disable = ds1wm_disable,
  564. .driver_data = &ds1wm_pdata,
  565. .num_resources = ARRAY_SIZE(ds1wm_resources),
  566. .resources = ds1wm_resources,
  567. };
  568. static void asic3_mmc_pwr(struct platform_device *pdev, int state)
  569. {
  570. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  571. tmio_core_mmc_pwr(asic->tmio_cnf, 1 - asic->bus_shift, state);
  572. }
  573. static void asic3_mmc_clk_div(struct platform_device *pdev, int state)
  574. {
  575. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  576. tmio_core_mmc_clk_div(asic->tmio_cnf, 1 - asic->bus_shift, state);
  577. }
  578. static struct tmio_mmc_data asic3_mmc_data = {
  579. .hclk = 24576000,
  580. .set_pwr = asic3_mmc_pwr,
  581. .set_clk_div = asic3_mmc_clk_div,
  582. };
  583. static struct resource asic3_mmc_resources[] = {
  584. {
  585. .start = ASIC3_SD_CTRL_BASE,
  586. .end = ASIC3_SD_CTRL_BASE + 0x3ff,
  587. .flags = IORESOURCE_MEM,
  588. },
  589. {
  590. .start = 0,
  591. .end = 0,
  592. .flags = IORESOURCE_IRQ,
  593. },
  594. };
  595. static int asic3_mmc_enable(struct platform_device *pdev)
  596. {
  597. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  598. /* Not sure if it must be done bit by bit, but leaving as-is */
  599. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  600. ASIC3_SDHWCTRL_LEVCD, 1);
  601. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  602. ASIC3_SDHWCTRL_LEVWP, 1);
  603. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  604. ASIC3_SDHWCTRL_SUSPEND, 0);
  605. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  606. ASIC3_SDHWCTRL_PCLR, 0);
  607. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  608. /* CLK32 used for card detection and for interruption detection
  609. * when HCLK is stopped.
  610. */
  611. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  612. msleep(1);
  613. /* HCLK 24.576 MHz, BCLK 12.288 MHz: */
  614. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  615. CLOCK_SEL_CX | CLOCK_SEL_SD_HCLK_SEL);
  616. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
  617. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
  618. msleep(1);
  619. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  620. ASIC3_EXTCF_SD_MEM_ENABLE, 1);
  621. /* Enable SD card slot 3.3V power supply */
  622. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  623. ASIC3_SDHWCTRL_SDPWR, 1);
  624. /* ASIC3_SD_CTRL_BASE assumes 32-bit addressing, TMIO is 16-bit */
  625. tmio_core_mmc_enable(asic->tmio_cnf, 1 - asic->bus_shift,
  626. ASIC3_SD_CTRL_BASE >> 1);
  627. return 0;
  628. }
  629. static int asic3_mmc_disable(struct platform_device *pdev)
  630. {
  631. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  632. /* Put in suspend mode */
  633. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  634. ASIC3_SDHWCTRL_SUSPEND, 1);
  635. /* Disable clocks */
  636. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
  637. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
  638. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  639. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  640. return 0;
  641. }
  642. static struct mfd_cell asic3_cell_mmc = {
  643. .name = "tmio-mmc",
  644. .enable = asic3_mmc_enable,
  645. .disable = asic3_mmc_disable,
  646. .driver_data = &asic3_mmc_data,
  647. .num_resources = ARRAY_SIZE(asic3_mmc_resources),
  648. .resources = asic3_mmc_resources,
  649. };
  650. static int __init asic3_mfd_probe(struct platform_device *pdev,
  651. struct resource *mem)
  652. {
  653. struct asic3 *asic = platform_get_drvdata(pdev);
  654. struct resource *mem_sdio;
  655. int irq, ret;
  656. mem_sdio = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  657. if (!mem_sdio)
  658. dev_dbg(asic->dev, "no SDIO MEM resource\n");
  659. irq = platform_get_irq(pdev, 1);
  660. if (irq < 0)
  661. dev_dbg(asic->dev, "no SDIO IRQ resource\n");
  662. /* DS1WM */
  663. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  664. ASIC3_EXTCF_OWM_SMB, 0);
  665. ds1wm_resources[0].start >>= asic->bus_shift;
  666. ds1wm_resources[0].end >>= asic->bus_shift;
  667. asic3_cell_ds1wm.platform_data = &asic3_cell_ds1wm;
  668. asic3_cell_ds1wm.data_size = sizeof(asic3_cell_ds1wm);
  669. /* MMC */
  670. asic->tmio_cnf = ioremap((ASIC3_SD_CONFIG_BASE >> asic->bus_shift) +
  671. mem_sdio->start, 0x400 >> asic->bus_shift);
  672. if (!asic->tmio_cnf) {
  673. ret = -ENOMEM;
  674. dev_dbg(asic->dev, "Couldn't ioremap SD_CONFIG\n");
  675. goto out;
  676. }
  677. asic3_mmc_resources[0].start >>= asic->bus_shift;
  678. asic3_mmc_resources[0].end >>= asic->bus_shift;
  679. asic3_cell_mmc.platform_data = &asic3_cell_mmc;
  680. asic3_cell_mmc.data_size = sizeof(asic3_cell_mmc);
  681. ret = mfd_add_devices(&pdev->dev, pdev->id,
  682. &asic3_cell_ds1wm, 1, mem, asic->irq_base);
  683. if (ret < 0)
  684. goto out;
  685. if (mem_sdio && (irq >= 0))
  686. ret = mfd_add_devices(&pdev->dev, pdev->id,
  687. &asic3_cell_mmc, 1, mem_sdio, irq);
  688. out:
  689. return ret;
  690. }
  691. static void asic3_mfd_remove(struct platform_device *pdev)
  692. {
  693. struct asic3 *asic = platform_get_drvdata(pdev);
  694. mfd_remove_devices(&pdev->dev);
  695. iounmap(asic->tmio_cnf);
  696. }
  697. /* Core */
  698. static int __init asic3_probe(struct platform_device *pdev)
  699. {
  700. struct asic3_platform_data *pdata = pdev->dev.platform_data;
  701. struct asic3 *asic;
  702. struct resource *mem;
  703. unsigned long clksel;
  704. int ret = 0;
  705. asic = kzalloc(sizeof(struct asic3), GFP_KERNEL);
  706. if (asic == NULL) {
  707. printk(KERN_ERR "kzalloc failed\n");
  708. return -ENOMEM;
  709. }
  710. spin_lock_init(&asic->lock);
  711. platform_set_drvdata(pdev, asic);
  712. asic->dev = &pdev->dev;
  713. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  714. if (!mem) {
  715. ret = -ENOMEM;
  716. dev_err(asic->dev, "no MEM resource\n");
  717. goto out_free;
  718. }
  719. asic->mapping = ioremap(mem->start, resource_size(mem));
  720. if (!asic->mapping) {
  721. ret = -ENOMEM;
  722. dev_err(asic->dev, "Couldn't ioremap\n");
  723. goto out_free;
  724. }
  725. asic->irq_base = pdata->irq_base;
  726. /* calculate bus shift from mem resource */
  727. asic->bus_shift = 2 - (resource_size(mem) >> 12);
  728. clksel = 0;
  729. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel);
  730. ret = asic3_irq_probe(pdev);
  731. if (ret < 0) {
  732. dev_err(asic->dev, "Couldn't probe IRQs\n");
  733. goto out_unmap;
  734. }
  735. asic->gpio.base = pdata->gpio_base;
  736. asic->gpio.ngpio = ASIC3_NUM_GPIOS;
  737. asic->gpio.get = asic3_gpio_get;
  738. asic->gpio.set = asic3_gpio_set;
  739. asic->gpio.direction_input = asic3_gpio_direction_input;
  740. asic->gpio.direction_output = asic3_gpio_direction_output;
  741. ret = asic3_gpio_probe(pdev,
  742. pdata->gpio_config,
  743. pdata->gpio_config_num);
  744. if (ret < 0) {
  745. dev_err(asic->dev, "GPIO probe failed\n");
  746. goto out_irq;
  747. }
  748. /* Making a per-device copy is only needed for the
  749. * theoretical case of multiple ASIC3s on one board:
  750. */
  751. memcpy(asic->clocks, asic3_clk_init, sizeof(asic3_clk_init));
  752. asic3_mfd_probe(pdev, mem);
  753. dev_info(asic->dev, "ASIC3 Core driver\n");
  754. return 0;
  755. out_irq:
  756. asic3_irq_remove(pdev);
  757. out_unmap:
  758. iounmap(asic->mapping);
  759. out_free:
  760. kfree(asic);
  761. return ret;
  762. }
  763. static int __devexit asic3_remove(struct platform_device *pdev)
  764. {
  765. int ret;
  766. struct asic3 *asic = platform_get_drvdata(pdev);
  767. asic3_mfd_remove(pdev);
  768. ret = asic3_gpio_remove(pdev);
  769. if (ret < 0)
  770. return ret;
  771. asic3_irq_remove(pdev);
  772. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0);
  773. iounmap(asic->mapping);
  774. kfree(asic);
  775. return 0;
  776. }
  777. static void asic3_shutdown(struct platform_device *pdev)
  778. {
  779. }
  780. static struct platform_driver asic3_device_driver = {
  781. .driver = {
  782. .name = "asic3",
  783. },
  784. .remove = __devexit_p(asic3_remove),
  785. .shutdown = asic3_shutdown,
  786. };
  787. static int __init asic3_init(void)
  788. {
  789. int retval = 0;
  790. retval = platform_driver_probe(&asic3_device_driver, asic3_probe);
  791. return retval;
  792. }
  793. subsys_initcall(asic3_init);