ngene-core.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024
  1. /*
  2. * ngene.c: nGene PCIe bridge driver
  3. *
  4. * Copyright (C) 2005-2007 Micronas
  5. *
  6. * Copyright (C) 2008-2009 Ralph Metzler <rjkm@metzlerbros.de>
  7. * Modifications for new nGene firmware,
  8. * support for EEPROM-copying,
  9. * support for new dual DVB-S2 card prototype
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * version 2 only, as published by the Free Software Foundation.
  15. *
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  26. * 02110-1301, USA
  27. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  28. */
  29. #include <linux/module.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/slab.h>
  33. #include <linux/poll.h>
  34. #include <linux/io.h>
  35. #include <asm/div64.h>
  36. #include <linux/pci.h>
  37. #include <linux/pci_ids.h>
  38. #include <linux/smp_lock.h>
  39. #include <linux/timer.h>
  40. #include <linux/version.h>
  41. #include <linux/byteorder/generic.h>
  42. #include <linux/firmware.h>
  43. #include <linux/vmalloc.h>
  44. #include "ngene.h"
  45. #include "stv6110x.h"
  46. #include "stv090x.h"
  47. #include "lnbh24.h"
  48. static int one_adapter = 1;
  49. module_param(one_adapter, int, 0444);
  50. MODULE_PARM_DESC(one_adapter, "Use only one adapter.");
  51. static int debug;
  52. module_param(debug, int, 0444);
  53. MODULE_PARM_DESC(debug, "Print debugging information.");
  54. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  55. #define COMMAND_TIMEOUT_WORKAROUND
  56. #define dprintk if (debug) printk
  57. #define DEVICE_NAME "ngene"
  58. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  59. #define ngwritel(dat, adr) writel((dat), (char *)(dev->iomem + (adr)))
  60. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  61. #define ngreadl(adr) readl(dev->iomem + (adr))
  62. #define ngreadb(adr) readb(dev->iomem + (adr))
  63. #define ngcpyto(adr, src, count) memcpy_toio((char *) \
  64. (dev->iomem + (adr)), (src), (count))
  65. #define ngcpyfrom(dst, adr, count) memcpy_fromio((dst), (char *) \
  66. (dev->iomem + (adr)), (count))
  67. /****************************************************************************/
  68. /* nGene interrupt handler **************************************************/
  69. /****************************************************************************/
  70. static void event_tasklet(unsigned long data)
  71. {
  72. struct ngene *dev = (struct ngene *)data;
  73. while (dev->EventQueueReadIndex != dev->EventQueueWriteIndex) {
  74. struct EVENT_BUFFER Event =
  75. dev->EventQueue[dev->EventQueueReadIndex];
  76. dev->EventQueueReadIndex =
  77. (dev->EventQueueReadIndex + 1) & (EVENT_QUEUE_SIZE - 1);
  78. if ((Event.UARTStatus & 0x01) && (dev->TxEventNotify))
  79. dev->TxEventNotify(dev, Event.TimeStamp);
  80. if ((Event.UARTStatus & 0x02) && (dev->RxEventNotify))
  81. dev->RxEventNotify(dev, Event.TimeStamp,
  82. Event.RXCharacter);
  83. }
  84. }
  85. static void demux_tasklet(unsigned long data)
  86. {
  87. struct ngene_channel *chan = (struct ngene_channel *)data;
  88. struct SBufferHeader *Cur = chan->nextBuffer;
  89. spin_lock_irq(&chan->state_lock);
  90. while (Cur->ngeneBuffer.SR.Flags & 0x80) {
  91. if (chan->mode & NGENE_IO_TSOUT) {
  92. u32 Flags = chan->DataFormatFlags;
  93. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  94. Flags |= BEF_OVERFLOW;
  95. if (chan->pBufferExchange) {
  96. if (!chan->pBufferExchange(chan,
  97. Cur->Buffer1,
  98. chan->Capture1Length,
  99. Cur->ngeneBuffer.SR.
  100. Clock, Flags)) {
  101. /*
  102. We didn't get data
  103. Clear in service flag to make sure we
  104. get called on next interrupt again.
  105. leave fill/empty (0x80) flag alone
  106. to avoid hardware running out of
  107. buffers during startup, we hold only
  108. in run state ( the source may be late
  109. delivering data )
  110. */
  111. if (chan->HWState == HWSTATE_RUN) {
  112. Cur->ngeneBuffer.SR.Flags &=
  113. ~0x40;
  114. break;
  115. /* Stop proccessing stream */
  116. }
  117. } else {
  118. /* We got a valid buffer,
  119. so switch to run state */
  120. chan->HWState = HWSTATE_RUN;
  121. }
  122. } else {
  123. printk(KERN_ERR DEVICE_NAME ": OOPS\n");
  124. if (chan->HWState == HWSTATE_RUN) {
  125. Cur->ngeneBuffer.SR.Flags &= ~0x40;
  126. break; /* Stop proccessing stream */
  127. }
  128. }
  129. if (chan->AudioDTOUpdated) {
  130. printk(KERN_INFO DEVICE_NAME
  131. ": Update AudioDTO = %d\n",
  132. chan->AudioDTOValue);
  133. Cur->ngeneBuffer.SR.DTOUpdate =
  134. chan->AudioDTOValue;
  135. chan->AudioDTOUpdated = 0;
  136. }
  137. } else {
  138. if (chan->HWState == HWSTATE_RUN) {
  139. u32 Flags = 0;
  140. if (Cur->ngeneBuffer.SR.Flags & 0x01)
  141. Flags |= BEF_EVEN_FIELD;
  142. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  143. Flags |= BEF_OVERFLOW;
  144. if (chan->pBufferExchange)
  145. chan->pBufferExchange(chan,
  146. Cur->Buffer1,
  147. chan->
  148. Capture1Length,
  149. Cur->ngeneBuffer.
  150. SR.Clock, Flags);
  151. if (chan->pBufferExchange2)
  152. chan->pBufferExchange2(chan,
  153. Cur->Buffer2,
  154. chan->
  155. Capture2Length,
  156. Cur->ngeneBuffer.
  157. SR.Clock, Flags);
  158. } else if (chan->HWState != HWSTATE_STOP)
  159. chan->HWState = HWSTATE_RUN;
  160. }
  161. Cur->ngeneBuffer.SR.Flags = 0x00;
  162. Cur = Cur->Next;
  163. }
  164. chan->nextBuffer = Cur;
  165. spin_unlock_irq(&chan->state_lock);
  166. }
  167. static irqreturn_t irq_handler(int irq, void *dev_id)
  168. {
  169. struct ngene *dev = (struct ngene *)dev_id;
  170. u32 icounts = 0;
  171. irqreturn_t rc = IRQ_NONE;
  172. u32 i = MAX_STREAM;
  173. u8 *tmpCmdDoneByte;
  174. if (dev->BootFirmware) {
  175. icounts = ngreadl(NGENE_INT_COUNTS);
  176. if (icounts != dev->icounts) {
  177. ngwritel(0, FORCE_NMI);
  178. dev->cmd_done = 1;
  179. wake_up(&dev->cmd_wq);
  180. dev->icounts = icounts;
  181. rc = IRQ_HANDLED;
  182. }
  183. return rc;
  184. }
  185. ngwritel(0, FORCE_NMI);
  186. spin_lock(&dev->cmd_lock);
  187. tmpCmdDoneByte = dev->CmdDoneByte;
  188. if (tmpCmdDoneByte &&
  189. (*tmpCmdDoneByte ||
  190. (dev->ngenetohost[0] == 1 && dev->ngenetohost[1] != 0))) {
  191. dev->CmdDoneByte = NULL;
  192. dev->cmd_done = 1;
  193. wake_up(&dev->cmd_wq);
  194. rc = IRQ_HANDLED;
  195. }
  196. spin_unlock(&dev->cmd_lock);
  197. if (dev->EventBuffer->EventStatus & 0x80) {
  198. u8 nextWriteIndex =
  199. (dev->EventQueueWriteIndex + 1) &
  200. (EVENT_QUEUE_SIZE - 1);
  201. if (nextWriteIndex != dev->EventQueueReadIndex) {
  202. dev->EventQueue[dev->EventQueueWriteIndex] =
  203. *(dev->EventBuffer);
  204. dev->EventQueueWriteIndex = nextWriteIndex;
  205. } else {
  206. printk(KERN_ERR DEVICE_NAME ": event overflow\n");
  207. dev->EventQueueOverflowCount += 1;
  208. dev->EventQueueOverflowFlag = 1;
  209. }
  210. dev->EventBuffer->EventStatus &= ~0x80;
  211. tasklet_schedule(&dev->event_tasklet);
  212. rc = IRQ_HANDLED;
  213. }
  214. while (i > 0) {
  215. i--;
  216. spin_lock(&dev->channel[i].state_lock);
  217. /* if (dev->channel[i].State>=KSSTATE_RUN) { */
  218. if (dev->channel[i].nextBuffer) {
  219. if ((dev->channel[i].nextBuffer->
  220. ngeneBuffer.SR.Flags & 0xC0) == 0x80) {
  221. dev->channel[i].nextBuffer->
  222. ngeneBuffer.SR.Flags |= 0x40;
  223. tasklet_schedule(
  224. &dev->channel[i].demux_tasklet);
  225. rc = IRQ_HANDLED;
  226. }
  227. }
  228. spin_unlock(&dev->channel[i].state_lock);
  229. }
  230. /* Request might have been processed by a previous call. */
  231. return IRQ_HANDLED;
  232. }
  233. /****************************************************************************/
  234. /* nGene command interface **************************************************/
  235. /****************************************************************************/
  236. static void dump_command_io(struct ngene *dev)
  237. {
  238. u8 buf[8], *b;
  239. ngcpyfrom(buf, HOST_TO_NGENE, 8);
  240. printk(KERN_ERR "host_to_ngene (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  241. HOST_TO_NGENE, buf[0], buf[1], buf[2], buf[3],
  242. buf[4], buf[5], buf[6], buf[7]);
  243. ngcpyfrom(buf, NGENE_TO_HOST, 8);
  244. printk(KERN_ERR "ngene_to_host (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  245. NGENE_TO_HOST, buf[0], buf[1], buf[2], buf[3],
  246. buf[4], buf[5], buf[6], buf[7]);
  247. b = dev->hosttongene;
  248. printk(KERN_ERR "dev->hosttongene (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  249. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  250. b = dev->ngenetohost;
  251. printk(KERN_ERR "dev->ngenetohost (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  252. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  253. }
  254. static int ngene_command_mutex(struct ngene *dev, struct ngene_command *com)
  255. {
  256. int ret;
  257. u8 *tmpCmdDoneByte;
  258. dev->cmd_done = 0;
  259. if (com->cmd.hdr.Opcode == CMD_FWLOAD_PREPARE) {
  260. dev->BootFirmware = 1;
  261. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  262. ngwritel(0, NGENE_COMMAND);
  263. ngwritel(0, NGENE_COMMAND_HI);
  264. ngwritel(0, NGENE_STATUS);
  265. ngwritel(0, NGENE_STATUS_HI);
  266. ngwritel(0, NGENE_EVENT);
  267. ngwritel(0, NGENE_EVENT_HI);
  268. } else if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH) {
  269. u64 fwio = dev->PAFWInterfaceBuffer;
  270. ngwritel(fwio & 0xffffffff, NGENE_COMMAND);
  271. ngwritel(fwio >> 32, NGENE_COMMAND_HI);
  272. ngwritel((fwio + 256) & 0xffffffff, NGENE_STATUS);
  273. ngwritel((fwio + 256) >> 32, NGENE_STATUS_HI);
  274. ngwritel((fwio + 512) & 0xffffffff, NGENE_EVENT);
  275. ngwritel((fwio + 512) >> 32, NGENE_EVENT_HI);
  276. }
  277. memcpy(dev->FWInterfaceBuffer, com->cmd.raw8, com->in_len + 2);
  278. if (dev->BootFirmware)
  279. ngcpyto(HOST_TO_NGENE, com->cmd.raw8, com->in_len + 2);
  280. spin_lock_irq(&dev->cmd_lock);
  281. tmpCmdDoneByte = dev->ngenetohost + com->out_len;
  282. if (!com->out_len)
  283. tmpCmdDoneByte++;
  284. *tmpCmdDoneByte = 0;
  285. dev->ngenetohost[0] = 0;
  286. dev->ngenetohost[1] = 0;
  287. dev->CmdDoneByte = tmpCmdDoneByte;
  288. spin_unlock_irq(&dev->cmd_lock);
  289. /* Notify 8051. */
  290. ngwritel(1, FORCE_INT);
  291. ret = wait_event_timeout(dev->cmd_wq, dev->cmd_done == 1, 2 * HZ);
  292. if (!ret) {
  293. /*ngwritel(0, FORCE_NMI);*/
  294. printk(KERN_ERR DEVICE_NAME
  295. ": Command timeout cmd=%02x prev=%02x\n",
  296. com->cmd.hdr.Opcode, dev->prev_cmd);
  297. dump_command_io(dev);
  298. return -1;
  299. }
  300. if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH)
  301. dev->BootFirmware = 0;
  302. dev->prev_cmd = com->cmd.hdr.Opcode;
  303. if (!com->out_len)
  304. return 0;
  305. memcpy(com->cmd.raw8, dev->ngenetohost, com->out_len);
  306. return 0;
  307. }
  308. static int ngene_command(struct ngene *dev, struct ngene_command *com)
  309. {
  310. int result;
  311. down(&dev->cmd_mutex);
  312. result = ngene_command_mutex(dev, com);
  313. up(&dev->cmd_mutex);
  314. return result;
  315. }
  316. static int ngene_command_i2c_read(struct ngene *dev, u8 adr,
  317. u8 *out, u8 outlen, u8 *in, u8 inlen, int flag)
  318. {
  319. struct ngene_command com;
  320. com.cmd.hdr.Opcode = CMD_I2C_READ;
  321. com.cmd.hdr.Length = outlen + 3;
  322. com.cmd.I2CRead.Device = adr << 1;
  323. memcpy(com.cmd.I2CRead.Data, out, outlen);
  324. com.cmd.I2CRead.Data[outlen] = inlen;
  325. com.cmd.I2CRead.Data[outlen + 1] = 0;
  326. com.in_len = outlen + 3;
  327. com.out_len = inlen + 1;
  328. if (ngene_command(dev, &com) < 0)
  329. return -EIO;
  330. if ((com.cmd.raw8[0] >> 1) != adr)
  331. return -EIO;
  332. if (flag)
  333. memcpy(in, com.cmd.raw8, inlen + 1);
  334. else
  335. memcpy(in, com.cmd.raw8 + 1, inlen);
  336. return 0;
  337. }
  338. static int ngene_command_i2c_write(struct ngene *dev, u8 adr,
  339. u8 *out, u8 outlen)
  340. {
  341. struct ngene_command com;
  342. com.cmd.hdr.Opcode = CMD_I2C_WRITE;
  343. com.cmd.hdr.Length = outlen + 1;
  344. com.cmd.I2CRead.Device = adr << 1;
  345. memcpy(com.cmd.I2CRead.Data, out, outlen);
  346. com.in_len = outlen + 1;
  347. com.out_len = 1;
  348. if (ngene_command(dev, &com) < 0)
  349. return -EIO;
  350. if (com.cmd.raw8[0] == 1)
  351. return -EIO;
  352. return 0;
  353. }
  354. static int ngene_command_load_firmware(struct ngene *dev,
  355. u8 *ngene_fw, u32 size)
  356. {
  357. #define FIRSTCHUNK (1024)
  358. u32 cleft;
  359. struct ngene_command com;
  360. com.cmd.hdr.Opcode = CMD_FWLOAD_PREPARE;
  361. com.cmd.hdr.Length = 0;
  362. com.in_len = 0;
  363. com.out_len = 0;
  364. ngene_command(dev, &com);
  365. cleft = (size + 3) & ~3;
  366. if (cleft > FIRSTCHUNK) {
  367. ngcpyto(PROGRAM_SRAM + FIRSTCHUNK, ngene_fw + FIRSTCHUNK,
  368. cleft - FIRSTCHUNK);
  369. cleft = FIRSTCHUNK;
  370. }
  371. ngcpyto(DATA_FIFO_AREA, ngene_fw, cleft);
  372. memset(&com, 0, sizeof(struct ngene_command));
  373. com.cmd.hdr.Opcode = CMD_FWLOAD_FINISH;
  374. com.cmd.hdr.Length = 4;
  375. com.cmd.FWLoadFinish.Address = DATA_FIFO_AREA;
  376. com.cmd.FWLoadFinish.Length = (unsigned short)cleft;
  377. com.in_len = 4;
  378. com.out_len = 0;
  379. return ngene_command(dev, &com);
  380. }
  381. static int ngene_command_config_buf(struct ngene *dev, u8 config)
  382. {
  383. struct ngene_command com;
  384. com.cmd.hdr.Opcode = CMD_CONFIGURE_BUFFER;
  385. com.cmd.hdr.Length = 1;
  386. com.cmd.ConfigureBuffers.config = config;
  387. com.in_len = 1;
  388. com.out_len = 0;
  389. if (ngene_command(dev, &com) < 0)
  390. return -EIO;
  391. return 0;
  392. }
  393. static int ngene_command_config_free_buf(struct ngene *dev, u8 *config)
  394. {
  395. struct ngene_command com;
  396. com.cmd.hdr.Opcode = CMD_CONFIGURE_FREE_BUFFER;
  397. com.cmd.hdr.Length = 6;
  398. memcpy(&com.cmd.ConfigureBuffers.config, config, 6);
  399. com.in_len = 6;
  400. com.out_len = 0;
  401. if (ngene_command(dev, &com) < 0)
  402. return -EIO;
  403. return 0;
  404. }
  405. static int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level)
  406. {
  407. struct ngene_command com;
  408. com.cmd.hdr.Opcode = CMD_SET_GPIO_PIN;
  409. com.cmd.hdr.Length = 1;
  410. com.cmd.SetGpioPin.select = select | (level << 7);
  411. com.in_len = 1;
  412. com.out_len = 0;
  413. return ngene_command(dev, &com);
  414. }
  415. /*
  416. 02000640 is sample on rising edge.
  417. 02000740 is sample on falling edge.
  418. 02000040 is ignore "valid" signal
  419. 0: FD_CTL1 Bit 7,6 must be 0,1
  420. 7 disable(fw controlled)
  421. 6 0-AUX,1-TS
  422. 5 0-par,1-ser
  423. 4 0-lsb/1-msb
  424. 3,2 reserved
  425. 1,0 0-no sync, 1-use ext. start, 2-use 0x47, 3-both
  426. 1: FD_CTL2 has 3-valid must be hi, 2-use valid, 1-edge
  427. 2: FD_STA is read-only. 0-sync
  428. 3: FD_INSYNC is number of 47s to trigger "in sync".
  429. 4: FD_OUTSYNC is number of 47s to trigger "out of sync".
  430. 5: FD_MAXBYTE1 is low-order of bytes per packet.
  431. 6: FD_MAXBYTE2 is high-order of bytes per packet.
  432. 7: Top byte is unused.
  433. */
  434. /****************************************************************************/
  435. static u8 TSFeatureDecoderSetup[8 * 4] = {
  436. 0x42, 0x00, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00,
  437. 0x40, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXH */
  438. 0x71, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXHser */
  439. 0x72, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* S2ser */
  440. };
  441. /* Set NGENE I2S Config to 16 bit packed */
  442. static u8 I2SConfiguration[] = {
  443. 0x00, 0x10, 0x00, 0x00,
  444. 0x80, 0x10, 0x00, 0x00,
  445. };
  446. static u8 SPDIFConfiguration[10] = {
  447. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  448. };
  449. /* Set NGENE I2S Config to transport stream compatible mode */
  450. static u8 TS_I2SConfiguration[4] = { 0x3E, 0x1A, 0x00, 0x00 }; /*3e 18 00 00 ?*/
  451. static u8 TS_I2SOutConfiguration[4] = { 0x80, 0x20, 0x00, 0x00 };
  452. static u8 ITUDecoderSetup[4][16] = {
  453. {0x1c, 0x13, 0x01, 0x68, 0x3d, 0x90, 0x14, 0x20, /* SDTV */
  454. 0x00, 0x00, 0x01, 0xb0, 0x9c, 0x00, 0x00, 0x00},
  455. {0x9c, 0x03, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00,
  456. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  457. {0x9f, 0x00, 0x23, 0xC0, 0x60, 0x0F, 0x13, 0x00, /* HDTV 1080i50 */
  458. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  459. {0x9c, 0x01, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00, /* HDTV 1080i60 */
  460. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  461. };
  462. /*
  463. * 50 48 60 gleich
  464. * 27p50 9f 00 22 80 42 69 18 ...
  465. * 27p60 93 00 22 80 82 69 1c ...
  466. */
  467. /* Maxbyte to 1144 (for raw data) */
  468. static u8 ITUFeatureDecoderSetup[8] = {
  469. 0x00, 0x00, 0x00, 0x00, 0x00, 0x78, 0x04, 0x00
  470. };
  471. static void FillTSBuffer(void *Buffer, int Length, u32 Flags)
  472. {
  473. u32 *ptr = Buffer;
  474. memset(Buffer, 0xff, Length);
  475. while (Length > 0) {
  476. if (Flags & DF_SWAP32)
  477. *ptr = 0x471FFF10;
  478. else
  479. *ptr = 0x10FF1F47;
  480. ptr += (188 / 4);
  481. Length -= 188;
  482. }
  483. }
  484. static void flush_buffers(struct ngene_channel *chan)
  485. {
  486. u8 val;
  487. do {
  488. msleep(1);
  489. spin_lock_irq(&chan->state_lock);
  490. val = chan->nextBuffer->ngeneBuffer.SR.Flags & 0x80;
  491. spin_unlock_irq(&chan->state_lock);
  492. } while (val);
  493. }
  494. static void clear_buffers(struct ngene_channel *chan)
  495. {
  496. struct SBufferHeader *Cur = chan->nextBuffer;
  497. do {
  498. memset(&Cur->ngeneBuffer.SR, 0, sizeof(Cur->ngeneBuffer.SR));
  499. if (chan->mode & NGENE_IO_TSOUT)
  500. FillTSBuffer(Cur->Buffer1,
  501. chan->Capture1Length,
  502. chan->DataFormatFlags);
  503. Cur = Cur->Next;
  504. } while (Cur != chan->nextBuffer);
  505. if (chan->mode & NGENE_IO_TSOUT) {
  506. chan->nextBuffer->ngeneBuffer.SR.DTOUpdate =
  507. chan->AudioDTOValue;
  508. chan->AudioDTOUpdated = 0;
  509. Cur = chan->TSIdleBuffer.Head;
  510. do {
  511. memset(&Cur->ngeneBuffer.SR, 0,
  512. sizeof(Cur->ngeneBuffer.SR));
  513. FillTSBuffer(Cur->Buffer1,
  514. chan->Capture1Length,
  515. chan->DataFormatFlags);
  516. Cur = Cur->Next;
  517. } while (Cur != chan->TSIdleBuffer.Head);
  518. }
  519. }
  520. static int ngene_command_stream_control(struct ngene *dev, u8 stream,
  521. u8 control, u8 mode, u8 flags)
  522. {
  523. struct ngene_channel *chan = &dev->channel[stream];
  524. struct ngene_command com;
  525. u16 BsUVI = ((stream & 1) ? 0x9400 : 0x9300);
  526. u16 BsSDI = ((stream & 1) ? 0x9600 : 0x9500);
  527. u16 BsSPI = ((stream & 1) ? 0x9800 : 0x9700);
  528. u16 BsSDO = 0x9B00;
  529. /* down(&dev->stream_mutex); */
  530. while (down_trylock(&dev->stream_mutex)) {
  531. printk(KERN_INFO DEVICE_NAME ": SC locked\n");
  532. msleep(1);
  533. }
  534. memset(&com, 0, sizeof(com));
  535. com.cmd.hdr.Opcode = CMD_CONTROL;
  536. com.cmd.hdr.Length = sizeof(struct FW_STREAM_CONTROL) - 2;
  537. com.cmd.StreamControl.Stream = stream | (control ? 8 : 0);
  538. if (chan->mode & NGENE_IO_TSOUT)
  539. com.cmd.StreamControl.Stream |= 0x07;
  540. com.cmd.StreamControl.Control = control |
  541. (flags & SFLAG_ORDER_LUMA_CHROMA);
  542. com.cmd.StreamControl.Mode = mode;
  543. com.in_len = sizeof(struct FW_STREAM_CONTROL);
  544. com.out_len = 0;
  545. dprintk(KERN_INFO DEVICE_NAME
  546. ": Stream=%02x, Control=%02x, Mode=%02x\n",
  547. com.cmd.StreamControl.Stream, com.cmd.StreamControl.Control,
  548. com.cmd.StreamControl.Mode);
  549. chan->Mode = mode;
  550. if (!(control & 0x80)) {
  551. spin_lock_irq(&chan->state_lock);
  552. if (chan->State == KSSTATE_RUN) {
  553. chan->State = KSSTATE_ACQUIRE;
  554. chan->HWState = HWSTATE_STOP;
  555. spin_unlock_irq(&chan->state_lock);
  556. if (ngene_command(dev, &com) < 0) {
  557. up(&dev->stream_mutex);
  558. return -1;
  559. }
  560. /* clear_buffers(chan); */
  561. flush_buffers(chan);
  562. up(&dev->stream_mutex);
  563. return 0;
  564. }
  565. spin_unlock_irq(&chan->state_lock);
  566. up(&dev->stream_mutex);
  567. return 0;
  568. }
  569. if (mode & SMODE_AUDIO_CAPTURE) {
  570. com.cmd.StreamControl.CaptureBlockCount =
  571. chan->Capture1Length / AUDIO_BLOCK_SIZE;
  572. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  573. } else if (mode & SMODE_TRANSPORT_STREAM) {
  574. com.cmd.StreamControl.CaptureBlockCount =
  575. chan->Capture1Length / TS_BLOCK_SIZE;
  576. com.cmd.StreamControl.MaxLinesPerField =
  577. chan->Capture1Length / TS_BLOCK_SIZE;
  578. com.cmd.StreamControl.Buffer_Address =
  579. chan->TSRingBuffer.PAHead;
  580. if (chan->mode & NGENE_IO_TSOUT) {
  581. com.cmd.StreamControl.BytesPerVBILine =
  582. chan->Capture1Length / TS_BLOCK_SIZE;
  583. com.cmd.StreamControl.Stream |= 0x07;
  584. }
  585. } else {
  586. com.cmd.StreamControl.BytesPerVideoLine = chan->nBytesPerLine;
  587. com.cmd.StreamControl.MaxLinesPerField = chan->nLines;
  588. com.cmd.StreamControl.MinLinesPerField = 100;
  589. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  590. if (mode & SMODE_VBI_CAPTURE) {
  591. com.cmd.StreamControl.MaxVBILinesPerField =
  592. chan->nVBILines;
  593. com.cmd.StreamControl.MinVBILinesPerField = 0;
  594. com.cmd.StreamControl.BytesPerVBILine =
  595. chan->nBytesPerVBILine;
  596. }
  597. if (flags & SFLAG_COLORBAR)
  598. com.cmd.StreamControl.Stream |= 0x04;
  599. }
  600. spin_lock_irq(&chan->state_lock);
  601. if (mode & SMODE_AUDIO_CAPTURE) {
  602. chan->nextBuffer = chan->RingBuffer.Head;
  603. if (mode & SMODE_AUDIO_SPDIF) {
  604. com.cmd.StreamControl.SetupDataLen =
  605. sizeof(SPDIFConfiguration);
  606. com.cmd.StreamControl.SetupDataAddr = BsSPI;
  607. memcpy(com.cmd.StreamControl.SetupData,
  608. SPDIFConfiguration, sizeof(SPDIFConfiguration));
  609. } else {
  610. com.cmd.StreamControl.SetupDataLen = 4;
  611. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  612. memcpy(com.cmd.StreamControl.SetupData,
  613. I2SConfiguration +
  614. 4 * dev->card_info->i2s[stream], 4);
  615. }
  616. } else if (mode & SMODE_TRANSPORT_STREAM) {
  617. chan->nextBuffer = chan->TSRingBuffer.Head;
  618. if (stream >= STREAM_AUDIOIN1) {
  619. if (chan->mode & NGENE_IO_TSOUT) {
  620. com.cmd.StreamControl.SetupDataLen =
  621. sizeof(TS_I2SOutConfiguration);
  622. com.cmd.StreamControl.SetupDataAddr = BsSDO;
  623. memcpy(com.cmd.StreamControl.SetupData,
  624. TS_I2SOutConfiguration,
  625. sizeof(TS_I2SOutConfiguration));
  626. } else {
  627. com.cmd.StreamControl.SetupDataLen =
  628. sizeof(TS_I2SConfiguration);
  629. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  630. memcpy(com.cmd.StreamControl.SetupData,
  631. TS_I2SConfiguration,
  632. sizeof(TS_I2SConfiguration));
  633. }
  634. } else {
  635. com.cmd.StreamControl.SetupDataLen = 8;
  636. com.cmd.StreamControl.SetupDataAddr = BsUVI + 0x10;
  637. memcpy(com.cmd.StreamControl.SetupData,
  638. TSFeatureDecoderSetup +
  639. 8 * dev->card_info->tsf[stream], 8);
  640. }
  641. } else {
  642. chan->nextBuffer = chan->RingBuffer.Head;
  643. com.cmd.StreamControl.SetupDataLen =
  644. 16 + sizeof(ITUFeatureDecoderSetup);
  645. com.cmd.StreamControl.SetupDataAddr = BsUVI;
  646. memcpy(com.cmd.StreamControl.SetupData,
  647. ITUDecoderSetup[chan->itumode], 16);
  648. memcpy(com.cmd.StreamControl.SetupData + 16,
  649. ITUFeatureDecoderSetup, sizeof(ITUFeatureDecoderSetup));
  650. }
  651. clear_buffers(chan);
  652. chan->State = KSSTATE_RUN;
  653. if (mode & SMODE_TRANSPORT_STREAM)
  654. chan->HWState = HWSTATE_RUN;
  655. else
  656. chan->HWState = HWSTATE_STARTUP;
  657. spin_unlock_irq(&chan->state_lock);
  658. if (ngene_command(dev, &com) < 0) {
  659. up(&dev->stream_mutex);
  660. return -1;
  661. }
  662. up(&dev->stream_mutex);
  663. return 0;
  664. }
  665. /****************************************************************************/
  666. /* I2C **********************************************************************/
  667. /****************************************************************************/
  668. static void ngene_i2c_set_bus(struct ngene *dev, int bus)
  669. {
  670. if (!(dev->card_info->i2c_access & 2))
  671. return;
  672. if (dev->i2c_current_bus == bus)
  673. return;
  674. switch (bus) {
  675. case 0:
  676. ngene_command_gpio_set(dev, 3, 0);
  677. ngene_command_gpio_set(dev, 2, 1);
  678. break;
  679. case 1:
  680. ngene_command_gpio_set(dev, 2, 0);
  681. ngene_command_gpio_set(dev, 3, 1);
  682. break;
  683. }
  684. dev->i2c_current_bus = bus;
  685. }
  686. static int ngene_i2c_master_xfer(struct i2c_adapter *adapter,
  687. struct i2c_msg msg[], int num)
  688. {
  689. struct ngene_channel *chan =
  690. (struct ngene_channel *)i2c_get_adapdata(adapter);
  691. struct ngene *dev = chan->dev;
  692. down(&dev->i2c_switch_mutex);
  693. ngene_i2c_set_bus(dev, chan->number);
  694. if (num == 2 && msg[1].flags & I2C_M_RD && !(msg[0].flags & I2C_M_RD))
  695. if (!ngene_command_i2c_read(dev, msg[0].addr,
  696. msg[0].buf, msg[0].len,
  697. msg[1].buf, msg[1].len, 0))
  698. goto done;
  699. if (num == 1 && !(msg[0].flags & I2C_M_RD))
  700. if (!ngene_command_i2c_write(dev, msg[0].addr,
  701. msg[0].buf, msg[0].len))
  702. goto done;
  703. if (num == 1 && (msg[0].flags & I2C_M_RD))
  704. if (!ngene_command_i2c_read(dev, msg[0].addr, 0, 0,
  705. msg[0].buf, msg[0].len, 0))
  706. goto done;
  707. up(&dev->i2c_switch_mutex);
  708. return -EIO;
  709. done:
  710. up(&dev->i2c_switch_mutex);
  711. return num;
  712. }
  713. static u32 ngene_i2c_functionality(struct i2c_adapter *adap)
  714. {
  715. return I2C_FUNC_SMBUS_EMUL;
  716. }
  717. static struct i2c_algorithm ngene_i2c_algo = {
  718. .master_xfer = ngene_i2c_master_xfer,
  719. .functionality = ngene_i2c_functionality,
  720. };
  721. static int ngene_i2c_init(struct ngene *dev, int dev_nr)
  722. {
  723. struct i2c_adapter *adap = &(dev->channel[dev_nr].i2c_adapter);
  724. i2c_set_adapdata(adap, &(dev->channel[dev_nr]));
  725. adap->class = I2C_CLASS_TV_DIGITAL | I2C_CLASS_TV_ANALOG;
  726. strcpy(adap->name, "nGene");
  727. adap->algo = &ngene_i2c_algo;
  728. adap->algo_data = (void *)&(dev->channel[dev_nr]);
  729. adap->dev.parent = &dev->pci_dev->dev;
  730. return i2c_add_adapter(adap);
  731. }
  732. /****************************************************************************/
  733. /* DVB functions and API interface ******************************************/
  734. /****************************************************************************/
  735. static void swap_buffer(u32 *p, u32 len)
  736. {
  737. while (len) {
  738. *p = swab32(*p);
  739. p++;
  740. len -= 4;
  741. }
  742. }
  743. static void *tsin_exchange(void *priv, void *buf, u32 len, u32 clock, u32 flags)
  744. {
  745. struct ngene_channel *chan = priv;
  746. #ifdef COMMAND_TIMEOUT_WORKAROUND
  747. if (chan->users > 0)
  748. #endif
  749. dvb_dmx_swfilter(&chan->demux, buf, len);
  750. return 0;
  751. }
  752. u8 fill_ts[188] = { 0x47, 0x1f, 0xff, 0x10 };
  753. static void *tsout_exchange(void *priv, void *buf, u32 len,
  754. u32 clock, u32 flags)
  755. {
  756. struct ngene_channel *chan = priv;
  757. struct ngene *dev = chan->dev;
  758. u32 alen;
  759. alen = dvb_ringbuffer_avail(&dev->tsout_rbuf);
  760. alen -= alen % 188;
  761. if (alen < len)
  762. FillTSBuffer(buf + alen, len - alen, flags);
  763. else
  764. alen = len;
  765. dvb_ringbuffer_read(&dev->tsout_rbuf, buf, alen);
  766. if (flags & DF_SWAP32)
  767. swap_buffer((u32 *)buf, alen);
  768. wake_up_interruptible(&dev->tsout_rbuf.queue);
  769. return buf;
  770. }
  771. static void set_transfer(struct ngene_channel *chan, int state)
  772. {
  773. u8 control = 0, mode = 0, flags = 0;
  774. struct ngene *dev = chan->dev;
  775. int ret;
  776. /*
  777. printk(KERN_INFO DEVICE_NAME ": st %d\n", state);
  778. msleep(100);
  779. */
  780. if (state) {
  781. if (chan->running) {
  782. printk(KERN_INFO DEVICE_NAME ": already running\n");
  783. return;
  784. }
  785. } else {
  786. if (!chan->running) {
  787. printk(KERN_INFO DEVICE_NAME ": already stopped\n");
  788. return;
  789. }
  790. }
  791. if (dev->card_info->switch_ctrl)
  792. dev->card_info->switch_ctrl(chan, 1, state ^ 1);
  793. if (state) {
  794. spin_lock_irq(&chan->state_lock);
  795. /* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  796. ngreadl(0x9310)); */
  797. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  798. control = 0x80;
  799. if (chan->mode & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  800. chan->Capture1Length = 512 * 188;
  801. mode = SMODE_TRANSPORT_STREAM;
  802. }
  803. if (chan->mode & NGENE_IO_TSOUT) {
  804. chan->pBufferExchange = tsout_exchange;
  805. /* 0x66666666 = 50MHz *2^33 /250MHz */
  806. chan->AudioDTOValue = 0x66666666;
  807. /* set_dto(chan, 38810700+1000); */
  808. /* set_dto(chan, 19392658); */
  809. }
  810. if (chan->mode & NGENE_IO_TSIN)
  811. chan->pBufferExchange = tsin_exchange;
  812. /* ngwritel(0, 0x9310); */
  813. spin_unlock_irq(&chan->state_lock);
  814. } else
  815. ;/* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  816. ngreadl(0x9310)); */
  817. ret = ngene_command_stream_control(dev, chan->number,
  818. control, mode, flags);
  819. if (!ret)
  820. chan->running = state;
  821. else
  822. printk(KERN_ERR DEVICE_NAME ": set_transfer %d failed\n",
  823. state);
  824. if (!state) {
  825. spin_lock_irq(&chan->state_lock);
  826. chan->pBufferExchange = 0;
  827. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  828. spin_unlock_irq(&chan->state_lock);
  829. }
  830. }
  831. static int ngene_start_feed(struct dvb_demux_feed *dvbdmxfeed)
  832. {
  833. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  834. struct ngene_channel *chan = dvbdmx->priv;
  835. if (chan->users == 0) {
  836. #ifdef COMMAND_TIMEOUT_WORKAROUND
  837. if (!chan->running)
  838. #endif
  839. set_transfer(chan, 1);
  840. /* msleep(10); */
  841. }
  842. return ++chan->users;
  843. }
  844. static int ngene_stop_feed(struct dvb_demux_feed *dvbdmxfeed)
  845. {
  846. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  847. struct ngene_channel *chan = dvbdmx->priv;
  848. if (--chan->users)
  849. return chan->users;
  850. #ifndef COMMAND_TIMEOUT_WORKAROUND
  851. set_transfer(chan, 0);
  852. #endif
  853. return 0;
  854. }
  855. static int my_dvb_dmx_ts_card_init(struct dvb_demux *dvbdemux, char *id,
  856. int (*start_feed)(struct dvb_demux_feed *),
  857. int (*stop_feed)(struct dvb_demux_feed *),
  858. void *priv)
  859. {
  860. dvbdemux->priv = priv;
  861. dvbdemux->filternum = 256;
  862. dvbdemux->feednum = 256;
  863. dvbdemux->start_feed = start_feed;
  864. dvbdemux->stop_feed = stop_feed;
  865. dvbdemux->write_to_decoder = 0;
  866. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  867. DMX_SECTION_FILTERING |
  868. DMX_MEMORY_BASED_FILTERING);
  869. return dvb_dmx_init(dvbdemux);
  870. }
  871. static int my_dvb_dmxdev_ts_card_init(struct dmxdev *dmxdev,
  872. struct dvb_demux *dvbdemux,
  873. struct dmx_frontend *hw_frontend,
  874. struct dmx_frontend *mem_frontend,
  875. struct dvb_adapter *dvb_adapter)
  876. {
  877. int ret;
  878. dmxdev->filternum = 256;
  879. dmxdev->demux = &dvbdemux->dmx;
  880. dmxdev->capabilities = 0;
  881. ret = dvb_dmxdev_init(dmxdev, dvb_adapter);
  882. if (ret < 0)
  883. return ret;
  884. hw_frontend->source = DMX_FRONTEND_0;
  885. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, hw_frontend);
  886. mem_frontend->source = DMX_MEMORY_FE;
  887. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, mem_frontend);
  888. return dvbdemux->dmx.connect_frontend(&dvbdemux->dmx, hw_frontend);
  889. }
  890. /****************************************************************************/
  891. /* nGene hardware init and release functions ********************************/
  892. /****************************************************************************/
  893. static void free_ringbuffer(struct ngene *dev, struct SRingBufferDescriptor *rb)
  894. {
  895. struct SBufferHeader *Cur = rb->Head;
  896. u32 j;
  897. if (!Cur)
  898. return;
  899. for (j = 0; j < rb->NumBuffers; j++, Cur = Cur->Next) {
  900. if (Cur->Buffer1)
  901. pci_free_consistent(dev->pci_dev,
  902. rb->Buffer1Length,
  903. Cur->Buffer1,
  904. Cur->scList1->Address);
  905. if (Cur->Buffer2)
  906. pci_free_consistent(dev->pci_dev,
  907. rb->Buffer2Length,
  908. Cur->Buffer2,
  909. Cur->scList2->Address);
  910. }
  911. if (rb->SCListMem)
  912. pci_free_consistent(dev->pci_dev, rb->SCListMemSize,
  913. rb->SCListMem, rb->PASCListMem);
  914. pci_free_consistent(dev->pci_dev, rb->MemSize, rb->Head, rb->PAHead);
  915. }
  916. static void free_idlebuffer(struct ngene *dev,
  917. struct SRingBufferDescriptor *rb,
  918. struct SRingBufferDescriptor *tb)
  919. {
  920. int j;
  921. struct SBufferHeader *Cur = tb->Head;
  922. if (!rb->Head)
  923. return;
  924. free_ringbuffer(dev, rb);
  925. for (j = 0; j < tb->NumBuffers; j++, Cur = Cur->Next) {
  926. Cur->Buffer2 = 0;
  927. Cur->scList2 = 0;
  928. Cur->ngeneBuffer.Address_of_first_entry_2 = 0;
  929. Cur->ngeneBuffer.Number_of_entries_2 = 0;
  930. }
  931. }
  932. static void free_common_buffers(struct ngene *dev)
  933. {
  934. u32 i;
  935. struct ngene_channel *chan;
  936. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  937. chan = &dev->channel[i];
  938. free_idlebuffer(dev, &chan->TSIdleBuffer, &chan->TSRingBuffer);
  939. free_ringbuffer(dev, &chan->RingBuffer);
  940. free_ringbuffer(dev, &chan->TSRingBuffer);
  941. }
  942. if (dev->OverflowBuffer)
  943. pci_free_consistent(dev->pci_dev,
  944. OVERFLOW_BUFFER_SIZE,
  945. dev->OverflowBuffer, dev->PAOverflowBuffer);
  946. if (dev->FWInterfaceBuffer)
  947. pci_free_consistent(dev->pci_dev,
  948. 4096,
  949. dev->FWInterfaceBuffer,
  950. dev->PAFWInterfaceBuffer);
  951. }
  952. /****************************************************************************/
  953. /* Ring buffer handling *****************************************************/
  954. /****************************************************************************/
  955. static int create_ring_buffer(struct pci_dev *pci_dev,
  956. struct SRingBufferDescriptor *descr, u32 NumBuffers)
  957. {
  958. dma_addr_t tmp;
  959. struct SBufferHeader *Head;
  960. u32 i;
  961. u32 MemSize = SIZEOF_SBufferHeader * NumBuffers;
  962. u64 PARingBufferHead;
  963. u64 PARingBufferCur;
  964. u64 PARingBufferNext;
  965. struct SBufferHeader *Cur, *Next;
  966. descr->Head = 0;
  967. descr->MemSize = 0;
  968. descr->PAHead = 0;
  969. descr->NumBuffers = 0;
  970. if (MemSize < 4096)
  971. MemSize = 4096;
  972. Head = pci_alloc_consistent(pci_dev, MemSize, &tmp);
  973. PARingBufferHead = tmp;
  974. if (!Head)
  975. return -ENOMEM;
  976. memset(Head, 0, MemSize);
  977. PARingBufferCur = PARingBufferHead;
  978. Cur = Head;
  979. for (i = 0; i < NumBuffers - 1; i++) {
  980. Next = (struct SBufferHeader *)
  981. (((u8 *) Cur) + SIZEOF_SBufferHeader);
  982. PARingBufferNext = PARingBufferCur + SIZEOF_SBufferHeader;
  983. Cur->Next = Next;
  984. Cur->ngeneBuffer.Next = PARingBufferNext;
  985. Cur = Next;
  986. PARingBufferCur = PARingBufferNext;
  987. }
  988. /* Last Buffer points back to first one */
  989. Cur->Next = Head;
  990. Cur->ngeneBuffer.Next = PARingBufferHead;
  991. descr->Head = Head;
  992. descr->MemSize = MemSize;
  993. descr->PAHead = PARingBufferHead;
  994. descr->NumBuffers = NumBuffers;
  995. return 0;
  996. }
  997. static int AllocateRingBuffers(struct pci_dev *pci_dev,
  998. dma_addr_t of,
  999. struct SRingBufferDescriptor *pRingBuffer,
  1000. u32 Buffer1Length, u32 Buffer2Length)
  1001. {
  1002. dma_addr_t tmp;
  1003. u32 i, j;
  1004. int status = 0;
  1005. u32 SCListMemSize = pRingBuffer->NumBuffers
  1006. * ((Buffer2Length != 0) ? (NUM_SCATTER_GATHER_ENTRIES * 2) :
  1007. NUM_SCATTER_GATHER_ENTRIES)
  1008. * sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1009. u64 PASCListMem;
  1010. struct HW_SCATTER_GATHER_ELEMENT *SCListEntry;
  1011. u64 PASCListEntry;
  1012. struct SBufferHeader *Cur;
  1013. void *SCListMem;
  1014. if (SCListMemSize < 4096)
  1015. SCListMemSize = 4096;
  1016. SCListMem = pci_alloc_consistent(pci_dev, SCListMemSize, &tmp);
  1017. PASCListMem = tmp;
  1018. if (SCListMem == NULL)
  1019. return -ENOMEM;
  1020. memset(SCListMem, 0, SCListMemSize);
  1021. pRingBuffer->SCListMem = SCListMem;
  1022. pRingBuffer->PASCListMem = PASCListMem;
  1023. pRingBuffer->SCListMemSize = SCListMemSize;
  1024. pRingBuffer->Buffer1Length = Buffer1Length;
  1025. pRingBuffer->Buffer2Length = Buffer2Length;
  1026. SCListEntry = SCListMem;
  1027. PASCListEntry = PASCListMem;
  1028. Cur = pRingBuffer->Head;
  1029. for (i = 0; i < pRingBuffer->NumBuffers; i += 1, Cur = Cur->Next) {
  1030. u64 PABuffer;
  1031. void *Buffer = pci_alloc_consistent(pci_dev, Buffer1Length,
  1032. &tmp);
  1033. PABuffer = tmp;
  1034. if (Buffer == NULL)
  1035. return -ENOMEM;
  1036. Cur->Buffer1 = Buffer;
  1037. SCListEntry->Address = PABuffer;
  1038. SCListEntry->Length = Buffer1Length;
  1039. Cur->scList1 = SCListEntry;
  1040. Cur->ngeneBuffer.Address_of_first_entry_1 = PASCListEntry;
  1041. Cur->ngeneBuffer.Number_of_entries_1 =
  1042. NUM_SCATTER_GATHER_ENTRIES;
  1043. SCListEntry += 1;
  1044. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1045. #if NUM_SCATTER_GATHER_ENTRIES > 1
  1046. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j += 1) {
  1047. SCListEntry->Address = of;
  1048. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  1049. SCListEntry += 1;
  1050. PASCListEntry +=
  1051. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1052. }
  1053. #endif
  1054. if (!Buffer2Length)
  1055. continue;
  1056. Buffer = pci_alloc_consistent(pci_dev, Buffer2Length, &tmp);
  1057. PABuffer = tmp;
  1058. if (Buffer == NULL)
  1059. return -ENOMEM;
  1060. Cur->Buffer2 = Buffer;
  1061. SCListEntry->Address = PABuffer;
  1062. SCListEntry->Length = Buffer2Length;
  1063. Cur->scList2 = SCListEntry;
  1064. Cur->ngeneBuffer.Address_of_first_entry_2 = PASCListEntry;
  1065. Cur->ngeneBuffer.Number_of_entries_2 =
  1066. NUM_SCATTER_GATHER_ENTRIES;
  1067. SCListEntry += 1;
  1068. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1069. #if NUM_SCATTER_GATHER_ENTRIES > 1
  1070. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j++) {
  1071. SCListEntry->Address = of;
  1072. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  1073. SCListEntry += 1;
  1074. PASCListEntry +=
  1075. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1076. }
  1077. #endif
  1078. }
  1079. return status;
  1080. }
  1081. static int FillTSIdleBuffer(struct SRingBufferDescriptor *pIdleBuffer,
  1082. struct SRingBufferDescriptor *pRingBuffer)
  1083. {
  1084. int status = 0;
  1085. /* Copy pointer to scatter gather list in TSRingbuffer
  1086. structure for buffer 2
  1087. Load number of buffer
  1088. */
  1089. u32 n = pRingBuffer->NumBuffers;
  1090. /* Point to first buffer entry */
  1091. struct SBufferHeader *Cur = pRingBuffer->Head;
  1092. int i;
  1093. /* Loop thru all buffer and set Buffer 2 pointers to TSIdlebuffer */
  1094. for (i = 0; i < n; i++) {
  1095. Cur->Buffer2 = pIdleBuffer->Head->Buffer1;
  1096. Cur->scList2 = pIdleBuffer->Head->scList1;
  1097. Cur->ngeneBuffer.Address_of_first_entry_2 =
  1098. pIdleBuffer->Head->ngeneBuffer.
  1099. Address_of_first_entry_1;
  1100. Cur->ngeneBuffer.Number_of_entries_2 =
  1101. pIdleBuffer->Head->ngeneBuffer.Number_of_entries_1;
  1102. Cur = Cur->Next;
  1103. }
  1104. return status;
  1105. }
  1106. static u32 RingBufferSizes[MAX_STREAM] = {
  1107. RING_SIZE_VIDEO,
  1108. RING_SIZE_VIDEO,
  1109. RING_SIZE_AUDIO,
  1110. RING_SIZE_AUDIO,
  1111. RING_SIZE_AUDIO,
  1112. };
  1113. static u32 Buffer1Sizes[MAX_STREAM] = {
  1114. MAX_VIDEO_BUFFER_SIZE,
  1115. MAX_VIDEO_BUFFER_SIZE,
  1116. MAX_AUDIO_BUFFER_SIZE,
  1117. MAX_AUDIO_BUFFER_SIZE,
  1118. MAX_AUDIO_BUFFER_SIZE
  1119. };
  1120. static u32 Buffer2Sizes[MAX_STREAM] = {
  1121. MAX_VBI_BUFFER_SIZE,
  1122. MAX_VBI_BUFFER_SIZE,
  1123. 0,
  1124. 0,
  1125. 0
  1126. };
  1127. static int AllocCommonBuffers(struct ngene *dev)
  1128. {
  1129. int status = 0, i;
  1130. dev->FWInterfaceBuffer = pci_alloc_consistent(dev->pci_dev, 4096,
  1131. &dev->PAFWInterfaceBuffer);
  1132. if (!dev->FWInterfaceBuffer)
  1133. return -ENOMEM;
  1134. dev->hosttongene = dev->FWInterfaceBuffer;
  1135. dev->ngenetohost = dev->FWInterfaceBuffer + 256;
  1136. dev->EventBuffer = dev->FWInterfaceBuffer + 512;
  1137. dev->OverflowBuffer = pci_alloc_consistent(dev->pci_dev,
  1138. OVERFLOW_BUFFER_SIZE,
  1139. &dev->PAOverflowBuffer);
  1140. if (!dev->OverflowBuffer)
  1141. return -ENOMEM;
  1142. memset(dev->OverflowBuffer, 0, OVERFLOW_BUFFER_SIZE);
  1143. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  1144. int type = dev->card_info->io_type[i];
  1145. dev->channel[i].State = KSSTATE_STOP;
  1146. if (type & (NGENE_IO_TV | NGENE_IO_HDTV | NGENE_IO_AIN)) {
  1147. status = create_ring_buffer(dev->pci_dev,
  1148. &dev->channel[i].RingBuffer,
  1149. RingBufferSizes[i]);
  1150. if (status < 0)
  1151. break;
  1152. if (type & (NGENE_IO_TV | NGENE_IO_AIN)) {
  1153. status = AllocateRingBuffers(dev->pci_dev,
  1154. dev->
  1155. PAOverflowBuffer,
  1156. &dev->channel[i].
  1157. RingBuffer,
  1158. Buffer1Sizes[i],
  1159. Buffer2Sizes[i]);
  1160. if (status < 0)
  1161. break;
  1162. } else if (type & NGENE_IO_HDTV) {
  1163. status = AllocateRingBuffers(dev->pci_dev,
  1164. dev->
  1165. PAOverflowBuffer,
  1166. &dev->channel[i].
  1167. RingBuffer,
  1168. MAX_HDTV_BUFFER_SIZE,
  1169. 0);
  1170. if (status < 0)
  1171. break;
  1172. }
  1173. }
  1174. if (type & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1175. status = create_ring_buffer(dev->pci_dev,
  1176. &dev->channel[i].
  1177. TSRingBuffer, RING_SIZE_TS);
  1178. if (status < 0)
  1179. break;
  1180. status = AllocateRingBuffers(dev->pci_dev,
  1181. dev->PAOverflowBuffer,
  1182. &dev->channel[i].
  1183. TSRingBuffer,
  1184. MAX_TS_BUFFER_SIZE, 0);
  1185. if (status)
  1186. break;
  1187. }
  1188. if (type & NGENE_IO_TSOUT) {
  1189. status = create_ring_buffer(dev->pci_dev,
  1190. &dev->channel[i].
  1191. TSIdleBuffer, 1);
  1192. if (status < 0)
  1193. break;
  1194. status = AllocateRingBuffers(dev->pci_dev,
  1195. dev->PAOverflowBuffer,
  1196. &dev->channel[i].
  1197. TSIdleBuffer,
  1198. MAX_TS_BUFFER_SIZE, 0);
  1199. if (status)
  1200. break;
  1201. FillTSIdleBuffer(&dev->channel[i].TSIdleBuffer,
  1202. &dev->channel[i].TSRingBuffer);
  1203. }
  1204. }
  1205. return status;
  1206. }
  1207. static void ngene_release_buffers(struct ngene *dev)
  1208. {
  1209. if (dev->iomem)
  1210. iounmap(dev->iomem);
  1211. free_common_buffers(dev);
  1212. vfree(dev->tsout_buf);
  1213. vfree(dev->ain_buf);
  1214. vfree(dev->vin_buf);
  1215. vfree(dev);
  1216. }
  1217. static int ngene_get_buffers(struct ngene *dev)
  1218. {
  1219. if (AllocCommonBuffers(dev))
  1220. return -ENOMEM;
  1221. if (dev->card_info->io_type[4] & NGENE_IO_TSOUT) {
  1222. dev->tsout_buf = vmalloc(TSOUT_BUF_SIZE);
  1223. if (!dev->tsout_buf)
  1224. return -ENOMEM;
  1225. dvb_ringbuffer_init(&dev->tsout_rbuf,
  1226. dev->tsout_buf, TSOUT_BUF_SIZE);
  1227. }
  1228. if (dev->card_info->io_type[2] & NGENE_IO_AIN) {
  1229. dev->ain_buf = vmalloc(AIN_BUF_SIZE);
  1230. if (!dev->ain_buf)
  1231. return -ENOMEM;
  1232. dvb_ringbuffer_init(&dev->ain_rbuf, dev->ain_buf, AIN_BUF_SIZE);
  1233. }
  1234. if (dev->card_info->io_type[0] & NGENE_IO_HDTV) {
  1235. dev->vin_buf = vmalloc(VIN_BUF_SIZE);
  1236. if (!dev->vin_buf)
  1237. return -ENOMEM;
  1238. dvb_ringbuffer_init(&dev->vin_rbuf, dev->vin_buf, VIN_BUF_SIZE);
  1239. }
  1240. dev->iomem = ioremap(pci_resource_start(dev->pci_dev, 0),
  1241. pci_resource_len(dev->pci_dev, 0));
  1242. if (!dev->iomem)
  1243. return -ENOMEM;
  1244. return 0;
  1245. }
  1246. static void ngene_init(struct ngene *dev)
  1247. {
  1248. int i;
  1249. tasklet_init(&dev->event_tasklet, event_tasklet, (unsigned long)dev);
  1250. memset_io(dev->iomem + 0xc000, 0x00, 0x220);
  1251. memset_io(dev->iomem + 0xc400, 0x00, 0x100);
  1252. for (i = 0; i < MAX_STREAM; i++) {
  1253. dev->channel[i].dev = dev;
  1254. dev->channel[i].number = i;
  1255. }
  1256. dev->fw_interface_version = 0;
  1257. ngwritel(0, NGENE_INT_ENABLE);
  1258. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  1259. dev->device_version = ngreadl(DEV_VER) & 0x0f;
  1260. printk(KERN_INFO DEVICE_NAME ": Device version %d\n",
  1261. dev->device_version);
  1262. }
  1263. static int ngene_load_firm(struct ngene *dev)
  1264. {
  1265. u32 size;
  1266. const struct firmware *fw = NULL;
  1267. u8 *ngene_fw;
  1268. char *fw_name;
  1269. int err, version;
  1270. version = dev->card_info->fw_version;
  1271. switch (version) {
  1272. default:
  1273. case 15:
  1274. version = 15;
  1275. size = 23466;
  1276. fw_name = "ngene_15.fw";
  1277. break;
  1278. case 16:
  1279. size = 23498;
  1280. fw_name = "ngene_16.fw";
  1281. break;
  1282. case 17:
  1283. size = 24446;
  1284. fw_name = "ngene_17.fw";
  1285. break;
  1286. }
  1287. if (request_firmware(&fw, fw_name, &dev->pci_dev->dev) < 0) {
  1288. printk(KERN_ERR DEVICE_NAME
  1289. ": Could not load firmware file %s.\n", fw_name);
  1290. printk(KERN_INFO DEVICE_NAME
  1291. ": Copy %s to your hotplug directory!\n", fw_name);
  1292. return -1;
  1293. }
  1294. if (size != fw->size) {
  1295. printk(KERN_ERR DEVICE_NAME
  1296. ": Firmware %s has invalid size!", fw_name);
  1297. err = -1;
  1298. } else {
  1299. printk(KERN_INFO DEVICE_NAME
  1300. ": Loading firmware file %s.\n", fw_name);
  1301. ngene_fw = (u8 *) fw->data;
  1302. err = ngene_command_load_firmware(dev, ngene_fw, size);
  1303. }
  1304. release_firmware(fw);
  1305. return err;
  1306. }
  1307. static void ngene_stop(struct ngene *dev)
  1308. {
  1309. down(&dev->cmd_mutex);
  1310. i2c_del_adapter(&(dev->channel[0].i2c_adapter));
  1311. i2c_del_adapter(&(dev->channel[1].i2c_adapter));
  1312. ngwritel(0, NGENE_INT_ENABLE);
  1313. ngwritel(0, NGENE_COMMAND);
  1314. ngwritel(0, NGENE_COMMAND_HI);
  1315. ngwritel(0, NGENE_STATUS);
  1316. ngwritel(0, NGENE_STATUS_HI);
  1317. ngwritel(0, NGENE_EVENT);
  1318. ngwritel(0, NGENE_EVENT_HI);
  1319. free_irq(dev->pci_dev->irq, dev);
  1320. }
  1321. static int ngene_start(struct ngene *dev)
  1322. {
  1323. int stat;
  1324. int i;
  1325. pci_set_master(dev->pci_dev);
  1326. ngene_init(dev);
  1327. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1328. IRQF_SHARED, "nGene",
  1329. (void *)dev);
  1330. if (stat < 0)
  1331. return stat;
  1332. init_waitqueue_head(&dev->cmd_wq);
  1333. init_waitqueue_head(&dev->tx_wq);
  1334. init_waitqueue_head(&dev->rx_wq);
  1335. sema_init(&dev->cmd_mutex, 1);
  1336. sema_init(&dev->stream_mutex, 1);
  1337. sema_init(&dev->pll_mutex, 1);
  1338. sema_init(&dev->i2c_switch_mutex, 1);
  1339. spin_lock_init(&dev->cmd_lock);
  1340. for (i = 0; i < MAX_STREAM; i++)
  1341. spin_lock_init(&dev->channel[i].state_lock);
  1342. ngwritel(1, TIMESTAMPS);
  1343. ngwritel(1, NGENE_INT_ENABLE);
  1344. stat = ngene_load_firm(dev);
  1345. if (stat < 0)
  1346. goto fail;
  1347. stat = ngene_i2c_init(dev, 0);
  1348. if (stat < 0)
  1349. goto fail;
  1350. stat = ngene_i2c_init(dev, 1);
  1351. if (stat < 0)
  1352. goto fail;
  1353. if (dev->card_info->fw_version == 17) {
  1354. u8 tsin4_config[6] = {
  1355. 3072 / 64, 3072 / 64, 0, 3072 / 64, 3072 / 64, 0};
  1356. u8 default_config[6] = {
  1357. 4096 / 64, 4096 / 64, 0, 2048 / 64, 2048 / 64, 0};
  1358. u8 *bconf = default_config;
  1359. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1360. bconf = tsin4_config;
  1361. dprintk(KERN_DEBUG DEVICE_NAME ": FW 17 buffer config\n");
  1362. stat = ngene_command_config_free_buf(dev, bconf);
  1363. } else {
  1364. int bconf = BUFFER_CONFIG_4422;
  1365. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1366. bconf = BUFFER_CONFIG_3333;
  1367. stat = ngene_command_config_buf(dev, bconf);
  1368. }
  1369. return stat;
  1370. fail:
  1371. ngwritel(0, NGENE_INT_ENABLE);
  1372. free_irq(dev->pci_dev->irq, dev);
  1373. return stat;
  1374. }
  1375. /****************************************************************************/
  1376. /* Switch control (I2C gates, etc.) *****************************************/
  1377. /****************************************************************************/
  1378. /****************************************************************************/
  1379. /* Demod/tuner attachment ***************************************************/
  1380. /****************************************************************************/
  1381. static int tuner_attach_stv6110(struct ngene_channel *chan)
  1382. {
  1383. struct stv090x_config *feconf = (struct stv090x_config *)
  1384. chan->dev->card_info->fe_config[chan->number];
  1385. struct stv6110x_config *tunerconf = (struct stv6110x_config *)
  1386. chan->dev->card_info->tuner_config[chan->number];
  1387. struct stv6110x_devctl *ctl;
  1388. ctl = dvb_attach(stv6110x_attach, chan->fe, tunerconf,
  1389. &chan->i2c_adapter);
  1390. if (ctl == NULL) {
  1391. printk(KERN_ERR DEVICE_NAME ": No STV6110X found!\n");
  1392. return -ENODEV;
  1393. }
  1394. feconf->tuner_init = ctl->tuner_init;
  1395. feconf->tuner_set_mode = ctl->tuner_set_mode;
  1396. feconf->tuner_set_frequency = ctl->tuner_set_frequency;
  1397. feconf->tuner_get_frequency = ctl->tuner_get_frequency;
  1398. feconf->tuner_set_bandwidth = ctl->tuner_set_bandwidth;
  1399. feconf->tuner_get_bandwidth = ctl->tuner_get_bandwidth;
  1400. feconf->tuner_set_bbgain = ctl->tuner_set_bbgain;
  1401. feconf->tuner_get_bbgain = ctl->tuner_get_bbgain;
  1402. feconf->tuner_set_refclk = ctl->tuner_set_refclk;
  1403. feconf->tuner_get_status = ctl->tuner_get_status;
  1404. return 0;
  1405. }
  1406. static int demod_attach_stv0900(struct ngene_channel *chan)
  1407. {
  1408. struct stv090x_config *feconf = (struct stv090x_config *)
  1409. chan->dev->card_info->fe_config[chan->number];
  1410. chan->fe = dvb_attach(stv090x_attach,
  1411. feconf,
  1412. &chan->i2c_adapter,
  1413. chan->number == 0 ? STV090x_DEMODULATOR_0 :
  1414. STV090x_DEMODULATOR_1);
  1415. if (chan->fe == NULL) {
  1416. printk(KERN_ERR DEVICE_NAME ": No STV0900 found!\n");
  1417. return -ENODEV;
  1418. }
  1419. if (!dvb_attach(lnbh24_attach, chan->fe, &chan->i2c_adapter, 0,
  1420. 0, chan->dev->card_info->lnb[chan->number])) {
  1421. printk(KERN_ERR DEVICE_NAME ": No LNBH24 found!\n");
  1422. dvb_frontend_detach(chan->fe);
  1423. return -ENODEV;
  1424. }
  1425. return 0;
  1426. }
  1427. /****************************************************************************/
  1428. /****************************************************************************/
  1429. /****************************************************************************/
  1430. static void release_channel(struct ngene_channel *chan)
  1431. {
  1432. struct dvb_demux *dvbdemux = &chan->demux;
  1433. struct ngene *dev = chan->dev;
  1434. struct ngene_info *ni = dev->card_info;
  1435. int io = ni->io_type[chan->number];
  1436. #ifdef COMMAND_TIMEOUT_WORKAROUND
  1437. if (chan->running)
  1438. set_transfer(chan, 0);
  1439. #endif
  1440. tasklet_kill(&chan->demux_tasklet);
  1441. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1442. if (chan->fe) {
  1443. dvb_unregister_frontend(chan->fe);
  1444. dvb_frontend_detach(chan->fe);
  1445. chan->fe = 0;
  1446. }
  1447. dvbdemux->dmx.close(&dvbdemux->dmx);
  1448. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1449. &chan->hw_frontend);
  1450. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1451. &chan->mem_frontend);
  1452. dvb_dmxdev_release(&chan->dmxdev);
  1453. dvb_dmx_release(&chan->demux);
  1454. if (chan->number == 0 || !one_adapter)
  1455. dvb_unregister_adapter(&dev->adapter[chan->number]);
  1456. }
  1457. }
  1458. static int init_channel(struct ngene_channel *chan)
  1459. {
  1460. int ret = 0, nr = chan->number;
  1461. struct dvb_adapter *adapter = NULL;
  1462. struct dvb_demux *dvbdemux = &chan->demux;
  1463. struct ngene *dev = chan->dev;
  1464. struct ngene_info *ni = dev->card_info;
  1465. int io = ni->io_type[nr];
  1466. tasklet_init(&chan->demux_tasklet, demux_tasklet, (unsigned long)chan);
  1467. chan->users = 0;
  1468. chan->type = io;
  1469. chan->mode = chan->type; /* for now only one mode */
  1470. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1471. if (nr >= STREAM_AUDIOIN1)
  1472. chan->DataFormatFlags = DF_SWAP32;
  1473. if (nr == 0 || !one_adapter) {
  1474. adapter = &dev->adapter[nr];
  1475. ret = dvb_register_adapter(adapter, "nGene",
  1476. THIS_MODULE,
  1477. &chan->dev->pci_dev->dev,
  1478. adapter_nr);
  1479. if (ret < 0)
  1480. return ret;
  1481. } else {
  1482. adapter = &dev->adapter[0];
  1483. }
  1484. ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
  1485. ngene_start_feed,
  1486. ngene_stop_feed, chan);
  1487. ret = my_dvb_dmxdev_ts_card_init(&chan->dmxdev, &chan->demux,
  1488. &chan->hw_frontend,
  1489. &chan->mem_frontend, adapter);
  1490. }
  1491. if (io & NGENE_IO_TSIN) {
  1492. chan->fe = NULL;
  1493. if (ni->demod_attach[nr])
  1494. ni->demod_attach[nr](chan);
  1495. if (chan->fe) {
  1496. if (dvb_register_frontend(adapter, chan->fe) < 0) {
  1497. if (chan->fe->ops.release)
  1498. chan->fe->ops.release(chan->fe);
  1499. chan->fe = NULL;
  1500. }
  1501. }
  1502. if (chan->fe && ni->tuner_attach[nr])
  1503. if (ni->tuner_attach[nr] (chan) < 0) {
  1504. printk(KERN_ERR DEVICE_NAME
  1505. ": Tuner attach failed on channel %d!\n",
  1506. nr);
  1507. }
  1508. }
  1509. return ret;
  1510. }
  1511. static int init_channels(struct ngene *dev)
  1512. {
  1513. int i, j;
  1514. for (i = 0; i < MAX_STREAM; i++) {
  1515. if (init_channel(&dev->channel[i]) < 0) {
  1516. for (j = i - 1; j >= 0; j--)
  1517. release_channel(&dev->channel[j]);
  1518. return -1;
  1519. }
  1520. }
  1521. return 0;
  1522. }
  1523. /****************************************************************************/
  1524. /* device probe/remove calls ************************************************/
  1525. /****************************************************************************/
  1526. static void __devexit ngene_remove(struct pci_dev *pdev)
  1527. {
  1528. struct ngene *dev = (struct ngene *)pci_get_drvdata(pdev);
  1529. int i;
  1530. tasklet_kill(&dev->event_tasklet);
  1531. for (i = MAX_STREAM - 1; i >= 0; i--)
  1532. release_channel(&dev->channel[i]);
  1533. ngene_stop(dev);
  1534. ngene_release_buffers(dev);
  1535. pci_set_drvdata(pdev, 0);
  1536. pci_disable_device(pdev);
  1537. }
  1538. static int __devinit ngene_probe(struct pci_dev *pci_dev,
  1539. const struct pci_device_id *id)
  1540. {
  1541. struct ngene *dev;
  1542. int stat = 0;
  1543. if (pci_enable_device(pci_dev) < 0)
  1544. return -ENODEV;
  1545. dev = vmalloc(sizeof(struct ngene));
  1546. if (dev == NULL) {
  1547. stat = -ENOMEM;
  1548. goto fail0;
  1549. }
  1550. memset(dev, 0, sizeof(struct ngene));
  1551. dev->pci_dev = pci_dev;
  1552. dev->card_info = (struct ngene_info *)id->driver_data;
  1553. printk(KERN_INFO DEVICE_NAME ": Found %s\n", dev->card_info->name);
  1554. pci_set_drvdata(pci_dev, dev);
  1555. /* Alloc buffers and start nGene */
  1556. stat = ngene_get_buffers(dev);
  1557. if (stat < 0)
  1558. goto fail1;
  1559. stat = ngene_start(dev);
  1560. if (stat < 0)
  1561. goto fail1;
  1562. dev->i2c_current_bus = -1;
  1563. /* Register DVB adapters and devices for both channels */
  1564. if (init_channels(dev) < 0)
  1565. goto fail2;
  1566. return 0;
  1567. fail2:
  1568. ngene_stop(dev);
  1569. fail1:
  1570. ngene_release_buffers(dev);
  1571. fail0:
  1572. pci_disable_device(pci_dev);
  1573. pci_set_drvdata(pci_dev, 0);
  1574. return stat;
  1575. }
  1576. /****************************************************************************/
  1577. /* Card configs *************************************************************/
  1578. /****************************************************************************/
  1579. static struct stv090x_config fe_cineS2 = {
  1580. .device = STV0900,
  1581. .demod_mode = STV090x_DUAL,
  1582. .clk_mode = STV090x_CLK_EXT,
  1583. .xtal = 27000000,
  1584. .address = 0x68,
  1585. .ts1_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1586. .ts2_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1587. .repeater_level = STV090x_RPTLEVEL_16,
  1588. .adc1_range = STV090x_ADC_1Vpp,
  1589. .adc2_range = STV090x_ADC_1Vpp,
  1590. .diseqc_envelope_mode = true,
  1591. };
  1592. static struct stv6110x_config tuner_cineS2_0 = {
  1593. .addr = 0x60,
  1594. .refclk = 27000000,
  1595. .clk_div = 1,
  1596. };
  1597. static struct stv6110x_config tuner_cineS2_1 = {
  1598. .addr = 0x63,
  1599. .refclk = 27000000,
  1600. .clk_div = 1,
  1601. };
  1602. static struct ngene_info ngene_info_cineS2 = {
  1603. .type = NGENE_SIDEWINDER,
  1604. .name = "Linux4Media cineS2 DVB-S2 Twin Tuner",
  1605. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1606. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1607. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1608. .fe_config = {&fe_cineS2, &fe_cineS2},
  1609. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1610. .lnb = {0x0b, 0x08},
  1611. .tsf = {3, 3},
  1612. .fw_version = 15,
  1613. };
  1614. static struct ngene_info ngene_info_satixs2 = {
  1615. .type = NGENE_SIDEWINDER,
  1616. .name = "Mystique SaTiX-S2 Dual",
  1617. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1618. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1619. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1620. .fe_config = {&fe_cineS2, &fe_cineS2},
  1621. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1622. .lnb = {0x0b, 0x08},
  1623. .tsf = {3, 3},
  1624. .fw_version = 15,
  1625. };
  1626. /****************************************************************************/
  1627. /****************************************************************************/
  1628. /* PCI Subsystem ID *********************************************************/
  1629. /****************************************************************************/
  1630. #define NGENE_ID(_subvend, _subdev, _driverdata) { \
  1631. .vendor = NGENE_VID, .device = NGENE_PID, \
  1632. .subvendor = _subvend, .subdevice = _subdev, \
  1633. .driver_data = (unsigned long) &_driverdata }
  1634. /****************************************************************************/
  1635. static const struct pci_device_id ngene_id_tbl[] __devinitdata = {
  1636. NGENE_ID(0x18c3, 0xabc3, ngene_info_cineS2),
  1637. NGENE_ID(0x18c3, 0xabc4, ngene_info_cineS2),
  1638. NGENE_ID(0x18c3, 0xdb01, ngene_info_satixs2),
  1639. {0}
  1640. };
  1641. MODULE_DEVICE_TABLE(pci, ngene_id_tbl);
  1642. /****************************************************************************/
  1643. /* Init/Exit ****************************************************************/
  1644. /****************************************************************************/
  1645. static pci_ers_result_t ngene_error_detected(struct pci_dev *dev,
  1646. enum pci_channel_state state)
  1647. {
  1648. printk(KERN_ERR DEVICE_NAME ": PCI error\n");
  1649. if (state == pci_channel_io_perm_failure)
  1650. return PCI_ERS_RESULT_DISCONNECT;
  1651. if (state == pci_channel_io_frozen)
  1652. return PCI_ERS_RESULT_NEED_RESET;
  1653. return PCI_ERS_RESULT_CAN_RECOVER;
  1654. }
  1655. static pci_ers_result_t ngene_link_reset(struct pci_dev *dev)
  1656. {
  1657. printk(KERN_INFO DEVICE_NAME ": link reset\n");
  1658. return 0;
  1659. }
  1660. static pci_ers_result_t ngene_slot_reset(struct pci_dev *dev)
  1661. {
  1662. printk(KERN_INFO DEVICE_NAME ": slot reset\n");
  1663. return 0;
  1664. }
  1665. static void ngene_resume(struct pci_dev *dev)
  1666. {
  1667. printk(KERN_INFO DEVICE_NAME ": resume\n");
  1668. }
  1669. static struct pci_error_handlers ngene_errors = {
  1670. .error_detected = ngene_error_detected,
  1671. .link_reset = ngene_link_reset,
  1672. .slot_reset = ngene_slot_reset,
  1673. .resume = ngene_resume,
  1674. };
  1675. static struct pci_driver ngene_pci_driver = {
  1676. .name = "ngene",
  1677. .id_table = ngene_id_tbl,
  1678. .probe = ngene_probe,
  1679. .remove = __devexit_p(ngene_remove),
  1680. .err_handler = &ngene_errors,
  1681. };
  1682. static __init int module_init_ngene(void)
  1683. {
  1684. printk(KERN_INFO
  1685. "nGene PCIE bridge driver, Copyright (C) 2005-2007 Micronas\n");
  1686. return pci_register_driver(&ngene_pci_driver);
  1687. }
  1688. static __exit void module_exit_ngene(void)
  1689. {
  1690. pci_unregister_driver(&ngene_pci_driver);
  1691. }
  1692. module_init(module_init_ngene);
  1693. module_exit(module_exit_ngene);
  1694. MODULE_DESCRIPTION("nGene");
  1695. MODULE_AUTHOR("Micronas, Ralph Metzler, Manfred Voelkel");
  1696. MODULE_LICENSE("GPL");