i2c-omap.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029
  1. /*
  2. * TI OMAP I2C master mode driver
  3. *
  4. * Copyright (C) 2003 MontaVista Software, Inc.
  5. * Copyright (C) 2005 Nokia Corporation
  6. * Copyright (C) 2004 - 2007 Texas Instruments.
  7. *
  8. * Originally written by MontaVista Software, Inc.
  9. * Additional contributions by:
  10. * Tony Lindgren <tony@atomide.com>
  11. * Imre Deak <imre.deak@nokia.com>
  12. * Juha Yrjölä <juha.yrjola@solidboot.com>
  13. * Syed Khasim <x0khasim@ti.com>
  14. * Nishant Menon <nm@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2 of the License, or
  19. * (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  29. */
  30. #include <linux/module.h>
  31. #include <linux/delay.h>
  32. #include <linux/i2c.h>
  33. #include <linux/err.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/completion.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/clk.h>
  38. #include <linux/io.h>
  39. /* I2C controller revisions */
  40. #define OMAP_I2C_REV_2 0x20
  41. /* I2C controller revisions present on specific hardware */
  42. #define OMAP_I2C_REV_ON_2430 0x36
  43. #define OMAP_I2C_REV_ON_3430 0x3C
  44. /* timeout waiting for the controller to respond */
  45. #define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
  46. #define OMAP_I2C_REV_REG 0x00
  47. #define OMAP_I2C_IE_REG 0x01
  48. #define OMAP_I2C_STAT_REG 0x02
  49. #define OMAP_I2C_IV_REG 0x03
  50. /* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
  51. #define OMAP_I2C_WE_REG 0x03
  52. #define OMAP_I2C_SYSS_REG 0x04
  53. #define OMAP_I2C_BUF_REG 0x05
  54. #define OMAP_I2C_CNT_REG 0x06
  55. #define OMAP_I2C_DATA_REG 0x07
  56. #define OMAP_I2C_SYSC_REG 0x08
  57. #define OMAP_I2C_CON_REG 0x09
  58. #define OMAP_I2C_OA_REG 0x0a
  59. #define OMAP_I2C_SA_REG 0x0b
  60. #define OMAP_I2C_PSC_REG 0x0c
  61. #define OMAP_I2C_SCLL_REG 0x0d
  62. #define OMAP_I2C_SCLH_REG 0x0e
  63. #define OMAP_I2C_SYSTEST_REG 0x0f
  64. #define OMAP_I2C_BUFSTAT_REG 0x10
  65. /* I2C Interrupt Enable Register (OMAP_I2C_IE): */
  66. #define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
  67. #define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
  68. #define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
  69. #define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
  70. #define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
  71. #define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
  72. #define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
  73. /* I2C Status Register (OMAP_I2C_STAT): */
  74. #define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
  75. #define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
  76. #define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
  77. #define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  78. #define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  79. #define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
  80. #define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
  81. #define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  82. #define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  83. #define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
  84. #define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
  85. #define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
  86. /* I2C WE wakeup enable register */
  87. #define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
  88. #define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
  89. #define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
  90. #define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
  91. #define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
  92. #define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
  93. #define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
  94. #define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
  95. #define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
  96. #define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
  97. #define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
  98. OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
  99. OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
  100. OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
  101. OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
  102. /* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
  103. #define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
  104. #define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
  105. #define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
  106. #define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
  107. /* I2C Configuration Register (OMAP_I2C_CON): */
  108. #define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
  109. #define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
  110. #define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
  111. #define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
  112. #define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
  113. #define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
  114. #define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
  115. #define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
  116. #define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
  117. #define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
  118. /* I2C SCL time value when Master */
  119. #define OMAP_I2C_SCLL_HSSCLL 8
  120. #define OMAP_I2C_SCLH_HSSCLH 8
  121. /* I2C System Test Register (OMAP_I2C_SYSTEST): */
  122. #ifdef DEBUG
  123. #define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
  124. #define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
  125. #define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
  126. #define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
  127. #define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
  128. #define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
  129. #define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
  130. #define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
  131. #endif
  132. /* OCP_SYSSTATUS bit definitions */
  133. #define SYSS_RESETDONE_MASK (1 << 0)
  134. /* OCP_SYSCONFIG bit definitions */
  135. #define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
  136. #define SYSC_SIDLEMODE_MASK (0x3 << 3)
  137. #define SYSC_ENAWAKEUP_MASK (1 << 2)
  138. #define SYSC_SOFTRESET_MASK (1 << 1)
  139. #define SYSC_AUTOIDLE_MASK (1 << 0)
  140. #define SYSC_IDLEMODE_SMART 0x2
  141. #define SYSC_CLOCKACTIVITY_FCLK 0x2
  142. struct omap_i2c_dev {
  143. struct device *dev;
  144. void __iomem *base; /* virtual */
  145. int irq;
  146. int reg_shift; /* bit shift for I2C register addresses */
  147. struct clk *iclk; /* Interface clock */
  148. struct clk *fclk; /* Functional clock */
  149. struct completion cmd_complete;
  150. struct resource *ioarea;
  151. u32 speed; /* Speed of bus in Khz */
  152. u16 cmd_err;
  153. u8 *buf;
  154. size_t buf_len;
  155. struct i2c_adapter adapter;
  156. u8 fifo_size; /* use as flag and value
  157. * fifo_size==0 implies no fifo
  158. * if set, should be trsh+1
  159. */
  160. u8 rev;
  161. unsigned b_hw:1; /* bad h/w fixes */
  162. unsigned idle:1;
  163. u16 iestate; /* Saved interrupt register */
  164. u16 pscstate;
  165. u16 scllstate;
  166. u16 sclhstate;
  167. u16 bufstate;
  168. u16 syscstate;
  169. u16 westate;
  170. };
  171. static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
  172. int reg, u16 val)
  173. {
  174. __raw_writew(val, i2c_dev->base + (reg << i2c_dev->reg_shift));
  175. }
  176. static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
  177. {
  178. return __raw_readw(i2c_dev->base + (reg << i2c_dev->reg_shift));
  179. }
  180. static int __init omap_i2c_get_clocks(struct omap_i2c_dev *dev)
  181. {
  182. int ret;
  183. dev->iclk = clk_get(dev->dev, "ick");
  184. if (IS_ERR(dev->iclk)) {
  185. ret = PTR_ERR(dev->iclk);
  186. dev->iclk = NULL;
  187. return ret;
  188. }
  189. dev->fclk = clk_get(dev->dev, "fck");
  190. if (IS_ERR(dev->fclk)) {
  191. ret = PTR_ERR(dev->fclk);
  192. if (dev->iclk != NULL) {
  193. clk_put(dev->iclk);
  194. dev->iclk = NULL;
  195. }
  196. dev->fclk = NULL;
  197. return ret;
  198. }
  199. return 0;
  200. }
  201. static void omap_i2c_put_clocks(struct omap_i2c_dev *dev)
  202. {
  203. clk_put(dev->fclk);
  204. dev->fclk = NULL;
  205. clk_put(dev->iclk);
  206. dev->iclk = NULL;
  207. }
  208. static void omap_i2c_unidle(struct omap_i2c_dev *dev)
  209. {
  210. WARN_ON(!dev->idle);
  211. clk_enable(dev->iclk);
  212. clk_enable(dev->fclk);
  213. if (cpu_is_omap34xx()) {
  214. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  215. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, dev->pscstate);
  216. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, dev->scllstate);
  217. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, dev->sclhstate);
  218. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, dev->bufstate);
  219. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, dev->syscstate);
  220. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
  221. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  222. }
  223. dev->idle = 0;
  224. /*
  225. * Don't write to this register if the IE state is 0 as it can
  226. * cause deadlock.
  227. */
  228. if (dev->iestate)
  229. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  230. }
  231. static void omap_i2c_idle(struct omap_i2c_dev *dev)
  232. {
  233. u16 iv;
  234. WARN_ON(dev->idle);
  235. dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  236. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
  237. if (dev->rev < OMAP_I2C_REV_2) {
  238. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
  239. } else {
  240. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
  241. /* Flush posted write before the dev->idle store occurs */
  242. omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  243. }
  244. dev->idle = 1;
  245. clk_disable(dev->fclk);
  246. clk_disable(dev->iclk);
  247. }
  248. static int omap_i2c_init(struct omap_i2c_dev *dev)
  249. {
  250. u16 psc = 0, scll = 0, sclh = 0, buf = 0;
  251. u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
  252. unsigned long fclk_rate = 12000000;
  253. unsigned long timeout;
  254. unsigned long internal_clk = 0;
  255. if (dev->rev >= OMAP_I2C_REV_2) {
  256. /* Disable I2C controller before soft reset */
  257. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  258. omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
  259. ~(OMAP_I2C_CON_EN));
  260. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
  261. /* For some reason we need to set the EN bit before the
  262. * reset done bit gets set. */
  263. timeout = jiffies + OMAP_I2C_TIMEOUT;
  264. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  265. while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
  266. SYSS_RESETDONE_MASK)) {
  267. if (time_after(jiffies, timeout)) {
  268. dev_warn(dev->dev, "timeout waiting "
  269. "for controller reset\n");
  270. return -ETIMEDOUT;
  271. }
  272. msleep(1);
  273. }
  274. /* SYSC register is cleared by the reset; rewrite it */
  275. if (dev->rev == OMAP_I2C_REV_ON_2430) {
  276. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  277. SYSC_AUTOIDLE_MASK);
  278. } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
  279. dev->syscstate = SYSC_AUTOIDLE_MASK;
  280. dev->syscstate |= SYSC_ENAWAKEUP_MASK;
  281. dev->syscstate |= (SYSC_IDLEMODE_SMART <<
  282. __ffs(SYSC_SIDLEMODE_MASK));
  283. dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
  284. __ffs(SYSC_CLOCKACTIVITY_MASK));
  285. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  286. dev->syscstate);
  287. /*
  288. * Enabling all wakup sources to stop I2C freezing on
  289. * WFI instruction.
  290. * REVISIT: Some wkup sources might not be needed.
  291. */
  292. dev->westate = OMAP_I2C_WE_ALL;
  293. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
  294. }
  295. }
  296. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  297. if (cpu_class_is_omap1()) {
  298. /*
  299. * The I2C functional clock is the armxor_ck, so there's
  300. * no need to get "armxor_ck" separately. Now, if OMAP2420
  301. * always returns 12MHz for the functional clock, we can
  302. * do this bit unconditionally.
  303. */
  304. fclk_rate = clk_get_rate(dev->fclk);
  305. /* TRM for 5912 says the I2C clock must be prescaled to be
  306. * between 7 - 12 MHz. The XOR input clock is typically
  307. * 12, 13 or 19.2 MHz. So we should have code that produces:
  308. *
  309. * XOR MHz Divider Prescaler
  310. * 12 1 0
  311. * 13 2 1
  312. * 19.2 2 1
  313. */
  314. if (fclk_rate > 12000000)
  315. psc = fclk_rate / 12000000;
  316. }
  317. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  318. /*
  319. * HSI2C controller internal clk rate should be 19.2 Mhz for
  320. * HS and for all modes on 2430. On 34xx we can use lower rate
  321. * to get longer filter period for better noise suppression.
  322. * The filter is iclk (fclk for HS) period.
  323. */
  324. if (dev->speed > 400 || cpu_is_omap2430())
  325. internal_clk = 19200;
  326. else if (dev->speed > 100)
  327. internal_clk = 9600;
  328. else
  329. internal_clk = 4000;
  330. fclk_rate = clk_get_rate(dev->fclk) / 1000;
  331. /* Compute prescaler divisor */
  332. psc = fclk_rate / internal_clk;
  333. psc = psc - 1;
  334. /* If configured for High Speed */
  335. if (dev->speed > 400) {
  336. unsigned long scl;
  337. /* For first phase of HS mode */
  338. scl = internal_clk / 400;
  339. fsscll = scl - (scl / 3) - 7;
  340. fssclh = (scl / 3) - 5;
  341. /* For second phase of HS mode */
  342. scl = fclk_rate / dev->speed;
  343. hsscll = scl - (scl / 3) - 7;
  344. hssclh = (scl / 3) - 5;
  345. } else if (dev->speed > 100) {
  346. unsigned long scl;
  347. /* Fast mode */
  348. scl = internal_clk / dev->speed;
  349. fsscll = scl - (scl / 3) - 7;
  350. fssclh = (scl / 3) - 5;
  351. } else {
  352. /* Standard mode */
  353. fsscll = internal_clk / (dev->speed * 2) - 7;
  354. fssclh = internal_clk / (dev->speed * 2) - 5;
  355. }
  356. scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
  357. sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
  358. } else {
  359. /* Program desired operating rate */
  360. fclk_rate /= (psc + 1) * 1000;
  361. if (psc > 2)
  362. psc = 2;
  363. scll = fclk_rate / (dev->speed * 2) - 7 + psc;
  364. sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
  365. }
  366. /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
  367. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
  368. /* SCL low and high time values */
  369. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
  370. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
  371. if (dev->fifo_size) {
  372. /* Note: setup required fifo size - 1. RTRSH and XTRSH */
  373. buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
  374. (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
  375. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
  376. }
  377. /* Take the I2C module out of reset: */
  378. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  379. /* Enable interrupts */
  380. dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
  381. OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
  382. OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
  383. (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
  384. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  385. if (cpu_is_omap34xx()) {
  386. dev->pscstate = psc;
  387. dev->scllstate = scll;
  388. dev->sclhstate = sclh;
  389. dev->bufstate = buf;
  390. }
  391. return 0;
  392. }
  393. /*
  394. * Waiting on Bus Busy
  395. */
  396. static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
  397. {
  398. unsigned long timeout;
  399. timeout = jiffies + OMAP_I2C_TIMEOUT;
  400. while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
  401. if (time_after(jiffies, timeout)) {
  402. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  403. return -ETIMEDOUT;
  404. }
  405. msleep(1);
  406. }
  407. return 0;
  408. }
  409. /*
  410. * Low level master read/write transaction.
  411. */
  412. static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
  413. struct i2c_msg *msg, int stop)
  414. {
  415. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  416. int r;
  417. u16 w;
  418. dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  419. msg->addr, msg->len, msg->flags, stop);
  420. if (msg->len == 0)
  421. return -EINVAL;
  422. omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
  423. /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
  424. dev->buf = msg->buf;
  425. dev->buf_len = msg->len;
  426. omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
  427. /* Clear the FIFO Buffers */
  428. w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
  429. w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
  430. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
  431. init_completion(&dev->cmd_complete);
  432. dev->cmd_err = 0;
  433. w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
  434. /* High speed configuration */
  435. if (dev->speed > 400)
  436. w |= OMAP_I2C_CON_OPMODE_HS;
  437. if (msg->flags & I2C_M_TEN)
  438. w |= OMAP_I2C_CON_XA;
  439. if (!(msg->flags & I2C_M_RD))
  440. w |= OMAP_I2C_CON_TRX;
  441. if (!dev->b_hw && stop)
  442. w |= OMAP_I2C_CON_STP;
  443. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  444. /*
  445. * Don't write stt and stp together on some hardware.
  446. */
  447. if (dev->b_hw && stop) {
  448. unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
  449. u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  450. while (con & OMAP_I2C_CON_STT) {
  451. con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  452. /* Let the user know if i2c is in a bad state */
  453. if (time_after(jiffies, delay)) {
  454. dev_err(dev->dev, "controller timed out "
  455. "waiting for start condition to finish\n");
  456. return -ETIMEDOUT;
  457. }
  458. cpu_relax();
  459. }
  460. w |= OMAP_I2C_CON_STP;
  461. w &= ~OMAP_I2C_CON_STT;
  462. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  463. }
  464. /*
  465. * REVISIT: We should abort the transfer on signals, but the bus goes
  466. * into arbitration and we're currently unable to recover from it.
  467. */
  468. r = wait_for_completion_timeout(&dev->cmd_complete,
  469. OMAP_I2C_TIMEOUT);
  470. dev->buf_len = 0;
  471. if (r < 0)
  472. return r;
  473. if (r == 0) {
  474. dev_err(dev->dev, "controller timed out\n");
  475. omap_i2c_init(dev);
  476. return -ETIMEDOUT;
  477. }
  478. if (likely(!dev->cmd_err))
  479. return 0;
  480. /* We have an error */
  481. if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
  482. OMAP_I2C_STAT_XUDF)) {
  483. omap_i2c_init(dev);
  484. return -EIO;
  485. }
  486. if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
  487. if (msg->flags & I2C_M_IGNORE_NAK)
  488. return 0;
  489. if (stop) {
  490. w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  491. w |= OMAP_I2C_CON_STP;
  492. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  493. }
  494. return -EREMOTEIO;
  495. }
  496. return -EIO;
  497. }
  498. /*
  499. * Prepare controller for a transaction and call omap_i2c_xfer_msg
  500. * to do the work during IRQ processing.
  501. */
  502. static int
  503. omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  504. {
  505. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  506. int i;
  507. int r;
  508. omap_i2c_unidle(dev);
  509. r = omap_i2c_wait_for_bb(dev);
  510. if (r < 0)
  511. goto out;
  512. for (i = 0; i < num; i++) {
  513. r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  514. if (r != 0)
  515. break;
  516. }
  517. if (r == 0)
  518. r = num;
  519. out:
  520. omap_i2c_idle(dev);
  521. return r;
  522. }
  523. static u32
  524. omap_i2c_func(struct i2c_adapter *adap)
  525. {
  526. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  527. }
  528. static inline void
  529. omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
  530. {
  531. dev->cmd_err |= err;
  532. complete(&dev->cmd_complete);
  533. }
  534. static inline void
  535. omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
  536. {
  537. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
  538. }
  539. /* rev1 devices are apparently only on some 15xx */
  540. #ifdef CONFIG_ARCH_OMAP15XX
  541. static irqreturn_t
  542. omap_i2c_rev1_isr(int this_irq, void *dev_id)
  543. {
  544. struct omap_i2c_dev *dev = dev_id;
  545. u16 iv, w;
  546. if (dev->idle)
  547. return IRQ_NONE;
  548. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
  549. switch (iv) {
  550. case 0x00: /* None */
  551. break;
  552. case 0x01: /* Arbitration lost */
  553. dev_err(dev->dev, "Arbitration lost\n");
  554. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
  555. break;
  556. case 0x02: /* No acknowledgement */
  557. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
  558. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
  559. break;
  560. case 0x03: /* Register access ready */
  561. omap_i2c_complete_cmd(dev, 0);
  562. break;
  563. case 0x04: /* Receive data ready */
  564. if (dev->buf_len) {
  565. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  566. *dev->buf++ = w;
  567. dev->buf_len--;
  568. if (dev->buf_len) {
  569. *dev->buf++ = w >> 8;
  570. dev->buf_len--;
  571. }
  572. } else
  573. dev_err(dev->dev, "RRDY IRQ while no data requested\n");
  574. break;
  575. case 0x05: /* Transmit data ready */
  576. if (dev->buf_len) {
  577. w = *dev->buf++;
  578. dev->buf_len--;
  579. if (dev->buf_len) {
  580. w |= *dev->buf++ << 8;
  581. dev->buf_len--;
  582. }
  583. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  584. } else
  585. dev_err(dev->dev, "XRDY IRQ while no data to send\n");
  586. break;
  587. default:
  588. return IRQ_NONE;
  589. }
  590. return IRQ_HANDLED;
  591. }
  592. #else
  593. #define omap_i2c_rev1_isr NULL
  594. #endif
  595. static irqreturn_t
  596. omap_i2c_isr(int this_irq, void *dev_id)
  597. {
  598. struct omap_i2c_dev *dev = dev_id;
  599. u16 bits;
  600. u16 stat, w;
  601. int err, count = 0;
  602. if (dev->idle)
  603. return IRQ_NONE;
  604. bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  605. while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
  606. dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
  607. if (count++ == 100) {
  608. dev_warn(dev->dev, "Too much work in one IRQ\n");
  609. break;
  610. }
  611. err = 0;
  612. complete:
  613. /*
  614. * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
  615. * acked after the data operation is complete.
  616. * Ref: TRM SWPU114Q Figure 18-31
  617. */
  618. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
  619. ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  620. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  621. if (stat & OMAP_I2C_STAT_NACK) {
  622. err |= OMAP_I2C_STAT_NACK;
  623. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  624. OMAP_I2C_CON_STP);
  625. }
  626. if (stat & OMAP_I2C_STAT_AL) {
  627. dev_err(dev->dev, "Arbitration lost\n");
  628. err |= OMAP_I2C_STAT_AL;
  629. }
  630. if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
  631. OMAP_I2C_STAT_AL)) {
  632. omap_i2c_ack_stat(dev, stat &
  633. (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  634. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  635. omap_i2c_complete_cmd(dev, err);
  636. return IRQ_HANDLED;
  637. }
  638. if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
  639. u8 num_bytes = 1;
  640. if (dev->fifo_size) {
  641. if (stat & OMAP_I2C_STAT_RRDY)
  642. num_bytes = dev->fifo_size;
  643. else /* read RXSTAT on RDR interrupt */
  644. num_bytes = (omap_i2c_read_reg(dev,
  645. OMAP_I2C_BUFSTAT_REG)
  646. >> 8) & 0x3F;
  647. }
  648. while (num_bytes) {
  649. num_bytes--;
  650. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  651. if (dev->buf_len) {
  652. *dev->buf++ = w;
  653. dev->buf_len--;
  654. /* Data reg from 2430 is 8 bit wide */
  655. if (!cpu_is_omap2430() &&
  656. !cpu_is_omap34xx()) {
  657. if (dev->buf_len) {
  658. *dev->buf++ = w >> 8;
  659. dev->buf_len--;
  660. }
  661. }
  662. } else {
  663. if (stat & OMAP_I2C_STAT_RRDY)
  664. dev_err(dev->dev,
  665. "RRDY IRQ while no data"
  666. " requested\n");
  667. if (stat & OMAP_I2C_STAT_RDR)
  668. dev_err(dev->dev,
  669. "RDR IRQ while no data"
  670. " requested\n");
  671. break;
  672. }
  673. }
  674. omap_i2c_ack_stat(dev,
  675. stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
  676. continue;
  677. }
  678. if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
  679. u8 num_bytes = 1;
  680. if (dev->fifo_size) {
  681. if (stat & OMAP_I2C_STAT_XRDY)
  682. num_bytes = dev->fifo_size;
  683. else /* read TXSTAT on XDR interrupt */
  684. num_bytes = omap_i2c_read_reg(dev,
  685. OMAP_I2C_BUFSTAT_REG)
  686. & 0x3F;
  687. }
  688. while (num_bytes) {
  689. num_bytes--;
  690. w = 0;
  691. if (dev->buf_len) {
  692. w = *dev->buf++;
  693. dev->buf_len--;
  694. /* Data reg from 2430 is 8 bit wide */
  695. if (!cpu_is_omap2430() &&
  696. !cpu_is_omap34xx()) {
  697. if (dev->buf_len) {
  698. w |= *dev->buf++ << 8;
  699. dev->buf_len--;
  700. }
  701. }
  702. } else {
  703. if (stat & OMAP_I2C_STAT_XRDY)
  704. dev_err(dev->dev,
  705. "XRDY IRQ while no "
  706. "data to send\n");
  707. if (stat & OMAP_I2C_STAT_XDR)
  708. dev_err(dev->dev,
  709. "XDR IRQ while no "
  710. "data to send\n");
  711. break;
  712. }
  713. /*
  714. * OMAP3430 Errata 1.153: When an XRDY/XDR
  715. * is hit, wait for XUDF before writing data
  716. * to DATA_REG. Otherwise some data bytes can
  717. * be lost while transferring them from the
  718. * memory to the I2C interface.
  719. */
  720. if (dev->rev <= OMAP_I2C_REV_ON_3430) {
  721. while (!(stat & OMAP_I2C_STAT_XUDF)) {
  722. if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
  723. omap_i2c_ack_stat(dev, stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  724. err |= OMAP_I2C_STAT_XUDF;
  725. goto complete;
  726. }
  727. cpu_relax();
  728. stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  729. }
  730. }
  731. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  732. }
  733. omap_i2c_ack_stat(dev,
  734. stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  735. continue;
  736. }
  737. if (stat & OMAP_I2C_STAT_ROVR) {
  738. dev_err(dev->dev, "Receive overrun\n");
  739. dev->cmd_err |= OMAP_I2C_STAT_ROVR;
  740. }
  741. if (stat & OMAP_I2C_STAT_XUDF) {
  742. dev_err(dev->dev, "Transmit underflow\n");
  743. dev->cmd_err |= OMAP_I2C_STAT_XUDF;
  744. }
  745. }
  746. return count ? IRQ_HANDLED : IRQ_NONE;
  747. }
  748. static const struct i2c_algorithm omap_i2c_algo = {
  749. .master_xfer = omap_i2c_xfer,
  750. .functionality = omap_i2c_func,
  751. };
  752. static int __devinit
  753. omap_i2c_probe(struct platform_device *pdev)
  754. {
  755. struct omap_i2c_dev *dev;
  756. struct i2c_adapter *adap;
  757. struct resource *mem, *irq, *ioarea;
  758. irq_handler_t isr;
  759. int r;
  760. u32 speed = 0;
  761. /* NOTE: driver uses the static register mapping */
  762. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  763. if (!mem) {
  764. dev_err(&pdev->dev, "no mem resource?\n");
  765. return -ENODEV;
  766. }
  767. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  768. if (!irq) {
  769. dev_err(&pdev->dev, "no irq resource?\n");
  770. return -ENODEV;
  771. }
  772. ioarea = request_mem_region(mem->start, resource_size(mem),
  773. pdev->name);
  774. if (!ioarea) {
  775. dev_err(&pdev->dev, "I2C region already claimed\n");
  776. return -EBUSY;
  777. }
  778. dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
  779. if (!dev) {
  780. r = -ENOMEM;
  781. goto err_release_region;
  782. }
  783. if (pdev->dev.platform_data != NULL)
  784. speed = *(u32 *)pdev->dev.platform_data;
  785. else
  786. speed = 100; /* Defualt speed */
  787. dev->speed = speed;
  788. dev->idle = 1;
  789. dev->dev = &pdev->dev;
  790. dev->irq = irq->start;
  791. dev->base = ioremap(mem->start, resource_size(mem));
  792. if (!dev->base) {
  793. r = -ENOMEM;
  794. goto err_free_mem;
  795. }
  796. platform_set_drvdata(pdev, dev);
  797. if ((r = omap_i2c_get_clocks(dev)) != 0)
  798. goto err_iounmap;
  799. omap_i2c_unidle(dev);
  800. dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
  801. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  802. u16 s;
  803. /* Set up the fifo size - Get total size */
  804. s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
  805. dev->fifo_size = 0x8 << s;
  806. /*
  807. * Set up notification threshold as half the total available
  808. * size. This is to ensure that we can handle the status on int
  809. * call back latencies.
  810. */
  811. dev->fifo_size = (dev->fifo_size / 2);
  812. dev->b_hw = 1; /* Enable hardware fixes */
  813. }
  814. if (cpu_is_omap7xx())
  815. dev->reg_shift = 1;
  816. else
  817. dev->reg_shift = 2;
  818. /* reset ASAP, clearing any IRQs */
  819. omap_i2c_init(dev);
  820. isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
  821. r = request_irq(dev->irq, isr, 0, pdev->name, dev);
  822. if (r) {
  823. dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
  824. goto err_unuse_clocks;
  825. }
  826. dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
  827. pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
  828. omap_i2c_idle(dev);
  829. adap = &dev->adapter;
  830. i2c_set_adapdata(adap, dev);
  831. adap->owner = THIS_MODULE;
  832. adap->class = I2C_CLASS_HWMON;
  833. strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
  834. adap->algo = &omap_i2c_algo;
  835. adap->dev.parent = &pdev->dev;
  836. /* i2c device drivers may be active on return from add_adapter() */
  837. adap->nr = pdev->id;
  838. r = i2c_add_numbered_adapter(adap);
  839. if (r) {
  840. dev_err(dev->dev, "failure adding adapter\n");
  841. goto err_free_irq;
  842. }
  843. return 0;
  844. err_free_irq:
  845. free_irq(dev->irq, dev);
  846. err_unuse_clocks:
  847. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  848. omap_i2c_idle(dev);
  849. omap_i2c_put_clocks(dev);
  850. err_iounmap:
  851. iounmap(dev->base);
  852. err_free_mem:
  853. platform_set_drvdata(pdev, NULL);
  854. kfree(dev);
  855. err_release_region:
  856. release_mem_region(mem->start, resource_size(mem));
  857. return r;
  858. }
  859. static int
  860. omap_i2c_remove(struct platform_device *pdev)
  861. {
  862. struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
  863. struct resource *mem;
  864. platform_set_drvdata(pdev, NULL);
  865. free_irq(dev->irq, dev);
  866. i2c_del_adapter(&dev->adapter);
  867. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  868. omap_i2c_put_clocks(dev);
  869. iounmap(dev->base);
  870. kfree(dev);
  871. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  872. release_mem_region(mem->start, resource_size(mem));
  873. return 0;
  874. }
  875. static struct platform_driver omap_i2c_driver = {
  876. .probe = omap_i2c_probe,
  877. .remove = omap_i2c_remove,
  878. .driver = {
  879. .name = "i2c_omap",
  880. .owner = THIS_MODULE,
  881. },
  882. };
  883. /* I2C may be needed to bring up other drivers */
  884. static int __init
  885. omap_i2c_init_driver(void)
  886. {
  887. return platform_driver_register(&omap_i2c_driver);
  888. }
  889. subsys_initcall(omap_i2c_init_driver);
  890. static void __exit omap_i2c_exit_driver(void)
  891. {
  892. platform_driver_unregister(&omap_i2c_driver);
  893. }
  894. module_exit(omap_i2c_exit_driver);
  895. MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
  896. MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
  897. MODULE_LICENSE("GPL");
  898. MODULE_ALIAS("platform:i2c_omap");