i2c-mpc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Humboldt Solutions Ltd, adrian@humboldt.co.uk.
  4. * This is a combined i2c adapter and algorithm driver for the
  5. * MPC107/Tsi107 PowerPC northbridge and processors that include
  6. * the same I2C unit (8240, 8245, 85xx).
  7. *
  8. * Release 0.8
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/sched.h>
  17. #include <linux/init.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/of_i2c.h>
  20. #include <linux/io.h>
  21. #include <linux/fsl_devices.h>
  22. #include <linux/i2c.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/delay.h>
  25. #include <asm/mpc52xx.h>
  26. #include <sysdev/fsl_soc.h>
  27. #define DRV_NAME "mpc-i2c"
  28. #define MPC_I2C_CLOCK_LEGACY 0
  29. #define MPC_I2C_CLOCK_PRESERVE (~0U)
  30. #define MPC_I2C_FDR 0x04
  31. #define MPC_I2C_CR 0x08
  32. #define MPC_I2C_SR 0x0c
  33. #define MPC_I2C_DR 0x10
  34. #define MPC_I2C_DFSRR 0x14
  35. #define CCR_MEN 0x80
  36. #define CCR_MIEN 0x40
  37. #define CCR_MSTA 0x20
  38. #define CCR_MTX 0x10
  39. #define CCR_TXAK 0x08
  40. #define CCR_RSTA 0x04
  41. #define CSR_MCF 0x80
  42. #define CSR_MAAS 0x40
  43. #define CSR_MBB 0x20
  44. #define CSR_MAL 0x10
  45. #define CSR_SRW 0x04
  46. #define CSR_MIF 0x02
  47. #define CSR_RXAK 0x01
  48. struct mpc_i2c {
  49. struct device *dev;
  50. void __iomem *base;
  51. u32 interrupt;
  52. wait_queue_head_t queue;
  53. struct i2c_adapter adap;
  54. int irq;
  55. };
  56. struct mpc_i2c_divider {
  57. u16 divider;
  58. u16 fdr; /* including dfsrr */
  59. };
  60. struct mpc_i2c_data {
  61. void (*setup)(struct device_node *node, struct mpc_i2c *i2c,
  62. u32 clock, u32 prescaler);
  63. u32 prescaler;
  64. };
  65. static inline void writeccr(struct mpc_i2c *i2c, u32 x)
  66. {
  67. writeb(x, i2c->base + MPC_I2C_CR);
  68. }
  69. static irqreturn_t mpc_i2c_isr(int irq, void *dev_id)
  70. {
  71. struct mpc_i2c *i2c = dev_id;
  72. if (readb(i2c->base + MPC_I2C_SR) & CSR_MIF) {
  73. /* Read again to allow register to stabilise */
  74. i2c->interrupt = readb(i2c->base + MPC_I2C_SR);
  75. writeb(0, i2c->base + MPC_I2C_SR);
  76. wake_up(&i2c->queue);
  77. }
  78. return IRQ_HANDLED;
  79. }
  80. /* Sometimes 9th clock pulse isn't generated, and slave doesn't release
  81. * the bus, because it wants to send ACK.
  82. * Following sequence of enabling/disabling and sending start/stop generates
  83. * the pulse, so it's all OK.
  84. */
  85. static void mpc_i2c_fixup(struct mpc_i2c *i2c)
  86. {
  87. writeccr(i2c, 0);
  88. udelay(30);
  89. writeccr(i2c, CCR_MEN);
  90. udelay(30);
  91. writeccr(i2c, CCR_MSTA | CCR_MTX);
  92. udelay(30);
  93. writeccr(i2c, CCR_MSTA | CCR_MTX | CCR_MEN);
  94. udelay(30);
  95. writeccr(i2c, CCR_MEN);
  96. udelay(30);
  97. }
  98. static int i2c_wait(struct mpc_i2c *i2c, unsigned timeout, int writing)
  99. {
  100. unsigned long orig_jiffies = jiffies;
  101. u32 x;
  102. int result = 0;
  103. if (i2c->irq == NO_IRQ) {
  104. while (!(readb(i2c->base + MPC_I2C_SR) & CSR_MIF)) {
  105. schedule();
  106. if (time_after(jiffies, orig_jiffies + timeout)) {
  107. dev_dbg(i2c->dev, "timeout\n");
  108. writeccr(i2c, 0);
  109. result = -EIO;
  110. break;
  111. }
  112. }
  113. x = readb(i2c->base + MPC_I2C_SR);
  114. writeb(0, i2c->base + MPC_I2C_SR);
  115. } else {
  116. /* Interrupt mode */
  117. result = wait_event_timeout(i2c->queue,
  118. (i2c->interrupt & CSR_MIF), timeout);
  119. if (unlikely(!(i2c->interrupt & CSR_MIF))) {
  120. dev_dbg(i2c->dev, "wait timeout\n");
  121. writeccr(i2c, 0);
  122. result = -ETIMEDOUT;
  123. }
  124. x = i2c->interrupt;
  125. i2c->interrupt = 0;
  126. }
  127. if (result < 0)
  128. return result;
  129. if (!(x & CSR_MCF)) {
  130. dev_dbg(i2c->dev, "unfinished\n");
  131. return -EIO;
  132. }
  133. if (x & CSR_MAL) {
  134. dev_dbg(i2c->dev, "MAL\n");
  135. return -EIO;
  136. }
  137. if (writing && (x & CSR_RXAK)) {
  138. dev_dbg(i2c->dev, "No RXAK\n");
  139. /* generate stop */
  140. writeccr(i2c, CCR_MEN);
  141. return -EIO;
  142. }
  143. return 0;
  144. }
  145. #if defined(CONFIG_PPC_MPC52xx) || defined(CONFIG_PPC_MPC512x)
  146. static const struct mpc_i2c_divider mpc_i2c_dividers_52xx[] __devinitconst = {
  147. {20, 0x20}, {22, 0x21}, {24, 0x22}, {26, 0x23},
  148. {28, 0x24}, {30, 0x01}, {32, 0x25}, {34, 0x02},
  149. {36, 0x26}, {40, 0x27}, {44, 0x04}, {48, 0x28},
  150. {52, 0x63}, {56, 0x29}, {60, 0x41}, {64, 0x2a},
  151. {68, 0x07}, {72, 0x2b}, {80, 0x2c}, {88, 0x09},
  152. {96, 0x2d}, {104, 0x0a}, {112, 0x2e}, {120, 0x81},
  153. {128, 0x2f}, {136, 0x47}, {144, 0x0c}, {160, 0x30},
  154. {176, 0x49}, {192, 0x31}, {208, 0x4a}, {224, 0x32},
  155. {240, 0x0f}, {256, 0x33}, {272, 0x87}, {288, 0x10},
  156. {320, 0x34}, {352, 0x89}, {384, 0x35}, {416, 0x8a},
  157. {448, 0x36}, {480, 0x13}, {512, 0x37}, {576, 0x14},
  158. {640, 0x38}, {768, 0x39}, {896, 0x3a}, {960, 0x17},
  159. {1024, 0x3b}, {1152, 0x18}, {1280, 0x3c}, {1536, 0x3d},
  160. {1792, 0x3e}, {1920, 0x1b}, {2048, 0x3f}, {2304, 0x1c},
  161. {2560, 0x1d}, {3072, 0x1e}, {3584, 0x7e}, {3840, 0x1f},
  162. {4096, 0x7f}, {4608, 0x5c}, {5120, 0x5d}, {6144, 0x5e},
  163. {7168, 0xbe}, {7680, 0x5f}, {8192, 0xbf}, {9216, 0x9c},
  164. {10240, 0x9d}, {12288, 0x9e}, {15360, 0x9f}
  165. };
  166. static int __devinit mpc_i2c_get_fdr_52xx(struct device_node *node, u32 clock,
  167. int prescaler)
  168. {
  169. const struct mpc_i2c_divider *div = NULL;
  170. unsigned int pvr = mfspr(SPRN_PVR);
  171. u32 divider;
  172. int i;
  173. if (clock == MPC_I2C_CLOCK_LEGACY)
  174. return -EINVAL;
  175. /* Determine divider value */
  176. divider = mpc5xxx_get_bus_frequency(node) / clock;
  177. /*
  178. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  179. * is equal to or lower than the requested speed.
  180. */
  181. for (i = 0; i < ARRAY_SIZE(mpc_i2c_dividers_52xx); i++) {
  182. div = &mpc_i2c_dividers_52xx[i];
  183. /* Old MPC5200 rev A CPUs do not support the high bits */
  184. if (div->fdr & 0xc0 && pvr == 0x80822011)
  185. continue;
  186. if (div->divider >= divider)
  187. break;
  188. }
  189. return div ? (int)div->fdr : -EINVAL;
  190. }
  191. static void __devinit mpc_i2c_setup_52xx(struct device_node *node,
  192. struct mpc_i2c *i2c,
  193. u32 clock, u32 prescaler)
  194. {
  195. int ret, fdr;
  196. if (clock == MPC_I2C_CLOCK_PRESERVE) {
  197. dev_dbg(i2c->dev, "using fdr %d\n",
  198. readb(i2c->base + MPC_I2C_FDR));
  199. return;
  200. }
  201. ret = mpc_i2c_get_fdr_52xx(node, clock, prescaler);
  202. fdr = (ret >= 0) ? ret : 0x3f; /* backward compatibility */
  203. writeb(fdr & 0xff, i2c->base + MPC_I2C_FDR);
  204. if (ret >= 0)
  205. dev_info(i2c->dev, "clock %d Hz (fdr=%d)\n", clock, fdr);
  206. }
  207. #else /* !(CONFIG_PPC_MPC52xx || CONFIG_PPC_MPC512x) */
  208. static void __devinit mpc_i2c_setup_52xx(struct device_node *node,
  209. struct mpc_i2c *i2c,
  210. u32 clock, u32 prescaler)
  211. {
  212. }
  213. #endif /* CONFIG_PPC_MPC52xx || CONFIG_PPC_MPC512x */
  214. #ifdef CONFIG_PPC_MPC512x
  215. static void __devinit mpc_i2c_setup_512x(struct device_node *node,
  216. struct mpc_i2c *i2c,
  217. u32 clock, u32 prescaler)
  218. {
  219. struct device_node *node_ctrl;
  220. void __iomem *ctrl;
  221. const u32 *pval;
  222. u32 idx;
  223. /* Enable I2C interrupts for mpc5121 */
  224. node_ctrl = of_find_compatible_node(NULL, NULL,
  225. "fsl,mpc5121-i2c-ctrl");
  226. if (node_ctrl) {
  227. ctrl = of_iomap(node_ctrl, 0);
  228. if (ctrl) {
  229. /* Interrupt enable bits for i2c-0/1/2: bit 24/26/28 */
  230. pval = of_get_property(node, "reg", NULL);
  231. idx = (*pval & 0xff) / 0x20;
  232. setbits32(ctrl, 1 << (24 + idx * 2));
  233. iounmap(ctrl);
  234. }
  235. of_node_put(node_ctrl);
  236. }
  237. /* The clock setup for the 52xx works also fine for the 512x */
  238. mpc_i2c_setup_52xx(node, i2c, clock, prescaler);
  239. }
  240. #else /* CONFIG_PPC_MPC512x */
  241. static void __devinit mpc_i2c_setup_512x(struct device_node *node,
  242. struct mpc_i2c *i2c,
  243. u32 clock, u32 prescaler)
  244. {
  245. }
  246. #endif /* CONFIG_PPC_MPC512x */
  247. #ifdef CONFIG_FSL_SOC
  248. static const struct mpc_i2c_divider mpc_i2c_dividers_8xxx[] __devinitconst = {
  249. {160, 0x0120}, {192, 0x0121}, {224, 0x0122}, {256, 0x0123},
  250. {288, 0x0100}, {320, 0x0101}, {352, 0x0601}, {384, 0x0102},
  251. {416, 0x0602}, {448, 0x0126}, {480, 0x0103}, {512, 0x0127},
  252. {544, 0x0b03}, {576, 0x0104}, {608, 0x1603}, {640, 0x0105},
  253. {672, 0x2003}, {704, 0x0b05}, {736, 0x2b03}, {768, 0x0106},
  254. {800, 0x3603}, {832, 0x0b06}, {896, 0x012a}, {960, 0x0107},
  255. {1024, 0x012b}, {1088, 0x1607}, {1152, 0x0108}, {1216, 0x2b07},
  256. {1280, 0x0109}, {1408, 0x1609}, {1536, 0x010a}, {1664, 0x160a},
  257. {1792, 0x012e}, {1920, 0x010b}, {2048, 0x012f}, {2176, 0x2b0b},
  258. {2304, 0x010c}, {2560, 0x010d}, {2816, 0x2b0d}, {3072, 0x010e},
  259. {3328, 0x2b0e}, {3584, 0x0132}, {3840, 0x010f}, {4096, 0x0133},
  260. {4608, 0x0110}, {5120, 0x0111}, {6144, 0x0112}, {7168, 0x0136},
  261. {7680, 0x0113}, {8192, 0x0137}, {9216, 0x0114}, {10240, 0x0115},
  262. {12288, 0x0116}, {14336, 0x013a}, {15360, 0x0117}, {16384, 0x013b},
  263. {18432, 0x0118}, {20480, 0x0119}, {24576, 0x011a}, {28672, 0x013e},
  264. {30720, 0x011b}, {32768, 0x013f}, {36864, 0x011c}, {40960, 0x011d},
  265. {49152, 0x011e}, {61440, 0x011f}
  266. };
  267. static u32 __devinit mpc_i2c_get_sec_cfg_8xxx(void)
  268. {
  269. struct device_node *node = NULL;
  270. u32 __iomem *reg;
  271. u32 val = 0;
  272. node = of_find_node_by_name(NULL, "global-utilities");
  273. if (node) {
  274. const u32 *prop = of_get_property(node, "reg", NULL);
  275. if (prop) {
  276. /*
  277. * Map and check POR Device Status Register 2
  278. * (PORDEVSR2) at 0xE0014
  279. */
  280. reg = ioremap(get_immrbase() + *prop + 0x14, 0x4);
  281. if (!reg)
  282. printk(KERN_ERR
  283. "Error: couldn't map PORDEVSR2\n");
  284. else
  285. val = in_be32(reg) & 0x00000080; /* sec-cfg */
  286. iounmap(reg);
  287. }
  288. }
  289. if (node)
  290. of_node_put(node);
  291. return val;
  292. }
  293. static int __devinit mpc_i2c_get_fdr_8xxx(struct device_node *node, u32 clock,
  294. u32 prescaler)
  295. {
  296. const struct mpc_i2c_divider *div = NULL;
  297. u32 divider;
  298. int i;
  299. if (clock == MPC_I2C_CLOCK_LEGACY)
  300. return -EINVAL;
  301. /* Determine proper divider value */
  302. if (of_device_is_compatible(node, "fsl,mpc8544-i2c"))
  303. prescaler = mpc_i2c_get_sec_cfg_8xxx() ? 3 : 2;
  304. if (!prescaler)
  305. prescaler = 1;
  306. divider = fsl_get_sys_freq() / clock / prescaler;
  307. pr_debug("I2C: src_clock=%d clock=%d divider=%d\n",
  308. fsl_get_sys_freq(), clock, divider);
  309. /*
  310. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  311. * is equal to or lower than the requested speed.
  312. */
  313. for (i = 0; i < ARRAY_SIZE(mpc_i2c_dividers_8xxx); i++) {
  314. div = &mpc_i2c_dividers_8xxx[i];
  315. if (div->divider >= divider)
  316. break;
  317. }
  318. return div ? (int)div->fdr : -EINVAL;
  319. }
  320. static void __devinit mpc_i2c_setup_8xxx(struct device_node *node,
  321. struct mpc_i2c *i2c,
  322. u32 clock, u32 prescaler)
  323. {
  324. int ret, fdr;
  325. if (clock == MPC_I2C_CLOCK_PRESERVE) {
  326. dev_dbg(i2c->dev, "using dfsrr %d, fdr %d\n",
  327. readb(i2c->base + MPC_I2C_DFSRR),
  328. readb(i2c->base + MPC_I2C_FDR));
  329. return;
  330. }
  331. ret = mpc_i2c_get_fdr_8xxx(node, clock, prescaler);
  332. fdr = (ret >= 0) ? ret : 0x1031; /* backward compatibility */
  333. writeb(fdr & 0xff, i2c->base + MPC_I2C_FDR);
  334. writeb((fdr >> 8) & 0xff, i2c->base + MPC_I2C_DFSRR);
  335. if (ret >= 0)
  336. dev_info(i2c->dev, "clock %d Hz (dfsrr=%d fdr=%d)\n",
  337. clock, fdr >> 8, fdr & 0xff);
  338. }
  339. #else /* !CONFIG_FSL_SOC */
  340. static void __devinit mpc_i2c_setup_8xxx(struct device_node *node,
  341. struct mpc_i2c *i2c,
  342. u32 clock, u32 prescaler)
  343. {
  344. }
  345. #endif /* CONFIG_FSL_SOC */
  346. static void mpc_i2c_start(struct mpc_i2c *i2c)
  347. {
  348. /* Clear arbitration */
  349. writeb(0, i2c->base + MPC_I2C_SR);
  350. /* Start with MEN */
  351. writeccr(i2c, CCR_MEN);
  352. }
  353. static void mpc_i2c_stop(struct mpc_i2c *i2c)
  354. {
  355. writeccr(i2c, CCR_MEN);
  356. }
  357. static int mpc_write(struct mpc_i2c *i2c, int target,
  358. const u8 *data, int length, int restart)
  359. {
  360. int i, result;
  361. unsigned timeout = i2c->adap.timeout;
  362. u32 flags = restart ? CCR_RSTA : 0;
  363. /* Start as master */
  364. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_MTX | flags);
  365. /* Write target byte */
  366. writeb((target << 1), i2c->base + MPC_I2C_DR);
  367. result = i2c_wait(i2c, timeout, 1);
  368. if (result < 0)
  369. return result;
  370. for (i = 0; i < length; i++) {
  371. /* Write data byte */
  372. writeb(data[i], i2c->base + MPC_I2C_DR);
  373. result = i2c_wait(i2c, timeout, 1);
  374. if (result < 0)
  375. return result;
  376. }
  377. return 0;
  378. }
  379. static int mpc_read(struct mpc_i2c *i2c, int target,
  380. u8 *data, int length, int restart)
  381. {
  382. unsigned timeout = i2c->adap.timeout;
  383. int i, result;
  384. u32 flags = restart ? CCR_RSTA : 0;
  385. /* Switch to read - restart */
  386. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_MTX | flags);
  387. /* Write target address byte - this time with the read flag set */
  388. writeb((target << 1) | 1, i2c->base + MPC_I2C_DR);
  389. result = i2c_wait(i2c, timeout, 1);
  390. if (result < 0)
  391. return result;
  392. if (length) {
  393. if (length == 1)
  394. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_TXAK);
  395. else
  396. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA);
  397. /* Dummy read */
  398. readb(i2c->base + MPC_I2C_DR);
  399. }
  400. for (i = 0; i < length; i++) {
  401. result = i2c_wait(i2c, timeout, 0);
  402. if (result < 0)
  403. return result;
  404. /* Generate txack on next to last byte */
  405. if (i == length - 2)
  406. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_TXAK);
  407. /* Do not generate stop on last byte */
  408. if (i == length - 1)
  409. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_MTX);
  410. data[i] = readb(i2c->base + MPC_I2C_DR);
  411. }
  412. return length;
  413. }
  414. static int mpc_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  415. {
  416. struct i2c_msg *pmsg;
  417. int i;
  418. int ret = 0;
  419. unsigned long orig_jiffies = jiffies;
  420. struct mpc_i2c *i2c = i2c_get_adapdata(adap);
  421. mpc_i2c_start(i2c);
  422. /* Allow bus up to 1s to become not busy */
  423. while (readb(i2c->base + MPC_I2C_SR) & CSR_MBB) {
  424. if (signal_pending(current)) {
  425. dev_dbg(i2c->dev, "Interrupted\n");
  426. writeccr(i2c, 0);
  427. return -EINTR;
  428. }
  429. if (time_after(jiffies, orig_jiffies + HZ)) {
  430. dev_dbg(i2c->dev, "timeout\n");
  431. if (readb(i2c->base + MPC_I2C_SR) ==
  432. (CSR_MCF | CSR_MBB | CSR_RXAK))
  433. mpc_i2c_fixup(i2c);
  434. return -EIO;
  435. }
  436. schedule();
  437. }
  438. for (i = 0; ret >= 0 && i < num; i++) {
  439. pmsg = &msgs[i];
  440. dev_dbg(i2c->dev,
  441. "Doing %s %d bytes to 0x%02x - %d of %d messages\n",
  442. pmsg->flags & I2C_M_RD ? "read" : "write",
  443. pmsg->len, pmsg->addr, i + 1, num);
  444. if (pmsg->flags & I2C_M_RD)
  445. ret =
  446. mpc_read(i2c, pmsg->addr, pmsg->buf, pmsg->len, i);
  447. else
  448. ret =
  449. mpc_write(i2c, pmsg->addr, pmsg->buf, pmsg->len, i);
  450. }
  451. mpc_i2c_stop(i2c);
  452. return (ret < 0) ? ret : num;
  453. }
  454. static u32 mpc_functionality(struct i2c_adapter *adap)
  455. {
  456. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  457. }
  458. static const struct i2c_algorithm mpc_algo = {
  459. .master_xfer = mpc_xfer,
  460. .functionality = mpc_functionality,
  461. };
  462. static struct i2c_adapter mpc_ops = {
  463. .owner = THIS_MODULE,
  464. .name = "MPC adapter",
  465. .algo = &mpc_algo,
  466. .timeout = HZ,
  467. };
  468. static int __devinit fsl_i2c_probe(struct of_device *op,
  469. const struct of_device_id *match)
  470. {
  471. struct mpc_i2c *i2c;
  472. const u32 *prop;
  473. u32 clock = MPC_I2C_CLOCK_LEGACY;
  474. int result = 0;
  475. int plen;
  476. i2c = kzalloc(sizeof(*i2c), GFP_KERNEL);
  477. if (!i2c)
  478. return -ENOMEM;
  479. i2c->dev = &op->dev; /* for debug and error output */
  480. init_waitqueue_head(&i2c->queue);
  481. i2c->base = of_iomap(op->node, 0);
  482. if (!i2c->base) {
  483. dev_err(i2c->dev, "failed to map controller\n");
  484. result = -ENOMEM;
  485. goto fail_map;
  486. }
  487. i2c->irq = irq_of_parse_and_map(op->node, 0);
  488. if (i2c->irq != NO_IRQ) { /* i2c->irq = NO_IRQ implies polling */
  489. result = request_irq(i2c->irq, mpc_i2c_isr,
  490. IRQF_SHARED, "i2c-mpc", i2c);
  491. if (result < 0) {
  492. dev_err(i2c->dev, "failed to attach interrupt\n");
  493. goto fail_request;
  494. }
  495. }
  496. if (of_get_property(op->node, "fsl,preserve-clocking", NULL)) {
  497. clock = MPC_I2C_CLOCK_PRESERVE;
  498. } else {
  499. prop = of_get_property(op->node, "clock-frequency", &plen);
  500. if (prop && plen == sizeof(u32))
  501. clock = *prop;
  502. }
  503. if (match->data) {
  504. struct mpc_i2c_data *data = match->data;
  505. data->setup(op->node, i2c, clock, data->prescaler);
  506. } else {
  507. /* Backwards compatibility */
  508. if (of_get_property(op->node, "dfsrr", NULL))
  509. mpc_i2c_setup_8xxx(op->node, i2c, clock, 0);
  510. }
  511. dev_set_drvdata(&op->dev, i2c);
  512. i2c->adap = mpc_ops;
  513. i2c_set_adapdata(&i2c->adap, i2c);
  514. i2c->adap.dev.parent = &op->dev;
  515. result = i2c_add_adapter(&i2c->adap);
  516. if (result < 0) {
  517. dev_err(i2c->dev, "failed to add adapter\n");
  518. goto fail_add;
  519. }
  520. of_register_i2c_devices(&i2c->adap, op->node);
  521. return result;
  522. fail_add:
  523. dev_set_drvdata(&op->dev, NULL);
  524. free_irq(i2c->irq, i2c);
  525. fail_request:
  526. irq_dispose_mapping(i2c->irq);
  527. iounmap(i2c->base);
  528. fail_map:
  529. kfree(i2c);
  530. return result;
  531. };
  532. static int __devexit fsl_i2c_remove(struct of_device *op)
  533. {
  534. struct mpc_i2c *i2c = dev_get_drvdata(&op->dev);
  535. i2c_del_adapter(&i2c->adap);
  536. dev_set_drvdata(&op->dev, NULL);
  537. if (i2c->irq != NO_IRQ)
  538. free_irq(i2c->irq, i2c);
  539. irq_dispose_mapping(i2c->irq);
  540. iounmap(i2c->base);
  541. kfree(i2c);
  542. return 0;
  543. };
  544. static struct mpc_i2c_data mpc_i2c_data_512x __devinitdata = {
  545. .setup = mpc_i2c_setup_512x,
  546. };
  547. static struct mpc_i2c_data mpc_i2c_data_52xx __devinitdata = {
  548. .setup = mpc_i2c_setup_52xx,
  549. };
  550. static struct mpc_i2c_data mpc_i2c_data_8313 __devinitdata = {
  551. .setup = mpc_i2c_setup_8xxx,
  552. };
  553. static struct mpc_i2c_data mpc_i2c_data_8543 __devinitdata = {
  554. .setup = mpc_i2c_setup_8xxx,
  555. .prescaler = 2,
  556. };
  557. static struct mpc_i2c_data mpc_i2c_data_8544 __devinitdata = {
  558. .setup = mpc_i2c_setup_8xxx,
  559. .prescaler = 3,
  560. };
  561. static const struct of_device_id mpc_i2c_of_match[] = {
  562. {.compatible = "mpc5200-i2c", .data = &mpc_i2c_data_52xx, },
  563. {.compatible = "fsl,mpc5200b-i2c", .data = &mpc_i2c_data_52xx, },
  564. {.compatible = "fsl,mpc5200-i2c", .data = &mpc_i2c_data_52xx, },
  565. {.compatible = "fsl,mpc5121-i2c", .data = &mpc_i2c_data_512x, },
  566. {.compatible = "fsl,mpc8313-i2c", .data = &mpc_i2c_data_8313, },
  567. {.compatible = "fsl,mpc8543-i2c", .data = &mpc_i2c_data_8543, },
  568. {.compatible = "fsl,mpc8544-i2c", .data = &mpc_i2c_data_8544, },
  569. /* Backward compatibility */
  570. {.compatible = "fsl-i2c", },
  571. {},
  572. };
  573. MODULE_DEVICE_TABLE(of, mpc_i2c_of_match);
  574. /* Structure for a device driver */
  575. static struct of_platform_driver mpc_i2c_driver = {
  576. .match_table = mpc_i2c_of_match,
  577. .probe = fsl_i2c_probe,
  578. .remove = __devexit_p(fsl_i2c_remove),
  579. .driver = {
  580. .owner = THIS_MODULE,
  581. .name = DRV_NAME,
  582. },
  583. };
  584. static int __init fsl_i2c_init(void)
  585. {
  586. int rv;
  587. rv = of_register_platform_driver(&mpc_i2c_driver);
  588. if (rv)
  589. printk(KERN_ERR DRV_NAME
  590. " of_register_platform_driver failed (%i)\n", rv);
  591. return rv;
  592. }
  593. static void __exit fsl_i2c_exit(void)
  594. {
  595. of_unregister_platform_driver(&mpc_i2c_driver);
  596. }
  597. module_init(fsl_i2c_init);
  598. module_exit(fsl_i2c_exit);
  599. MODULE_AUTHOR("Adrian Cox <adrian@humboldt.co.uk>");
  600. MODULE_DESCRIPTION("I2C-Bus adapter for MPC107 bridge and "
  601. "MPC824x/83xx/85xx/86xx/512x/52xx processors");
  602. MODULE_LICENSE("GPL");