vmwgfx_fifo.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "vmwgfx_drv.h"
  28. #include "drmP.h"
  29. #include "ttm/ttm_placement.h"
  30. bool vmw_fifo_have_3d(struct vmw_private *dev_priv)
  31. {
  32. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  33. uint32_t fifo_min, hwversion;
  34. fifo_min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  35. if (fifo_min <= SVGA_FIFO_3D_HWVERSION * sizeof(unsigned int))
  36. return false;
  37. hwversion = ioread32(fifo_mem + SVGA_FIFO_3D_HWVERSION);
  38. if (hwversion == 0)
  39. return false;
  40. if (hwversion < SVGA3D_HWVERSION_WS65_B1)
  41. return false;
  42. return true;
  43. }
  44. int vmw_fifo_init(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
  45. {
  46. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  47. uint32_t max;
  48. uint32_t min;
  49. uint32_t dummy;
  50. int ret;
  51. fifo->static_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
  52. fifo->static_buffer = vmalloc(fifo->static_buffer_size);
  53. if (unlikely(fifo->static_buffer == NULL))
  54. return -ENOMEM;
  55. fifo->last_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
  56. fifo->last_data_size = 0;
  57. fifo->last_buffer_add = false;
  58. fifo->last_buffer = vmalloc(fifo->last_buffer_size);
  59. if (unlikely(fifo->last_buffer == NULL)) {
  60. ret = -ENOMEM;
  61. goto out_err;
  62. }
  63. fifo->dynamic_buffer = NULL;
  64. fifo->reserved_size = 0;
  65. fifo->using_bounce_buffer = false;
  66. mutex_init(&fifo->fifo_mutex);
  67. init_rwsem(&fifo->rwsem);
  68. /*
  69. * Allow mapping the first page read-only to user-space.
  70. */
  71. DRM_INFO("width %d\n", vmw_read(dev_priv, SVGA_REG_WIDTH));
  72. DRM_INFO("height %d\n", vmw_read(dev_priv, SVGA_REG_HEIGHT));
  73. DRM_INFO("bpp %d\n", vmw_read(dev_priv, SVGA_REG_BITS_PER_PIXEL));
  74. mutex_lock(&dev_priv->hw_mutex);
  75. dev_priv->enable_state = vmw_read(dev_priv, SVGA_REG_ENABLE);
  76. dev_priv->config_done_state = vmw_read(dev_priv, SVGA_REG_CONFIG_DONE);
  77. vmw_write(dev_priv, SVGA_REG_ENABLE, 1);
  78. min = 4;
  79. if (dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO)
  80. min = vmw_read(dev_priv, SVGA_REG_MEM_REGS);
  81. min <<= 2;
  82. if (min < PAGE_SIZE)
  83. min = PAGE_SIZE;
  84. iowrite32(min, fifo_mem + SVGA_FIFO_MIN);
  85. iowrite32(dev_priv->mmio_size, fifo_mem + SVGA_FIFO_MAX);
  86. wmb();
  87. iowrite32(min, fifo_mem + SVGA_FIFO_NEXT_CMD);
  88. iowrite32(min, fifo_mem + SVGA_FIFO_STOP);
  89. iowrite32(0, fifo_mem + SVGA_FIFO_BUSY);
  90. mb();
  91. vmw_write(dev_priv, SVGA_REG_CONFIG_DONE, 1);
  92. mutex_unlock(&dev_priv->hw_mutex);
  93. max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  94. min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  95. fifo->capabilities = ioread32(fifo_mem + SVGA_FIFO_CAPABILITIES);
  96. DRM_INFO("Fifo max 0x%08x min 0x%08x cap 0x%08x\n",
  97. (unsigned int) max,
  98. (unsigned int) min,
  99. (unsigned int) fifo->capabilities);
  100. atomic_set(&dev_priv->fence_seq, dev_priv->last_read_sequence);
  101. iowrite32(dev_priv->last_read_sequence, fifo_mem + SVGA_FIFO_FENCE);
  102. return vmw_fifo_send_fence(dev_priv, &dummy);
  103. out_err:
  104. vfree(fifo->static_buffer);
  105. fifo->static_buffer = NULL;
  106. return ret;
  107. }
  108. void vmw_fifo_ping_host(struct vmw_private *dev_priv, uint32_t reason)
  109. {
  110. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  111. mutex_lock(&dev_priv->hw_mutex);
  112. if (unlikely(ioread32(fifo_mem + SVGA_FIFO_BUSY) == 0)) {
  113. iowrite32(1, fifo_mem + SVGA_FIFO_BUSY);
  114. vmw_write(dev_priv, SVGA_REG_SYNC, reason);
  115. }
  116. mutex_unlock(&dev_priv->hw_mutex);
  117. }
  118. void vmw_fifo_release(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
  119. {
  120. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  121. mutex_lock(&dev_priv->hw_mutex);
  122. while (vmw_read(dev_priv, SVGA_REG_BUSY) != 0)
  123. vmw_write(dev_priv, SVGA_REG_SYNC, SVGA_SYNC_GENERIC);
  124. dev_priv->last_read_sequence = ioread32(fifo_mem + SVGA_FIFO_FENCE);
  125. vmw_write(dev_priv, SVGA_REG_CONFIG_DONE,
  126. dev_priv->config_done_state);
  127. vmw_write(dev_priv, SVGA_REG_ENABLE,
  128. dev_priv->enable_state);
  129. mutex_unlock(&dev_priv->hw_mutex);
  130. if (likely(fifo->last_buffer != NULL)) {
  131. vfree(fifo->last_buffer);
  132. fifo->last_buffer = NULL;
  133. }
  134. if (likely(fifo->static_buffer != NULL)) {
  135. vfree(fifo->static_buffer);
  136. fifo->static_buffer = NULL;
  137. }
  138. if (likely(fifo->dynamic_buffer != NULL)) {
  139. vfree(fifo->dynamic_buffer);
  140. fifo->dynamic_buffer = NULL;
  141. }
  142. }
  143. static bool vmw_fifo_is_full(struct vmw_private *dev_priv, uint32_t bytes)
  144. {
  145. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  146. uint32_t max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  147. uint32_t next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
  148. uint32_t min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  149. uint32_t stop = ioread32(fifo_mem + SVGA_FIFO_STOP);
  150. return ((max - next_cmd) + (stop - min) <= bytes);
  151. }
  152. static int vmw_fifo_wait_noirq(struct vmw_private *dev_priv,
  153. uint32_t bytes, bool interruptible,
  154. unsigned long timeout)
  155. {
  156. int ret = 0;
  157. unsigned long end_jiffies = jiffies + timeout;
  158. DEFINE_WAIT(__wait);
  159. DRM_INFO("Fifo wait noirq.\n");
  160. for (;;) {
  161. prepare_to_wait(&dev_priv->fifo_queue, &__wait,
  162. (interruptible) ?
  163. TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
  164. if (!vmw_fifo_is_full(dev_priv, bytes))
  165. break;
  166. if (time_after_eq(jiffies, end_jiffies)) {
  167. ret = -EBUSY;
  168. DRM_ERROR("SVGA device lockup.\n");
  169. break;
  170. }
  171. schedule_timeout(1);
  172. if (interruptible && signal_pending(current)) {
  173. ret = -ERESTARTSYS;
  174. break;
  175. }
  176. }
  177. finish_wait(&dev_priv->fifo_queue, &__wait);
  178. wake_up_all(&dev_priv->fifo_queue);
  179. DRM_INFO("Fifo noirq exit.\n");
  180. return ret;
  181. }
  182. static int vmw_fifo_wait(struct vmw_private *dev_priv,
  183. uint32_t bytes, bool interruptible,
  184. unsigned long timeout)
  185. {
  186. long ret = 1L;
  187. unsigned long irq_flags;
  188. if (likely(!vmw_fifo_is_full(dev_priv, bytes)))
  189. return 0;
  190. vmw_fifo_ping_host(dev_priv, SVGA_SYNC_FIFOFULL);
  191. if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
  192. return vmw_fifo_wait_noirq(dev_priv, bytes,
  193. interruptible, timeout);
  194. mutex_lock(&dev_priv->hw_mutex);
  195. if (atomic_add_return(1, &dev_priv->fifo_queue_waiters) > 0) {
  196. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  197. outl(SVGA_IRQFLAG_FIFO_PROGRESS,
  198. dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  199. vmw_write(dev_priv, SVGA_REG_IRQMASK,
  200. vmw_read(dev_priv, SVGA_REG_IRQMASK) |
  201. SVGA_IRQFLAG_FIFO_PROGRESS);
  202. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  203. }
  204. mutex_unlock(&dev_priv->hw_mutex);
  205. if (interruptible)
  206. ret = wait_event_interruptible_timeout
  207. (dev_priv->fifo_queue,
  208. !vmw_fifo_is_full(dev_priv, bytes), timeout);
  209. else
  210. ret = wait_event_timeout
  211. (dev_priv->fifo_queue,
  212. !vmw_fifo_is_full(dev_priv, bytes), timeout);
  213. if (unlikely(ret == 0))
  214. ret = -EBUSY;
  215. else if (likely(ret > 0))
  216. ret = 0;
  217. mutex_lock(&dev_priv->hw_mutex);
  218. if (atomic_dec_and_test(&dev_priv->fifo_queue_waiters)) {
  219. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  220. vmw_write(dev_priv, SVGA_REG_IRQMASK,
  221. vmw_read(dev_priv, SVGA_REG_IRQMASK) &
  222. ~SVGA_IRQFLAG_FIFO_PROGRESS);
  223. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  224. }
  225. mutex_unlock(&dev_priv->hw_mutex);
  226. return ret;
  227. }
  228. void *vmw_fifo_reserve(struct vmw_private *dev_priv, uint32_t bytes)
  229. {
  230. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  231. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  232. uint32_t max;
  233. uint32_t min;
  234. uint32_t next_cmd;
  235. uint32_t reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
  236. int ret;
  237. mutex_lock(&fifo_state->fifo_mutex);
  238. max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  239. min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  240. next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
  241. if (unlikely(bytes >= (max - min)))
  242. goto out_err;
  243. BUG_ON(fifo_state->reserved_size != 0);
  244. BUG_ON(fifo_state->dynamic_buffer != NULL);
  245. fifo_state->reserved_size = bytes;
  246. while (1) {
  247. uint32_t stop = ioread32(fifo_mem + SVGA_FIFO_STOP);
  248. bool need_bounce = false;
  249. bool reserve_in_place = false;
  250. if (next_cmd >= stop) {
  251. if (likely((next_cmd + bytes < max ||
  252. (next_cmd + bytes == max && stop > min))))
  253. reserve_in_place = true;
  254. else if (vmw_fifo_is_full(dev_priv, bytes)) {
  255. ret = vmw_fifo_wait(dev_priv, bytes,
  256. false, 3 * HZ);
  257. if (unlikely(ret != 0))
  258. goto out_err;
  259. } else
  260. need_bounce = true;
  261. } else {
  262. if (likely((next_cmd + bytes < stop)))
  263. reserve_in_place = true;
  264. else {
  265. ret = vmw_fifo_wait(dev_priv, bytes,
  266. false, 3 * HZ);
  267. if (unlikely(ret != 0))
  268. goto out_err;
  269. }
  270. }
  271. if (reserve_in_place) {
  272. if (reserveable || bytes <= sizeof(uint32_t)) {
  273. fifo_state->using_bounce_buffer = false;
  274. if (reserveable)
  275. iowrite32(bytes, fifo_mem +
  276. SVGA_FIFO_RESERVED);
  277. return fifo_mem + (next_cmd >> 2);
  278. } else {
  279. need_bounce = true;
  280. }
  281. }
  282. if (need_bounce) {
  283. fifo_state->using_bounce_buffer = true;
  284. if (bytes < fifo_state->static_buffer_size)
  285. return fifo_state->static_buffer;
  286. else {
  287. fifo_state->dynamic_buffer = vmalloc(bytes);
  288. return fifo_state->dynamic_buffer;
  289. }
  290. }
  291. }
  292. out_err:
  293. fifo_state->reserved_size = 0;
  294. mutex_unlock(&fifo_state->fifo_mutex);
  295. return NULL;
  296. }
  297. static void vmw_fifo_res_copy(struct vmw_fifo_state *fifo_state,
  298. __le32 __iomem *fifo_mem,
  299. uint32_t next_cmd,
  300. uint32_t max, uint32_t min, uint32_t bytes)
  301. {
  302. uint32_t chunk_size = max - next_cmd;
  303. uint32_t rest;
  304. uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
  305. fifo_state->dynamic_buffer : fifo_state->static_buffer;
  306. if (bytes < chunk_size)
  307. chunk_size = bytes;
  308. iowrite32(bytes, fifo_mem + SVGA_FIFO_RESERVED);
  309. mb();
  310. memcpy_toio(fifo_mem + (next_cmd >> 2), buffer, chunk_size);
  311. rest = bytes - chunk_size;
  312. if (rest)
  313. memcpy_toio(fifo_mem + (min >> 2), buffer + (chunk_size >> 2),
  314. rest);
  315. }
  316. static void vmw_fifo_slow_copy(struct vmw_fifo_state *fifo_state,
  317. __le32 __iomem *fifo_mem,
  318. uint32_t next_cmd,
  319. uint32_t max, uint32_t min, uint32_t bytes)
  320. {
  321. uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
  322. fifo_state->dynamic_buffer : fifo_state->static_buffer;
  323. while (bytes > 0) {
  324. iowrite32(*buffer++, fifo_mem + (next_cmd >> 2));
  325. next_cmd += sizeof(uint32_t);
  326. if (unlikely(next_cmd == max))
  327. next_cmd = min;
  328. mb();
  329. iowrite32(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
  330. mb();
  331. bytes -= sizeof(uint32_t);
  332. }
  333. }
  334. void vmw_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes)
  335. {
  336. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  337. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  338. uint32_t next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
  339. uint32_t max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  340. uint32_t min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  341. bool reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
  342. BUG_ON((bytes & 3) != 0);
  343. BUG_ON(bytes > fifo_state->reserved_size);
  344. fifo_state->reserved_size = 0;
  345. if (fifo_state->using_bounce_buffer) {
  346. if (reserveable)
  347. vmw_fifo_res_copy(fifo_state, fifo_mem,
  348. next_cmd, max, min, bytes);
  349. else
  350. vmw_fifo_slow_copy(fifo_state, fifo_mem,
  351. next_cmd, max, min, bytes);
  352. if (fifo_state->dynamic_buffer) {
  353. vfree(fifo_state->dynamic_buffer);
  354. fifo_state->dynamic_buffer = NULL;
  355. }
  356. }
  357. down_write(&fifo_state->rwsem);
  358. if (fifo_state->using_bounce_buffer || reserveable) {
  359. next_cmd += bytes;
  360. if (next_cmd >= max)
  361. next_cmd -= max - min;
  362. mb();
  363. iowrite32(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
  364. }
  365. if (reserveable)
  366. iowrite32(0, fifo_mem + SVGA_FIFO_RESERVED);
  367. mb();
  368. up_write(&fifo_state->rwsem);
  369. vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
  370. mutex_unlock(&fifo_state->fifo_mutex);
  371. }
  372. int vmw_fifo_send_fence(struct vmw_private *dev_priv, uint32_t *sequence)
  373. {
  374. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  375. struct svga_fifo_cmd_fence *cmd_fence;
  376. void *fm;
  377. int ret = 0;
  378. uint32_t bytes = sizeof(__le32) + sizeof(*cmd_fence);
  379. fm = vmw_fifo_reserve(dev_priv, bytes);
  380. if (unlikely(fm == NULL)) {
  381. *sequence = atomic_read(&dev_priv->fence_seq);
  382. ret = -ENOMEM;
  383. (void)vmw_fallback_wait(dev_priv, false, true, *sequence,
  384. false, 3*HZ);
  385. goto out_err;
  386. }
  387. do {
  388. *sequence = atomic_add_return(1, &dev_priv->fence_seq);
  389. } while (*sequence == 0);
  390. if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE)) {
  391. /*
  392. * Don't request hardware to send a fence. The
  393. * waiting code in vmwgfx_irq.c will emulate this.
  394. */
  395. vmw_fifo_commit(dev_priv, 0);
  396. return 0;
  397. }
  398. *(__le32 *) fm = cpu_to_le32(SVGA_CMD_FENCE);
  399. cmd_fence = (struct svga_fifo_cmd_fence *)
  400. ((unsigned long)fm + sizeof(__le32));
  401. iowrite32(*sequence, &cmd_fence->fence);
  402. fifo_state->last_buffer_add = true;
  403. vmw_fifo_commit(dev_priv, bytes);
  404. fifo_state->last_buffer_add = false;
  405. out_err:
  406. return ret;
  407. }
  408. /**
  409. * Map the first page of the FIFO read-only to user-space.
  410. */
  411. static int vmw_fifo_vm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  412. {
  413. int ret;
  414. unsigned long address = (unsigned long)vmf->virtual_address;
  415. if (address != vma->vm_start)
  416. return VM_FAULT_SIGBUS;
  417. ret = vm_insert_pfn(vma, address, vma->vm_pgoff);
  418. if (likely(ret == -EBUSY || ret == 0))
  419. return VM_FAULT_NOPAGE;
  420. else if (ret == -ENOMEM)
  421. return VM_FAULT_OOM;
  422. return VM_FAULT_SIGBUS;
  423. }
  424. static struct vm_operations_struct vmw_fifo_vm_ops = {
  425. .fault = vmw_fifo_vm_fault,
  426. .open = NULL,
  427. .close = NULL
  428. };
  429. int vmw_fifo_mmap(struct file *filp, struct vm_area_struct *vma)
  430. {
  431. struct drm_file *file_priv;
  432. struct vmw_private *dev_priv;
  433. file_priv = (struct drm_file *)filp->private_data;
  434. dev_priv = vmw_priv(file_priv->minor->dev);
  435. if (vma->vm_pgoff != (dev_priv->mmio_start >> PAGE_SHIFT) ||
  436. (vma->vm_end - vma->vm_start) != PAGE_SIZE)
  437. return -EINVAL;
  438. vma->vm_flags &= ~(VM_WRITE | VM_MAYWRITE);
  439. vma->vm_flags |= VM_IO | VM_PFNMAP | VM_DONTEXPAND | VM_SHARED;
  440. vma->vm_page_prot = vm_get_page_prot(vma->vm_flags);
  441. vma->vm_page_prot = ttm_io_prot(TTM_PL_FLAG_UNCACHED,
  442. vma->vm_page_prot);
  443. vma->vm_ops = &vmw_fifo_vm_ops;
  444. return 0;
  445. }