radeon_pm.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev);
  30. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  31. static void radeon_pm_idle_work_handler(struct work_struct *work);
  32. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  33. static const char *pm_state_names[4] = {
  34. "PM_STATE_DISABLED",
  35. "PM_STATE_MINIMUM",
  36. "PM_STATE_PAUSED",
  37. "PM_STATE_ACTIVE"
  38. };
  39. static const char *pm_state_types[5] = {
  40. "Default",
  41. "Powersave",
  42. "Battery",
  43. "Balanced",
  44. "Performance",
  45. };
  46. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  47. {
  48. int i, j;
  49. bool is_default;
  50. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  51. for (i = 0; i < rdev->pm.num_power_states; i++) {
  52. if (rdev->pm.default_power_state == &rdev->pm.power_state[i])
  53. is_default = true;
  54. else
  55. is_default = false;
  56. DRM_INFO("State %d %s %s\n", i,
  57. pm_state_types[rdev->pm.power_state[i].type],
  58. is_default ? "(default)" : "");
  59. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  60. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].non_clock_info.pcie_lanes);
  61. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  62. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  63. if (rdev->flags & RADEON_IS_IGP)
  64. DRM_INFO("\t\t%d engine: %d\n",
  65. j,
  66. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  67. else
  68. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  69. j,
  70. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  71. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  72. }
  73. }
  74. }
  75. static struct radeon_power_state * radeon_pick_power_state(struct radeon_device *rdev,
  76. enum radeon_pm_state_type type)
  77. {
  78. int i, j;
  79. enum radeon_pm_state_type wanted_types[2];
  80. int wanted_count;
  81. switch (type) {
  82. case POWER_STATE_TYPE_DEFAULT:
  83. default:
  84. return rdev->pm.default_power_state;
  85. case POWER_STATE_TYPE_POWERSAVE:
  86. if (rdev->flags & RADEON_IS_MOBILITY) {
  87. wanted_types[0] = POWER_STATE_TYPE_POWERSAVE;
  88. wanted_types[1] = POWER_STATE_TYPE_BATTERY;
  89. wanted_count = 2;
  90. } else {
  91. wanted_types[0] = POWER_STATE_TYPE_PERFORMANCE;
  92. wanted_count = 1;
  93. }
  94. break;
  95. case POWER_STATE_TYPE_BATTERY:
  96. if (rdev->flags & RADEON_IS_MOBILITY) {
  97. wanted_types[0] = POWER_STATE_TYPE_BATTERY;
  98. wanted_types[1] = POWER_STATE_TYPE_POWERSAVE;
  99. wanted_count = 2;
  100. } else {
  101. wanted_types[0] = POWER_STATE_TYPE_PERFORMANCE;
  102. wanted_count = 1;
  103. }
  104. break;
  105. case POWER_STATE_TYPE_BALANCED:
  106. case POWER_STATE_TYPE_PERFORMANCE:
  107. wanted_types[0] = type;
  108. wanted_count = 1;
  109. break;
  110. }
  111. for (i = 0; i < wanted_count; i++) {
  112. for (j = 0; j < rdev->pm.num_power_states; j++) {
  113. if (rdev->pm.power_state[j].type == wanted_types[i])
  114. return &rdev->pm.power_state[j];
  115. }
  116. }
  117. return rdev->pm.default_power_state;
  118. }
  119. static struct radeon_pm_clock_info * radeon_pick_clock_mode(struct radeon_device *rdev,
  120. struct radeon_power_state *power_state,
  121. enum radeon_pm_clock_mode_type type)
  122. {
  123. switch (type) {
  124. case POWER_MODE_TYPE_DEFAULT:
  125. default:
  126. return power_state->default_clock_mode;
  127. case POWER_MODE_TYPE_LOW:
  128. return &power_state->clock_info[0];
  129. case POWER_MODE_TYPE_MID:
  130. if (power_state->num_clock_modes > 2)
  131. return &power_state->clock_info[1];
  132. else
  133. return &power_state->clock_info[0];
  134. break;
  135. case POWER_MODE_TYPE_HIGH:
  136. return &power_state->clock_info[power_state->num_clock_modes - 1];
  137. }
  138. }
  139. static void radeon_get_power_state(struct radeon_device *rdev,
  140. enum radeon_pm_action action)
  141. {
  142. switch (action) {
  143. case PM_ACTION_MINIMUM:
  144. rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_BATTERY);
  145. rdev->pm.requested_clock_mode =
  146. radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_LOW);
  147. break;
  148. case PM_ACTION_DOWNCLOCK:
  149. rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_POWERSAVE);
  150. rdev->pm.requested_clock_mode =
  151. radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_MID);
  152. break;
  153. case PM_ACTION_UPCLOCK:
  154. rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_DEFAULT);
  155. rdev->pm.requested_clock_mode =
  156. radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_HIGH);
  157. break;
  158. case PM_ACTION_NONE:
  159. default:
  160. DRM_ERROR("Requested mode for not defined action\n");
  161. return;
  162. }
  163. DRM_INFO("Requested: e: %d m: %d p: %d\n",
  164. rdev->pm.requested_clock_mode->sclk,
  165. rdev->pm.requested_clock_mode->mclk,
  166. rdev->pm.requested_power_state->non_clock_info.pcie_lanes);
  167. }
  168. static void radeon_set_power_state(struct radeon_device *rdev)
  169. {
  170. /* if *_clock_mode are the same, *_power_state are as well */
  171. if (rdev->pm.requested_clock_mode == rdev->pm.current_clock_mode)
  172. return;
  173. DRM_INFO("Setting: e: %d m: %d p: %d\n",
  174. rdev->pm.requested_clock_mode->sclk,
  175. rdev->pm.requested_clock_mode->mclk,
  176. rdev->pm.requested_power_state->non_clock_info.pcie_lanes);
  177. /* set pcie lanes */
  178. /* set voltage */
  179. /* set engine clock */
  180. radeon_set_engine_clock(rdev, rdev->pm.requested_clock_mode->sclk);
  181. /* set memory clock */
  182. rdev->pm.current_power_state = rdev->pm.requested_power_state;
  183. rdev->pm.current_clock_mode = rdev->pm.requested_clock_mode;
  184. }
  185. int radeon_pm_init(struct radeon_device *rdev)
  186. {
  187. rdev->pm.state = PM_STATE_DISABLED;
  188. rdev->pm.planned_action = PM_ACTION_NONE;
  189. rdev->pm.downclocked = false;
  190. if (rdev->bios) {
  191. if (rdev->is_atom_bios)
  192. radeon_atombios_get_power_modes(rdev);
  193. else
  194. radeon_combios_get_power_modes(rdev);
  195. radeon_print_power_mode_info(rdev);
  196. }
  197. if (radeon_debugfs_pm_init(rdev)) {
  198. DRM_ERROR("Failed to register debugfs file for PM!\n");
  199. }
  200. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  201. if (radeon_dynpm != -1 && radeon_dynpm) {
  202. rdev->pm.state = PM_STATE_PAUSED;
  203. DRM_INFO("radeon: dynamic power management enabled\n");
  204. }
  205. DRM_INFO("radeon: power management initialized\n");
  206. return 0;
  207. }
  208. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  209. {
  210. struct drm_device *ddev = rdev->ddev;
  211. struct drm_connector *connector;
  212. struct radeon_crtc *radeon_crtc;
  213. int count = 0;
  214. if (rdev->pm.state == PM_STATE_DISABLED)
  215. return;
  216. mutex_lock(&rdev->pm.mutex);
  217. rdev->pm.active_crtcs = 0;
  218. list_for_each_entry(connector,
  219. &ddev->mode_config.connector_list, head) {
  220. if (connector->encoder &&
  221. connector->dpms != DRM_MODE_DPMS_OFF) {
  222. radeon_crtc = to_radeon_crtc(connector->encoder->crtc);
  223. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  224. ++count;
  225. }
  226. }
  227. if (count > 1) {
  228. if (rdev->pm.state == PM_STATE_ACTIVE) {
  229. cancel_delayed_work(&rdev->pm.idle_work);
  230. rdev->pm.state = PM_STATE_PAUSED;
  231. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  232. if (rdev->pm.downclocked)
  233. radeon_pm_set_clocks(rdev);
  234. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  235. }
  236. } else if (count == 1) {
  237. /* TODO: Increase clocks if needed for current mode */
  238. if (rdev->pm.state == PM_STATE_MINIMUM) {
  239. rdev->pm.state = PM_STATE_ACTIVE;
  240. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  241. radeon_pm_set_clocks(rdev);
  242. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  243. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  244. }
  245. else if (rdev->pm.state == PM_STATE_PAUSED) {
  246. rdev->pm.state = PM_STATE_ACTIVE;
  247. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  248. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  249. DRM_DEBUG("radeon: dynamic power management activated\n");
  250. }
  251. }
  252. else { /* count == 0 */
  253. if (rdev->pm.state != PM_STATE_MINIMUM) {
  254. cancel_delayed_work(&rdev->pm.idle_work);
  255. rdev->pm.state = PM_STATE_MINIMUM;
  256. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  257. radeon_pm_set_clocks(rdev);
  258. }
  259. }
  260. mutex_unlock(&rdev->pm.mutex);
  261. }
  262. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  263. {
  264. u32 stat_crtc1 = 0, stat_crtc2 = 0;
  265. bool in_vbl = true;
  266. if (ASIC_IS_AVIVO(rdev)) {
  267. if (rdev->pm.active_crtcs & (1 << 0)) {
  268. stat_crtc1 = RREG32(D1CRTC_STATUS);
  269. if (!(stat_crtc1 & 1))
  270. in_vbl = false;
  271. }
  272. if (rdev->pm.active_crtcs & (1 << 1)) {
  273. stat_crtc2 = RREG32(D2CRTC_STATUS);
  274. if (!(stat_crtc2 & 1))
  275. in_vbl = false;
  276. }
  277. }
  278. if (in_vbl == false)
  279. DRM_INFO("not in vbl for pm change %08x %08x at %s\n", stat_crtc1,
  280. stat_crtc2, finish ? "exit" : "entry");
  281. return in_vbl;
  282. }
  283. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev)
  284. {
  285. /*radeon_fence_wait_last(rdev);*/
  286. switch (rdev->pm.planned_action) {
  287. case PM_ACTION_UPCLOCK:
  288. rdev->pm.downclocked = false;
  289. break;
  290. case PM_ACTION_DOWNCLOCK:
  291. rdev->pm.downclocked = true;
  292. break;
  293. case PM_ACTION_MINIMUM:
  294. break;
  295. case PM_ACTION_NONE:
  296. DRM_ERROR("%s: PM_ACTION_NONE\n", __func__);
  297. break;
  298. }
  299. /* check if we are in vblank */
  300. radeon_pm_debug_check_in_vbl(rdev, false);
  301. radeon_set_power_state(rdev);
  302. radeon_pm_debug_check_in_vbl(rdev, true);
  303. rdev->pm.planned_action = PM_ACTION_NONE;
  304. }
  305. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  306. {
  307. radeon_get_power_state(rdev, rdev->pm.planned_action);
  308. mutex_lock(&rdev->cp.mutex);
  309. if (rdev->pm.active_crtcs & (1 << 0)) {
  310. rdev->pm.req_vblank |= (1 << 0);
  311. drm_vblank_get(rdev->ddev, 0);
  312. }
  313. if (rdev->pm.active_crtcs & (1 << 1)) {
  314. rdev->pm.req_vblank |= (1 << 1);
  315. drm_vblank_get(rdev->ddev, 1);
  316. }
  317. if (rdev->pm.active_crtcs)
  318. wait_event_interruptible_timeout(
  319. rdev->irq.vblank_queue, 0,
  320. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  321. if (rdev->pm.req_vblank & (1 << 0)) {
  322. rdev->pm.req_vblank &= ~(1 << 0);
  323. drm_vblank_put(rdev->ddev, 0);
  324. }
  325. if (rdev->pm.req_vblank & (1 << 1)) {
  326. rdev->pm.req_vblank &= ~(1 << 1);
  327. drm_vblank_put(rdev->ddev, 1);
  328. }
  329. radeon_pm_set_clocks_locked(rdev);
  330. mutex_unlock(&rdev->cp.mutex);
  331. }
  332. static void radeon_pm_idle_work_handler(struct work_struct *work)
  333. {
  334. struct radeon_device *rdev;
  335. rdev = container_of(work, struct radeon_device,
  336. pm.idle_work.work);
  337. mutex_lock(&rdev->pm.mutex);
  338. if (rdev->pm.state == PM_STATE_ACTIVE) {
  339. unsigned long irq_flags;
  340. int not_processed = 0;
  341. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  342. if (!list_empty(&rdev->fence_drv.emited)) {
  343. struct list_head *ptr;
  344. list_for_each(ptr, &rdev->fence_drv.emited) {
  345. /* count up to 3, that's enought info */
  346. if (++not_processed >= 3)
  347. break;
  348. }
  349. }
  350. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  351. if (not_processed >= 3) { /* should upclock */
  352. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  353. rdev->pm.planned_action = PM_ACTION_NONE;
  354. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  355. rdev->pm.downclocked) {
  356. rdev->pm.planned_action =
  357. PM_ACTION_UPCLOCK;
  358. rdev->pm.action_timeout = jiffies +
  359. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  360. }
  361. } else if (not_processed == 0) { /* should downclock */
  362. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  363. rdev->pm.planned_action = PM_ACTION_NONE;
  364. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  365. !rdev->pm.downclocked) {
  366. rdev->pm.planned_action =
  367. PM_ACTION_DOWNCLOCK;
  368. rdev->pm.action_timeout = jiffies +
  369. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  370. }
  371. }
  372. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  373. jiffies > rdev->pm.action_timeout) {
  374. radeon_pm_set_clocks(rdev);
  375. }
  376. }
  377. mutex_unlock(&rdev->pm.mutex);
  378. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  379. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  380. }
  381. /*
  382. * Debugfs info
  383. */
  384. #if defined(CONFIG_DEBUG_FS)
  385. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  386. {
  387. struct drm_info_node *node = (struct drm_info_node *) m->private;
  388. struct drm_device *dev = node->minor->dev;
  389. struct radeon_device *rdev = dev->dev_private;
  390. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  391. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  392. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  393. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  394. if (rdev->asic->get_memory_clock)
  395. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  396. if (rdev->asic->get_pcie_lanes)
  397. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  398. return 0;
  399. }
  400. static struct drm_info_list radeon_pm_info_list[] = {
  401. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  402. };
  403. #endif
  404. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  405. {
  406. #if defined(CONFIG_DEBUG_FS)
  407. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  408. #else
  409. return 0;
  410. #endif
  411. }