radeon_legacy_encoders.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  32. {
  33. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  34. struct drm_encoder_helper_funcs *encoder_funcs;
  35. encoder_funcs = encoder->helper_private;
  36. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  37. radeon_encoder->active_device = 0;
  38. }
  39. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  40. {
  41. struct drm_device *dev = encoder->dev;
  42. struct radeon_device *rdev = dev->dev_private;
  43. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  44. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  45. int panel_pwr_delay = 2000;
  46. bool is_mac = false;
  47. DRM_DEBUG("\n");
  48. if (radeon_encoder->enc_priv) {
  49. if (rdev->is_atom_bios) {
  50. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  51. panel_pwr_delay = lvds->panel_pwr_delay;
  52. } else {
  53. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  54. panel_pwr_delay = lvds->panel_pwr_delay;
  55. }
  56. }
  57. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  58. * Taken from radeonfb.
  59. */
  60. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  61. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  62. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  63. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  64. is_mac = true;
  65. switch (mode) {
  66. case DRM_MODE_DPMS_ON:
  67. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  68. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  69. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  70. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  71. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  72. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  73. udelay(1000);
  74. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  75. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  76. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  77. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  78. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN | RADEON_LVDS_DIGON | RADEON_LVDS_BLON);
  79. if (is_mac)
  80. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  81. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS);
  82. udelay(panel_pwr_delay * 1000);
  83. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  84. break;
  85. case DRM_MODE_DPMS_STANDBY:
  86. case DRM_MODE_DPMS_SUSPEND:
  87. case DRM_MODE_DPMS_OFF:
  88. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  89. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  90. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  91. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  92. if (is_mac) {
  93. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  94. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  95. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  96. } else {
  97. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  98. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  99. }
  100. udelay(panel_pwr_delay * 1000);
  101. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  102. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  103. break;
  104. }
  105. if (rdev->is_atom_bios)
  106. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  107. else
  108. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  109. /* adjust pm to dpms change */
  110. radeon_pm_compute_clocks(rdev);
  111. }
  112. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  113. {
  114. struct radeon_device *rdev = encoder->dev->dev_private;
  115. if (rdev->is_atom_bios)
  116. radeon_atom_output_lock(encoder, true);
  117. else
  118. radeon_combios_output_lock(encoder, true);
  119. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  120. }
  121. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  122. {
  123. struct radeon_device *rdev = encoder->dev->dev_private;
  124. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  125. if (rdev->is_atom_bios)
  126. radeon_atom_output_lock(encoder, false);
  127. else
  128. radeon_combios_output_lock(encoder, false);
  129. }
  130. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  131. struct drm_display_mode *mode,
  132. struct drm_display_mode *adjusted_mode)
  133. {
  134. struct drm_device *dev = encoder->dev;
  135. struct radeon_device *rdev = dev->dev_private;
  136. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  137. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  138. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  139. DRM_DEBUG("\n");
  140. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  141. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  142. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  143. if (rdev->is_atom_bios) {
  144. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  145. * need to call that on resume to set up the reg properly.
  146. */
  147. radeon_encoder->pixel_clock = adjusted_mode->clock;
  148. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  149. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  150. } else {
  151. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  152. if (lvds) {
  153. DRM_DEBUG("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  154. lvds_gen_cntl = lvds->lvds_gen_cntl;
  155. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  156. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  157. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  158. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  159. } else
  160. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  161. }
  162. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  163. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  164. RADEON_LVDS_BLON |
  165. RADEON_LVDS_EN |
  166. RADEON_LVDS_RST_FM);
  167. if (ASIC_IS_R300(rdev))
  168. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  169. if (radeon_crtc->crtc_id == 0) {
  170. if (ASIC_IS_R300(rdev)) {
  171. if (radeon_encoder->rmx_type != RMX_OFF)
  172. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  173. } else
  174. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  175. } else {
  176. if (ASIC_IS_R300(rdev))
  177. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  178. else
  179. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  180. }
  181. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  182. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  183. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  184. if (rdev->family == CHIP_RV410)
  185. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  186. if (rdev->is_atom_bios)
  187. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  188. else
  189. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  190. }
  191. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  192. struct drm_display_mode *mode,
  193. struct drm_display_mode *adjusted_mode)
  194. {
  195. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  196. struct drm_device *dev = encoder->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. /* adjust pm to upcoming mode change */
  199. radeon_pm_compute_clocks(rdev);
  200. /* set the active encoder to connector routing */
  201. radeon_encoder_set_active_device(encoder);
  202. drm_mode_set_crtcinfo(adjusted_mode, 0);
  203. /* get the native mode for LVDS */
  204. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  205. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  206. int mode_id = adjusted_mode->base.id;
  207. *adjusted_mode = *native_mode;
  208. adjusted_mode->hdisplay = mode->hdisplay;
  209. adjusted_mode->vdisplay = mode->vdisplay;
  210. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  211. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  212. adjusted_mode->base.id = mode_id;
  213. }
  214. return true;
  215. }
  216. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  217. .dpms = radeon_legacy_lvds_dpms,
  218. .mode_fixup = radeon_legacy_mode_fixup,
  219. .prepare = radeon_legacy_lvds_prepare,
  220. .mode_set = radeon_legacy_lvds_mode_set,
  221. .commit = radeon_legacy_lvds_commit,
  222. .disable = radeon_legacy_encoder_disable,
  223. };
  224. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  225. .destroy = radeon_enc_destroy,
  226. };
  227. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  228. {
  229. struct drm_device *dev = encoder->dev;
  230. struct radeon_device *rdev = dev->dev_private;
  231. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  232. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  233. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  234. DRM_DEBUG("\n");
  235. switch (mode) {
  236. case DRM_MODE_DPMS_ON:
  237. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  238. dac_cntl &= ~RADEON_DAC_PDWN;
  239. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  240. RADEON_DAC_PDWN_G |
  241. RADEON_DAC_PDWN_B);
  242. break;
  243. case DRM_MODE_DPMS_STANDBY:
  244. case DRM_MODE_DPMS_SUSPEND:
  245. case DRM_MODE_DPMS_OFF:
  246. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  247. dac_cntl |= RADEON_DAC_PDWN;
  248. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  249. RADEON_DAC_PDWN_G |
  250. RADEON_DAC_PDWN_B);
  251. break;
  252. }
  253. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  254. WREG32(RADEON_DAC_CNTL, dac_cntl);
  255. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  256. if (rdev->is_atom_bios)
  257. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  258. else
  259. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  260. /* adjust pm to dpms change */
  261. radeon_pm_compute_clocks(rdev);
  262. }
  263. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  264. {
  265. struct radeon_device *rdev = encoder->dev->dev_private;
  266. if (rdev->is_atom_bios)
  267. radeon_atom_output_lock(encoder, true);
  268. else
  269. radeon_combios_output_lock(encoder, true);
  270. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  271. }
  272. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  273. {
  274. struct radeon_device *rdev = encoder->dev->dev_private;
  275. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  276. if (rdev->is_atom_bios)
  277. radeon_atom_output_lock(encoder, false);
  278. else
  279. radeon_combios_output_lock(encoder, false);
  280. }
  281. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  282. struct drm_display_mode *mode,
  283. struct drm_display_mode *adjusted_mode)
  284. {
  285. struct drm_device *dev = encoder->dev;
  286. struct radeon_device *rdev = dev->dev_private;
  287. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  288. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  289. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  290. DRM_DEBUG("\n");
  291. if (radeon_crtc->crtc_id == 0) {
  292. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  293. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  294. ~(RADEON_DISP_DAC_SOURCE_MASK);
  295. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  296. } else {
  297. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  298. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  299. }
  300. } else {
  301. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  302. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  303. ~(RADEON_DISP_DAC_SOURCE_MASK);
  304. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  305. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  306. } else {
  307. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  308. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  309. }
  310. }
  311. dac_cntl = (RADEON_DAC_MASK_ALL |
  312. RADEON_DAC_VGA_ADR_EN |
  313. /* TODO 6-bits */
  314. RADEON_DAC_8BIT_EN);
  315. WREG32_P(RADEON_DAC_CNTL,
  316. dac_cntl,
  317. RADEON_DAC_RANGE_CNTL |
  318. RADEON_DAC_BLANKING);
  319. if (radeon_encoder->enc_priv) {
  320. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  321. dac_macro_cntl = p_dac->ps2_pdac_adj;
  322. } else
  323. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  324. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  325. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  326. if (rdev->is_atom_bios)
  327. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  328. else
  329. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  330. }
  331. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  332. struct drm_connector *connector)
  333. {
  334. struct drm_device *dev = encoder->dev;
  335. struct radeon_device *rdev = dev->dev_private;
  336. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  337. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  338. enum drm_connector_status found = connector_status_disconnected;
  339. bool color = true;
  340. /* save the regs we need */
  341. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  342. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  343. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  344. dac_cntl = RREG32(RADEON_DAC_CNTL);
  345. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  346. tmp = vclk_ecp_cntl &
  347. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  348. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  349. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  350. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  351. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  352. RADEON_DAC_FORCE_DATA_EN;
  353. if (color)
  354. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  355. else
  356. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  357. if (ASIC_IS_R300(rdev))
  358. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  359. else
  360. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  361. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  362. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  363. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  364. WREG32(RADEON_DAC_CNTL, tmp);
  365. tmp &= ~(RADEON_DAC_PDWN_R |
  366. RADEON_DAC_PDWN_G |
  367. RADEON_DAC_PDWN_B);
  368. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  369. udelay(2000);
  370. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  371. found = connector_status_connected;
  372. /* restore the regs we used */
  373. WREG32(RADEON_DAC_CNTL, dac_cntl);
  374. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  375. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  376. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  377. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  378. return found;
  379. }
  380. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  381. .dpms = radeon_legacy_primary_dac_dpms,
  382. .mode_fixup = radeon_legacy_mode_fixup,
  383. .prepare = radeon_legacy_primary_dac_prepare,
  384. .mode_set = radeon_legacy_primary_dac_mode_set,
  385. .commit = radeon_legacy_primary_dac_commit,
  386. .detect = radeon_legacy_primary_dac_detect,
  387. .disable = radeon_legacy_encoder_disable,
  388. };
  389. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  390. .destroy = radeon_enc_destroy,
  391. };
  392. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  393. {
  394. struct drm_device *dev = encoder->dev;
  395. struct radeon_device *rdev = dev->dev_private;
  396. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  397. DRM_DEBUG("\n");
  398. switch (mode) {
  399. case DRM_MODE_DPMS_ON:
  400. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  401. break;
  402. case DRM_MODE_DPMS_STANDBY:
  403. case DRM_MODE_DPMS_SUSPEND:
  404. case DRM_MODE_DPMS_OFF:
  405. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  406. break;
  407. }
  408. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  409. if (rdev->is_atom_bios)
  410. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  411. else
  412. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  413. /* adjust pm to dpms change */
  414. radeon_pm_compute_clocks(rdev);
  415. }
  416. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  417. {
  418. struct radeon_device *rdev = encoder->dev->dev_private;
  419. if (rdev->is_atom_bios)
  420. radeon_atom_output_lock(encoder, true);
  421. else
  422. radeon_combios_output_lock(encoder, true);
  423. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  424. }
  425. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  426. {
  427. struct radeon_device *rdev = encoder->dev->dev_private;
  428. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  429. if (rdev->is_atom_bios)
  430. radeon_atom_output_lock(encoder, true);
  431. else
  432. radeon_combios_output_lock(encoder, true);
  433. }
  434. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  435. struct drm_display_mode *mode,
  436. struct drm_display_mode *adjusted_mode)
  437. {
  438. struct drm_device *dev = encoder->dev;
  439. struct radeon_device *rdev = dev->dev_private;
  440. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  441. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  442. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  443. int i;
  444. DRM_DEBUG("\n");
  445. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  446. tmp &= 0xfffff;
  447. if (rdev->family == CHIP_RV280) {
  448. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  449. tmp ^= (1 << 22);
  450. tmds_pll_cntl ^= (1 << 22);
  451. }
  452. if (radeon_encoder->enc_priv) {
  453. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  454. for (i = 0; i < 4; i++) {
  455. if (tmds->tmds_pll[i].freq == 0)
  456. break;
  457. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  458. tmp = tmds->tmds_pll[i].value ;
  459. break;
  460. }
  461. }
  462. }
  463. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  464. if (tmp & 0xfff00000)
  465. tmds_pll_cntl = tmp;
  466. else {
  467. tmds_pll_cntl &= 0xfff00000;
  468. tmds_pll_cntl |= tmp;
  469. }
  470. } else
  471. tmds_pll_cntl = tmp;
  472. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  473. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  474. if (rdev->family == CHIP_R200 ||
  475. rdev->family == CHIP_R100 ||
  476. ASIC_IS_R300(rdev))
  477. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  478. else /* RV chips got this bit reversed */
  479. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  480. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  481. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  482. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  483. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  484. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  485. RADEON_FP_DFP_SYNC_SEL |
  486. RADEON_FP_CRT_SYNC_SEL |
  487. RADEON_FP_CRTC_LOCK_8DOT |
  488. RADEON_FP_USE_SHADOW_EN |
  489. RADEON_FP_CRTC_USE_SHADOW_VEND |
  490. RADEON_FP_CRT_SYNC_ALT);
  491. if (1) /* FIXME rgbBits == 8 */
  492. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  493. else
  494. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  495. if (radeon_crtc->crtc_id == 0) {
  496. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  497. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  498. if (radeon_encoder->rmx_type != RMX_OFF)
  499. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  500. else
  501. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  502. } else
  503. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  504. } else {
  505. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  506. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  507. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  508. } else
  509. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  510. }
  511. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  512. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  513. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  514. if (rdev->is_atom_bios)
  515. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  516. else
  517. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  518. }
  519. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  520. .dpms = radeon_legacy_tmds_int_dpms,
  521. .mode_fixup = radeon_legacy_mode_fixup,
  522. .prepare = radeon_legacy_tmds_int_prepare,
  523. .mode_set = radeon_legacy_tmds_int_mode_set,
  524. .commit = radeon_legacy_tmds_int_commit,
  525. .disable = radeon_legacy_encoder_disable,
  526. };
  527. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  528. .destroy = radeon_enc_destroy,
  529. };
  530. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  531. {
  532. struct drm_device *dev = encoder->dev;
  533. struct radeon_device *rdev = dev->dev_private;
  534. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  535. DRM_DEBUG("\n");
  536. switch (mode) {
  537. case DRM_MODE_DPMS_ON:
  538. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  539. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  540. break;
  541. case DRM_MODE_DPMS_STANDBY:
  542. case DRM_MODE_DPMS_SUSPEND:
  543. case DRM_MODE_DPMS_OFF:
  544. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  545. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  546. break;
  547. }
  548. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  549. if (rdev->is_atom_bios)
  550. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  551. else
  552. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  553. /* adjust pm to dpms change */
  554. radeon_pm_compute_clocks(rdev);
  555. }
  556. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  557. {
  558. struct radeon_device *rdev = encoder->dev->dev_private;
  559. if (rdev->is_atom_bios)
  560. radeon_atom_output_lock(encoder, true);
  561. else
  562. radeon_combios_output_lock(encoder, true);
  563. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  564. }
  565. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  566. {
  567. struct radeon_device *rdev = encoder->dev->dev_private;
  568. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  569. if (rdev->is_atom_bios)
  570. radeon_atom_output_lock(encoder, false);
  571. else
  572. radeon_combios_output_lock(encoder, false);
  573. }
  574. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  575. struct drm_display_mode *mode,
  576. struct drm_display_mode *adjusted_mode)
  577. {
  578. struct drm_device *dev = encoder->dev;
  579. struct radeon_device *rdev = dev->dev_private;
  580. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  581. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  582. uint32_t fp2_gen_cntl;
  583. DRM_DEBUG("\n");
  584. if (rdev->is_atom_bios) {
  585. radeon_encoder->pixel_clock = adjusted_mode->clock;
  586. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  587. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  588. } else {
  589. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  590. if (1) /* FIXME rgbBits == 8 */
  591. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  592. else
  593. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  594. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  595. RADEON_FP2_DVO_EN |
  596. RADEON_FP2_DVO_RATE_SEL_SDR);
  597. /* XXX: these are oem specific */
  598. if (ASIC_IS_R300(rdev)) {
  599. if ((dev->pdev->device == 0x4850) &&
  600. (dev->pdev->subsystem_vendor == 0x1028) &&
  601. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  602. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  603. else
  604. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  605. /*if (mode->clock > 165000)
  606. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  607. }
  608. if (!radeon_combios_external_tmds_setup(encoder))
  609. radeon_external_tmds_setup(encoder);
  610. }
  611. if (radeon_crtc->crtc_id == 0) {
  612. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  613. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  614. if (radeon_encoder->rmx_type != RMX_OFF)
  615. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  616. else
  617. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  618. } else
  619. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  620. } else {
  621. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  622. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  623. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  624. } else
  625. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  626. }
  627. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  628. if (rdev->is_atom_bios)
  629. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  630. else
  631. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  632. }
  633. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  634. {
  635. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  636. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  637. if (tmds) {
  638. if (tmds->i2c_bus)
  639. radeon_i2c_destroy(tmds->i2c_bus);
  640. }
  641. kfree(radeon_encoder->enc_priv);
  642. drm_encoder_cleanup(encoder);
  643. kfree(radeon_encoder);
  644. }
  645. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  646. .dpms = radeon_legacy_tmds_ext_dpms,
  647. .mode_fixup = radeon_legacy_mode_fixup,
  648. .prepare = radeon_legacy_tmds_ext_prepare,
  649. .mode_set = radeon_legacy_tmds_ext_mode_set,
  650. .commit = radeon_legacy_tmds_ext_commit,
  651. .disable = radeon_legacy_encoder_disable,
  652. };
  653. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  654. .destroy = radeon_ext_tmds_enc_destroy,
  655. };
  656. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  657. {
  658. struct drm_device *dev = encoder->dev;
  659. struct radeon_device *rdev = dev->dev_private;
  660. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  661. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  662. uint32_t tv_master_cntl = 0;
  663. bool is_tv;
  664. DRM_DEBUG("\n");
  665. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  666. if (rdev->family == CHIP_R200)
  667. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  668. else {
  669. if (is_tv)
  670. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  671. else
  672. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  673. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  674. }
  675. switch (mode) {
  676. case DRM_MODE_DPMS_ON:
  677. if (rdev->family == CHIP_R200) {
  678. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  679. } else {
  680. if (is_tv)
  681. tv_master_cntl |= RADEON_TV_ON;
  682. else
  683. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  684. if (rdev->family == CHIP_R420 ||
  685. rdev->family == CHIP_R423 ||
  686. rdev->family == CHIP_RV410)
  687. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  688. R420_TV_DAC_GDACPD |
  689. R420_TV_DAC_BDACPD |
  690. RADEON_TV_DAC_BGSLEEP);
  691. else
  692. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  693. RADEON_TV_DAC_GDACPD |
  694. RADEON_TV_DAC_BDACPD |
  695. RADEON_TV_DAC_BGSLEEP);
  696. }
  697. break;
  698. case DRM_MODE_DPMS_STANDBY:
  699. case DRM_MODE_DPMS_SUSPEND:
  700. case DRM_MODE_DPMS_OFF:
  701. if (rdev->family == CHIP_R200)
  702. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  703. else {
  704. if (is_tv)
  705. tv_master_cntl &= ~RADEON_TV_ON;
  706. else
  707. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  708. if (rdev->family == CHIP_R420 ||
  709. rdev->family == CHIP_R423 ||
  710. rdev->family == CHIP_RV410)
  711. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  712. R420_TV_DAC_GDACPD |
  713. R420_TV_DAC_BDACPD |
  714. RADEON_TV_DAC_BGSLEEP);
  715. else
  716. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  717. RADEON_TV_DAC_GDACPD |
  718. RADEON_TV_DAC_BDACPD |
  719. RADEON_TV_DAC_BGSLEEP);
  720. }
  721. break;
  722. }
  723. if (rdev->family == CHIP_R200) {
  724. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  725. } else {
  726. if (is_tv)
  727. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  728. else
  729. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  730. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  731. }
  732. if (rdev->is_atom_bios)
  733. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  734. else
  735. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  736. /* adjust pm to dpms change */
  737. radeon_pm_compute_clocks(rdev);
  738. }
  739. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  740. {
  741. struct radeon_device *rdev = encoder->dev->dev_private;
  742. if (rdev->is_atom_bios)
  743. radeon_atom_output_lock(encoder, true);
  744. else
  745. radeon_combios_output_lock(encoder, true);
  746. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  747. }
  748. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  749. {
  750. struct radeon_device *rdev = encoder->dev->dev_private;
  751. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  752. if (rdev->is_atom_bios)
  753. radeon_atom_output_lock(encoder, true);
  754. else
  755. radeon_combios_output_lock(encoder, true);
  756. }
  757. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  758. struct drm_display_mode *mode,
  759. struct drm_display_mode *adjusted_mode)
  760. {
  761. struct drm_device *dev = encoder->dev;
  762. struct radeon_device *rdev = dev->dev_private;
  763. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  764. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  765. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  766. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  767. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  768. bool is_tv = false;
  769. DRM_DEBUG("\n");
  770. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  771. if (rdev->family != CHIP_R200) {
  772. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  773. if (rdev->family == CHIP_R420 ||
  774. rdev->family == CHIP_R423 ||
  775. rdev->family == CHIP_RV410) {
  776. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  777. RADEON_TV_DAC_BGADJ_MASK |
  778. R420_TV_DAC_DACADJ_MASK |
  779. R420_TV_DAC_RDACPD |
  780. R420_TV_DAC_GDACPD |
  781. R420_TV_DAC_BDACPD |
  782. R420_TV_DAC_TVENABLE);
  783. } else {
  784. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  785. RADEON_TV_DAC_BGADJ_MASK |
  786. RADEON_TV_DAC_DACADJ_MASK |
  787. RADEON_TV_DAC_RDACPD |
  788. RADEON_TV_DAC_GDACPD |
  789. RADEON_TV_DAC_BDACPD);
  790. }
  791. /* FIXME TV */
  792. if (tv_dac) {
  793. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  794. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  795. RADEON_TV_DAC_NHOLD |
  796. RADEON_TV_DAC_STD_PS2 |
  797. tv_dac->ps2_tvdac_adj);
  798. } else
  799. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  800. RADEON_TV_DAC_NHOLD |
  801. RADEON_TV_DAC_STD_PS2);
  802. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  803. }
  804. if (ASIC_IS_R300(rdev)) {
  805. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  806. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  807. }
  808. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev))
  809. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  810. else
  811. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  812. if (rdev->family == CHIP_R200)
  813. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  814. if (is_tv) {
  815. uint32_t dac_cntl;
  816. dac_cntl = RREG32(RADEON_DAC_CNTL);
  817. dac_cntl &= ~RADEON_DAC_TVO_EN;
  818. WREG32(RADEON_DAC_CNTL, dac_cntl);
  819. if (ASIC_IS_R300(rdev))
  820. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  821. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  822. if (radeon_crtc->crtc_id == 0) {
  823. if (ASIC_IS_R300(rdev)) {
  824. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  825. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  826. RADEON_DISP_TV_SOURCE_CRTC);
  827. }
  828. if (rdev->family >= CHIP_R200) {
  829. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  830. } else {
  831. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  832. }
  833. } else {
  834. if (ASIC_IS_R300(rdev)) {
  835. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  836. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  837. }
  838. if (rdev->family >= CHIP_R200) {
  839. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  840. } else {
  841. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  842. }
  843. }
  844. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  845. } else {
  846. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  847. if (radeon_crtc->crtc_id == 0) {
  848. if (ASIC_IS_R300(rdev)) {
  849. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  850. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  851. } else if (rdev->family == CHIP_R200) {
  852. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  853. RADEON_FP2_DVO_RATE_SEL_SDR);
  854. } else
  855. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  856. } else {
  857. if (ASIC_IS_R300(rdev)) {
  858. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  859. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  860. } else if (rdev->family == CHIP_R200) {
  861. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  862. RADEON_FP2_DVO_RATE_SEL_SDR);
  863. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  864. } else
  865. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  866. }
  867. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  868. }
  869. if (ASIC_IS_R300(rdev)) {
  870. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  871. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  872. }
  873. if (rdev->family >= CHIP_R200)
  874. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  875. else
  876. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  877. if (rdev->family == CHIP_R200)
  878. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  879. if (is_tv)
  880. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  881. if (rdev->is_atom_bios)
  882. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  883. else
  884. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  885. }
  886. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  887. struct drm_connector *connector)
  888. {
  889. struct drm_device *dev = encoder->dev;
  890. struct radeon_device *rdev = dev->dev_private;
  891. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  892. uint32_t disp_output_cntl, gpiopad_a, tmp;
  893. bool found = false;
  894. /* save regs needed */
  895. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  896. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  897. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  898. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  899. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  900. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  901. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  902. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  903. WREG32(RADEON_CRTC2_GEN_CNTL,
  904. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  905. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  906. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  907. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  908. WREG32(RADEON_DAC_EXT_CNTL,
  909. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  910. RADEON_DAC2_FORCE_DATA_EN |
  911. RADEON_DAC_FORCE_DATA_SEL_RGB |
  912. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  913. WREG32(RADEON_TV_DAC_CNTL,
  914. RADEON_TV_DAC_STD_NTSC |
  915. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  916. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  917. RREG32(RADEON_TV_DAC_CNTL);
  918. mdelay(4);
  919. WREG32(RADEON_TV_DAC_CNTL,
  920. RADEON_TV_DAC_NBLANK |
  921. RADEON_TV_DAC_NHOLD |
  922. RADEON_TV_MONITOR_DETECT_EN |
  923. RADEON_TV_DAC_STD_NTSC |
  924. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  925. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  926. RREG32(RADEON_TV_DAC_CNTL);
  927. mdelay(6);
  928. tmp = RREG32(RADEON_TV_DAC_CNTL);
  929. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  930. found = true;
  931. DRM_DEBUG("S-video TV connection detected\n");
  932. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  933. found = true;
  934. DRM_DEBUG("Composite TV connection detected\n");
  935. }
  936. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  937. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  938. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  939. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  940. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  941. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  942. return found;
  943. }
  944. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  945. struct drm_connector *connector)
  946. {
  947. struct drm_device *dev = encoder->dev;
  948. struct radeon_device *rdev = dev->dev_private;
  949. uint32_t tv_dac_cntl, dac_cntl2;
  950. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  951. bool found = false;
  952. if (ASIC_IS_R300(rdev))
  953. return r300_legacy_tv_detect(encoder, connector);
  954. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  955. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  956. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  957. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  958. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  959. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  960. WREG32(RADEON_DAC_CNTL2, tmp);
  961. tmp = tv_master_cntl | RADEON_TV_ON;
  962. tmp &= ~(RADEON_TV_ASYNC_RST |
  963. RADEON_RESTART_PHASE_FIX |
  964. RADEON_CRT_FIFO_CE_EN |
  965. RADEON_TV_FIFO_CE_EN |
  966. RADEON_RE_SYNC_NOW_SEL_MASK);
  967. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  968. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  969. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  970. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  971. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  972. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  973. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  974. else
  975. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  976. WREG32(RADEON_TV_DAC_CNTL, tmp);
  977. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  978. RADEON_RED_MX_FORCE_DAC_DATA |
  979. RADEON_GRN_MX_FORCE_DAC_DATA |
  980. RADEON_BLU_MX_FORCE_DAC_DATA |
  981. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  982. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  983. mdelay(3);
  984. tmp = RREG32(RADEON_TV_DAC_CNTL);
  985. if (tmp & RADEON_TV_DAC_GDACDET) {
  986. found = true;
  987. DRM_DEBUG("S-video TV connection detected\n");
  988. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  989. found = true;
  990. DRM_DEBUG("Composite TV connection detected\n");
  991. }
  992. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  993. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  994. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  995. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  996. return found;
  997. }
  998. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  999. struct drm_connector *connector)
  1000. {
  1001. struct drm_device *dev = encoder->dev;
  1002. struct radeon_device *rdev = dev->dev_private;
  1003. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1004. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  1005. enum drm_connector_status found = connector_status_disconnected;
  1006. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1007. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  1008. bool color = true;
  1009. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  1010. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  1011. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  1012. bool tv_detect;
  1013. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1014. return connector_status_disconnected;
  1015. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1016. if (tv_detect && tv_dac)
  1017. found = connector_status_connected;
  1018. return found;
  1019. }
  1020. /* don't probe if the encoder is being used for something else not CRT related */
  1021. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1022. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1023. return connector_status_disconnected;
  1024. }
  1025. /* save the regs we need */
  1026. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1027. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  1028. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  1029. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  1030. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1031. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1032. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1033. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1034. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1035. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1036. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1037. if (ASIC_IS_R300(rdev))
  1038. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1039. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1040. tmp |= RADEON_CRTC2_CRT2_ON |
  1041. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1042. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1043. if (ASIC_IS_R300(rdev)) {
  1044. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1045. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1046. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1047. } else {
  1048. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1049. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1050. }
  1051. tmp = RADEON_TV_DAC_NBLANK |
  1052. RADEON_TV_DAC_NHOLD |
  1053. RADEON_TV_MONITOR_DETECT_EN |
  1054. RADEON_TV_DAC_STD_PS2;
  1055. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1056. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1057. RADEON_DAC2_FORCE_DATA_EN;
  1058. if (color)
  1059. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1060. else
  1061. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1062. if (ASIC_IS_R300(rdev))
  1063. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1064. else
  1065. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1066. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1067. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1068. WREG32(RADEON_DAC_CNTL2, tmp);
  1069. udelay(10000);
  1070. if (ASIC_IS_R300(rdev)) {
  1071. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1072. found = connector_status_connected;
  1073. } else {
  1074. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1075. found = connector_status_connected;
  1076. }
  1077. /* restore regs we used */
  1078. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1079. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1080. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1081. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1082. if (ASIC_IS_R300(rdev)) {
  1083. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1084. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1085. } else {
  1086. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1087. }
  1088. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1089. return found;
  1090. }
  1091. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1092. .dpms = radeon_legacy_tv_dac_dpms,
  1093. .mode_fixup = radeon_legacy_mode_fixup,
  1094. .prepare = radeon_legacy_tv_dac_prepare,
  1095. .mode_set = radeon_legacy_tv_dac_mode_set,
  1096. .commit = radeon_legacy_tv_dac_commit,
  1097. .detect = radeon_legacy_tv_dac_detect,
  1098. .disable = radeon_legacy_encoder_disable,
  1099. };
  1100. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1101. .destroy = radeon_enc_destroy,
  1102. };
  1103. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1104. {
  1105. struct drm_device *dev = encoder->base.dev;
  1106. struct radeon_device *rdev = dev->dev_private;
  1107. struct radeon_encoder_int_tmds *tmds = NULL;
  1108. bool ret;
  1109. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1110. if (!tmds)
  1111. return NULL;
  1112. if (rdev->is_atom_bios)
  1113. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1114. else
  1115. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1116. if (ret == false)
  1117. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1118. return tmds;
  1119. }
  1120. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1121. {
  1122. struct drm_device *dev = encoder->base.dev;
  1123. struct radeon_device *rdev = dev->dev_private;
  1124. struct radeon_encoder_ext_tmds *tmds = NULL;
  1125. bool ret;
  1126. if (rdev->is_atom_bios)
  1127. return NULL;
  1128. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1129. if (!tmds)
  1130. return NULL;
  1131. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1132. if (ret == false)
  1133. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1134. return tmds;
  1135. }
  1136. void
  1137. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1138. {
  1139. struct radeon_device *rdev = dev->dev_private;
  1140. struct drm_encoder *encoder;
  1141. struct radeon_encoder *radeon_encoder;
  1142. /* see if we already added it */
  1143. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1144. radeon_encoder = to_radeon_encoder(encoder);
  1145. if (radeon_encoder->encoder_id == encoder_id) {
  1146. radeon_encoder->devices |= supported_device;
  1147. return;
  1148. }
  1149. }
  1150. /* add a new one */
  1151. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1152. if (!radeon_encoder)
  1153. return;
  1154. encoder = &radeon_encoder->base;
  1155. if (rdev->flags & RADEON_SINGLE_CRTC)
  1156. encoder->possible_crtcs = 0x1;
  1157. else
  1158. encoder->possible_crtcs = 0x3;
  1159. radeon_encoder->enc_priv = NULL;
  1160. radeon_encoder->encoder_id = encoder_id;
  1161. radeon_encoder->devices = supported_device;
  1162. radeon_encoder->rmx_type = RMX_OFF;
  1163. switch (radeon_encoder->encoder_id) {
  1164. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1165. encoder->possible_crtcs = 0x1;
  1166. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1167. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1168. if (rdev->is_atom_bios)
  1169. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1170. else
  1171. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1172. radeon_encoder->rmx_type = RMX_FULL;
  1173. break;
  1174. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1175. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1176. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1177. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1178. break;
  1179. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1180. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1181. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1182. if (rdev->is_atom_bios)
  1183. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1184. else
  1185. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1186. break;
  1187. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1188. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1189. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1190. if (rdev->is_atom_bios)
  1191. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1192. else
  1193. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1194. break;
  1195. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1196. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1197. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1198. if (!rdev->is_atom_bios)
  1199. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1200. break;
  1201. }
  1202. }