radeon_i2c.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. /**
  31. * radeon_ddc_probe
  32. *
  33. */
  34. bool radeon_ddc_probe(struct radeon_connector *radeon_connector)
  35. {
  36. u8 out_buf[] = { 0x0, 0x0};
  37. u8 buf[2];
  38. int ret;
  39. struct i2c_msg msgs[] = {
  40. {
  41. .addr = 0x50,
  42. .flags = 0,
  43. .len = 1,
  44. .buf = out_buf,
  45. },
  46. {
  47. .addr = 0x50,
  48. .flags = I2C_M_RD,
  49. .len = 1,
  50. .buf = buf,
  51. }
  52. };
  53. ret = i2c_transfer(&radeon_connector->ddc_bus->adapter, msgs, 2);
  54. if (ret == 2)
  55. return true;
  56. return false;
  57. }
  58. static void radeon_i2c_do_lock(struct radeon_i2c_chan *i2c, int lock_state)
  59. {
  60. struct radeon_device *rdev = i2c->dev->dev_private;
  61. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  62. uint32_t temp;
  63. /* RV410 appears to have a bug where the hw i2c in reset
  64. * holds the i2c port in a bad state - switch hw i2c away before
  65. * doing DDC - do this for all r200s/r300s/r400s for safety sake
  66. */
  67. if (rec->hw_capable) {
  68. if ((rdev->family >= CHIP_R200) && !ASIC_IS_AVIVO(rdev)) {
  69. u32 reg;
  70. if (rdev->family >= CHIP_RV350)
  71. reg = RADEON_GPIO_MONID;
  72. else if ((rdev->family == CHIP_R300) ||
  73. (rdev->family == CHIP_R350))
  74. reg = RADEON_GPIO_DVI_DDC;
  75. else
  76. reg = RADEON_GPIO_CRT2_DDC;
  77. mutex_lock(&rdev->dc_hw_i2c_mutex);
  78. if (rec->a_clk_reg == reg) {
  79. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  80. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1)));
  81. } else {
  82. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  83. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3)));
  84. }
  85. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  86. }
  87. }
  88. /* clear the output pin values */
  89. temp = RREG32(rec->a_clk_reg) & ~rec->a_clk_mask;
  90. WREG32(rec->a_clk_reg, temp);
  91. temp = RREG32(rec->a_data_reg) & ~rec->a_data_mask;
  92. WREG32(rec->a_data_reg, temp);
  93. /* set the pins to input */
  94. temp = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  95. WREG32(rec->en_clk_reg, temp);
  96. temp = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  97. WREG32(rec->en_data_reg, temp);
  98. /* mask the gpio pins for software use */
  99. temp = RREG32(rec->mask_clk_reg);
  100. if (lock_state)
  101. temp |= rec->mask_clk_mask;
  102. else
  103. temp &= ~rec->mask_clk_mask;
  104. WREG32(rec->mask_clk_reg, temp);
  105. temp = RREG32(rec->mask_clk_reg);
  106. temp = RREG32(rec->mask_data_reg);
  107. if (lock_state)
  108. temp |= rec->mask_data_mask;
  109. else
  110. temp &= ~rec->mask_data_mask;
  111. WREG32(rec->mask_data_reg, temp);
  112. temp = RREG32(rec->mask_data_reg);
  113. }
  114. static int get_clock(void *i2c_priv)
  115. {
  116. struct radeon_i2c_chan *i2c = i2c_priv;
  117. struct radeon_device *rdev = i2c->dev->dev_private;
  118. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  119. uint32_t val;
  120. /* read the value off the pin */
  121. val = RREG32(rec->y_clk_reg);
  122. val &= rec->y_clk_mask;
  123. return (val != 0);
  124. }
  125. static int get_data(void *i2c_priv)
  126. {
  127. struct radeon_i2c_chan *i2c = i2c_priv;
  128. struct radeon_device *rdev = i2c->dev->dev_private;
  129. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  130. uint32_t val;
  131. /* read the value off the pin */
  132. val = RREG32(rec->y_data_reg);
  133. val &= rec->y_data_mask;
  134. return (val != 0);
  135. }
  136. static void set_clock(void *i2c_priv, int clock)
  137. {
  138. struct radeon_i2c_chan *i2c = i2c_priv;
  139. struct radeon_device *rdev = i2c->dev->dev_private;
  140. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  141. uint32_t val;
  142. /* set pin direction */
  143. val = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  144. val |= clock ? 0 : rec->en_clk_mask;
  145. WREG32(rec->en_clk_reg, val);
  146. }
  147. static void set_data(void *i2c_priv, int data)
  148. {
  149. struct radeon_i2c_chan *i2c = i2c_priv;
  150. struct radeon_device *rdev = i2c->dev->dev_private;
  151. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  152. uint32_t val;
  153. /* set pin direction */
  154. val = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  155. val |= data ? 0 : rec->en_data_mask;
  156. WREG32(rec->en_data_reg, val);
  157. }
  158. static u32 radeon_get_i2c_prescale(struct radeon_device *rdev)
  159. {
  160. struct radeon_pll *spll = &rdev->clock.spll;
  161. u32 sclk = radeon_get_engine_clock(rdev);
  162. u32 prescale = 0;
  163. u32 n, m;
  164. u8 loop;
  165. int i2c_clock;
  166. switch (rdev->family) {
  167. case CHIP_R100:
  168. case CHIP_RV100:
  169. case CHIP_RS100:
  170. case CHIP_RV200:
  171. case CHIP_RS200:
  172. case CHIP_R200:
  173. case CHIP_RV250:
  174. case CHIP_RS300:
  175. case CHIP_RV280:
  176. case CHIP_R300:
  177. case CHIP_R350:
  178. case CHIP_RV350:
  179. n = (spll->reference_freq) / (4 * 6);
  180. for (loop = 1; loop < 255; loop++) {
  181. if ((loop * (loop - 1)) > n)
  182. break;
  183. }
  184. m = loop - 1;
  185. prescale = m | (loop << 8);
  186. break;
  187. case CHIP_RV380:
  188. case CHIP_RS400:
  189. case CHIP_RS480:
  190. case CHIP_R420:
  191. case CHIP_R423:
  192. case CHIP_RV410:
  193. sclk = radeon_get_engine_clock(rdev);
  194. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  195. break;
  196. case CHIP_RS600:
  197. case CHIP_RS690:
  198. case CHIP_RS740:
  199. /* todo */
  200. break;
  201. case CHIP_RV515:
  202. case CHIP_R520:
  203. case CHIP_RV530:
  204. case CHIP_RV560:
  205. case CHIP_RV570:
  206. case CHIP_R580:
  207. i2c_clock = 50;
  208. sclk = radeon_get_engine_clock(rdev);
  209. if (rdev->family == CHIP_R520)
  210. prescale = (127 << 8) + ((sclk * 10) / (4 * 127 * i2c_clock));
  211. else
  212. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  213. break;
  214. case CHIP_R600:
  215. case CHIP_RV610:
  216. case CHIP_RV630:
  217. case CHIP_RV670:
  218. /* todo */
  219. break;
  220. case CHIP_RV620:
  221. case CHIP_RV635:
  222. case CHIP_RS780:
  223. case CHIP_RS880:
  224. case CHIP_RV770:
  225. case CHIP_RV730:
  226. case CHIP_RV710:
  227. case CHIP_RV740:
  228. /* todo */
  229. break;
  230. case CHIP_CEDAR:
  231. case CHIP_REDWOOD:
  232. case CHIP_JUNIPER:
  233. case CHIP_CYPRESS:
  234. case CHIP_HEMLOCK:
  235. /* todo */
  236. break;
  237. default:
  238. DRM_ERROR("i2c: unhandled radeon chip\n");
  239. break;
  240. }
  241. return prescale;
  242. }
  243. /* hw i2c engine for r1xx-4xx hardware
  244. * hw can buffer up to 15 bytes
  245. */
  246. static int r100_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  247. struct i2c_msg *msgs, int num)
  248. {
  249. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  250. struct radeon_device *rdev = i2c->dev->dev_private;
  251. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  252. struct i2c_msg *p;
  253. int i, j, k, ret = num;
  254. u32 prescale;
  255. u32 i2c_cntl_0, i2c_cntl_1, i2c_data;
  256. u32 tmp, reg;
  257. mutex_lock(&rdev->dc_hw_i2c_mutex);
  258. /* take the pm lock since we need a constant sclk */
  259. mutex_lock(&rdev->pm.mutex);
  260. prescale = radeon_get_i2c_prescale(rdev);
  261. reg = ((prescale << RADEON_I2C_PRESCALE_SHIFT) |
  262. RADEON_I2C_START |
  263. RADEON_I2C_STOP |
  264. RADEON_I2C_GO);
  265. if (rdev->is_atom_bios) {
  266. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  267. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  268. }
  269. if (rec->mm_i2c) {
  270. i2c_cntl_0 = RADEON_I2C_CNTL_0;
  271. i2c_cntl_1 = RADEON_I2C_CNTL_1;
  272. i2c_data = RADEON_I2C_DATA;
  273. } else {
  274. i2c_cntl_0 = RADEON_DVI_I2C_CNTL_0;
  275. i2c_cntl_1 = RADEON_DVI_I2C_CNTL_1;
  276. i2c_data = RADEON_DVI_I2C_DATA;
  277. switch (rdev->family) {
  278. case CHIP_R100:
  279. case CHIP_RV100:
  280. case CHIP_RS100:
  281. case CHIP_RV200:
  282. case CHIP_RS200:
  283. case CHIP_RS300:
  284. switch (rec->mask_clk_reg) {
  285. case RADEON_GPIO_DVI_DDC:
  286. /* no gpio select bit */
  287. break;
  288. default:
  289. DRM_ERROR("gpio not supported with hw i2c\n");
  290. ret = -EINVAL;
  291. goto done;
  292. }
  293. break;
  294. case CHIP_R200:
  295. /* only bit 4 on r200 */
  296. switch (rec->mask_clk_reg) {
  297. case RADEON_GPIO_DVI_DDC:
  298. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  299. break;
  300. case RADEON_GPIO_MONID:
  301. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  302. break;
  303. default:
  304. DRM_ERROR("gpio not supported with hw i2c\n");
  305. ret = -EINVAL;
  306. goto done;
  307. }
  308. break;
  309. case CHIP_RV250:
  310. case CHIP_RV280:
  311. /* bits 3 and 4 */
  312. switch (rec->mask_clk_reg) {
  313. case RADEON_GPIO_DVI_DDC:
  314. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  315. break;
  316. case RADEON_GPIO_VGA_DDC:
  317. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  318. break;
  319. case RADEON_GPIO_CRT2_DDC:
  320. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  321. break;
  322. default:
  323. DRM_ERROR("gpio not supported with hw i2c\n");
  324. ret = -EINVAL;
  325. goto done;
  326. }
  327. break;
  328. case CHIP_R300:
  329. case CHIP_R350:
  330. /* only bit 4 on r300/r350 */
  331. switch (rec->mask_clk_reg) {
  332. case RADEON_GPIO_VGA_DDC:
  333. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  334. break;
  335. case RADEON_GPIO_DVI_DDC:
  336. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  337. break;
  338. default:
  339. DRM_ERROR("gpio not supported with hw i2c\n");
  340. ret = -EINVAL;
  341. goto done;
  342. }
  343. break;
  344. case CHIP_RV350:
  345. case CHIP_RV380:
  346. case CHIP_R420:
  347. case CHIP_R423:
  348. case CHIP_RV410:
  349. case CHIP_RS400:
  350. case CHIP_RS480:
  351. /* bits 3 and 4 */
  352. switch (rec->mask_clk_reg) {
  353. case RADEON_GPIO_VGA_DDC:
  354. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  355. break;
  356. case RADEON_GPIO_DVI_DDC:
  357. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  358. break;
  359. case RADEON_GPIO_MONID:
  360. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  361. break;
  362. default:
  363. DRM_ERROR("gpio not supported with hw i2c\n");
  364. ret = -EINVAL;
  365. goto done;
  366. }
  367. break;
  368. default:
  369. DRM_ERROR("unsupported asic\n");
  370. ret = -EINVAL;
  371. goto done;
  372. break;
  373. }
  374. }
  375. /* check for bus probe */
  376. p = &msgs[0];
  377. if ((num == 1) && (p->len == 0)) {
  378. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  379. RADEON_I2C_NACK |
  380. RADEON_I2C_HALT |
  381. RADEON_I2C_SOFT_RST));
  382. WREG32(i2c_data, (p->addr << 1) & 0xff);
  383. WREG32(i2c_data, 0);
  384. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  385. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  386. RADEON_I2C_EN |
  387. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  388. WREG32(i2c_cntl_0, reg);
  389. for (k = 0; k < 32; k++) {
  390. udelay(10);
  391. tmp = RREG32(i2c_cntl_0);
  392. if (tmp & RADEON_I2C_GO)
  393. continue;
  394. tmp = RREG32(i2c_cntl_0);
  395. if (tmp & RADEON_I2C_DONE)
  396. break;
  397. else {
  398. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  399. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  400. ret = -EIO;
  401. goto done;
  402. }
  403. }
  404. goto done;
  405. }
  406. for (i = 0; i < num; i++) {
  407. p = &msgs[i];
  408. for (j = 0; j < p->len; j++) {
  409. if (p->flags & I2C_M_RD) {
  410. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  411. RADEON_I2C_NACK |
  412. RADEON_I2C_HALT |
  413. RADEON_I2C_SOFT_RST));
  414. WREG32(i2c_data, ((p->addr << 1) & 0xff) | 0x1);
  415. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  416. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  417. RADEON_I2C_EN |
  418. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  419. WREG32(i2c_cntl_0, reg | RADEON_I2C_RECEIVE);
  420. for (k = 0; k < 32; k++) {
  421. udelay(10);
  422. tmp = RREG32(i2c_cntl_0);
  423. if (tmp & RADEON_I2C_GO)
  424. continue;
  425. tmp = RREG32(i2c_cntl_0);
  426. if (tmp & RADEON_I2C_DONE)
  427. break;
  428. else {
  429. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  430. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  431. ret = -EIO;
  432. goto done;
  433. }
  434. }
  435. p->buf[j] = RREG32(i2c_data) & 0xff;
  436. } else {
  437. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  438. RADEON_I2C_NACK |
  439. RADEON_I2C_HALT |
  440. RADEON_I2C_SOFT_RST));
  441. WREG32(i2c_data, (p->addr << 1) & 0xff);
  442. WREG32(i2c_data, p->buf[j]);
  443. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  444. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  445. RADEON_I2C_EN |
  446. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  447. WREG32(i2c_cntl_0, reg);
  448. for (k = 0; k < 32; k++) {
  449. udelay(10);
  450. tmp = RREG32(i2c_cntl_0);
  451. if (tmp & RADEON_I2C_GO)
  452. continue;
  453. tmp = RREG32(i2c_cntl_0);
  454. if (tmp & RADEON_I2C_DONE)
  455. break;
  456. else {
  457. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  458. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  459. ret = -EIO;
  460. goto done;
  461. }
  462. }
  463. }
  464. }
  465. }
  466. done:
  467. WREG32(i2c_cntl_0, 0);
  468. WREG32(i2c_cntl_1, 0);
  469. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  470. RADEON_I2C_NACK |
  471. RADEON_I2C_HALT |
  472. RADEON_I2C_SOFT_RST));
  473. if (rdev->is_atom_bios) {
  474. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  475. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  476. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  477. }
  478. mutex_unlock(&rdev->pm.mutex);
  479. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  480. return ret;
  481. }
  482. /* hw i2c engine for r5xx hardware
  483. * hw can buffer up to 15 bytes
  484. */
  485. static int r500_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  486. struct i2c_msg *msgs, int num)
  487. {
  488. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  489. struct radeon_device *rdev = i2c->dev->dev_private;
  490. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  491. struct i2c_msg *p;
  492. int i, j, remaining, current_count, buffer_offset, ret = num;
  493. u32 prescale;
  494. u32 tmp, reg;
  495. u32 saved1, saved2;
  496. mutex_lock(&rdev->dc_hw_i2c_mutex);
  497. /* take the pm lock since we need a constant sclk */
  498. mutex_lock(&rdev->pm.mutex);
  499. prescale = radeon_get_i2c_prescale(rdev);
  500. /* clear gpio mask bits */
  501. tmp = RREG32(rec->mask_clk_reg);
  502. tmp &= ~rec->mask_clk_mask;
  503. WREG32(rec->mask_clk_reg, tmp);
  504. tmp = RREG32(rec->mask_clk_reg);
  505. tmp = RREG32(rec->mask_data_reg);
  506. tmp &= ~rec->mask_data_mask;
  507. WREG32(rec->mask_data_reg, tmp);
  508. tmp = RREG32(rec->mask_data_reg);
  509. /* clear pin values */
  510. tmp = RREG32(rec->a_clk_reg);
  511. tmp &= ~rec->a_clk_mask;
  512. WREG32(rec->a_clk_reg, tmp);
  513. tmp = RREG32(rec->a_clk_reg);
  514. tmp = RREG32(rec->a_data_reg);
  515. tmp &= ~rec->a_data_mask;
  516. WREG32(rec->a_data_reg, tmp);
  517. tmp = RREG32(rec->a_data_reg);
  518. /* set the pins to input */
  519. tmp = RREG32(rec->en_clk_reg);
  520. tmp &= ~rec->en_clk_mask;
  521. WREG32(rec->en_clk_reg, tmp);
  522. tmp = RREG32(rec->en_clk_reg);
  523. tmp = RREG32(rec->en_data_reg);
  524. tmp &= ~rec->en_data_mask;
  525. WREG32(rec->en_data_reg, tmp);
  526. tmp = RREG32(rec->en_data_reg);
  527. /* */
  528. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  529. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  530. saved1 = RREG32(AVIVO_DC_I2C_CONTROL1);
  531. saved2 = RREG32(0x494);
  532. WREG32(0x494, saved2 | 0x1);
  533. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_WANTS_TO_USE_I2C);
  534. for (i = 0; i < 50; i++) {
  535. udelay(1);
  536. if (RREG32(AVIVO_DC_I2C_ARBITRATION) & AVIVO_DC_I2C_SW_CAN_USE_I2C)
  537. break;
  538. }
  539. if (i == 50) {
  540. DRM_ERROR("failed to get i2c bus\n");
  541. ret = -EBUSY;
  542. goto done;
  543. }
  544. reg = AVIVO_DC_I2C_START | AVIVO_DC_I2C_STOP | AVIVO_DC_I2C_EN;
  545. switch (rec->mask_clk_reg) {
  546. case AVIVO_DC_GPIO_DDC1_MASK:
  547. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC1);
  548. break;
  549. case AVIVO_DC_GPIO_DDC2_MASK:
  550. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC2);
  551. break;
  552. case AVIVO_DC_GPIO_DDC3_MASK:
  553. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC3);
  554. break;
  555. default:
  556. DRM_ERROR("gpio not supported with hw i2c\n");
  557. ret = -EINVAL;
  558. goto done;
  559. }
  560. /* check for bus probe */
  561. p = &msgs[0];
  562. if ((num == 1) && (p->len == 0)) {
  563. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  564. AVIVO_DC_I2C_NACK |
  565. AVIVO_DC_I2C_HALT));
  566. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  567. udelay(1);
  568. WREG32(AVIVO_DC_I2C_RESET, 0);
  569. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  570. WREG32(AVIVO_DC_I2C_DATA, 0);
  571. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  572. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  573. AVIVO_DC_I2C_DATA_COUNT(1) |
  574. (prescale << 16)));
  575. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  576. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  577. for (j = 0; j < 200; j++) {
  578. udelay(50);
  579. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  580. if (tmp & AVIVO_DC_I2C_GO)
  581. continue;
  582. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  583. if (tmp & AVIVO_DC_I2C_DONE)
  584. break;
  585. else {
  586. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  587. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  588. ret = -EIO;
  589. goto done;
  590. }
  591. }
  592. goto done;
  593. }
  594. for (i = 0; i < num; i++) {
  595. p = &msgs[i];
  596. remaining = p->len;
  597. buffer_offset = 0;
  598. if (p->flags & I2C_M_RD) {
  599. while (remaining) {
  600. if (remaining > 15)
  601. current_count = 15;
  602. else
  603. current_count = remaining;
  604. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  605. AVIVO_DC_I2C_NACK |
  606. AVIVO_DC_I2C_HALT));
  607. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  608. udelay(1);
  609. WREG32(AVIVO_DC_I2C_RESET, 0);
  610. WREG32(AVIVO_DC_I2C_DATA, ((p->addr << 1) & 0xff) | 0x1);
  611. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  612. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  613. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  614. (prescale << 16)));
  615. WREG32(AVIVO_DC_I2C_CONTROL1, reg | AVIVO_DC_I2C_RECEIVE);
  616. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  617. for (j = 0; j < 200; j++) {
  618. udelay(50);
  619. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  620. if (tmp & AVIVO_DC_I2C_GO)
  621. continue;
  622. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  623. if (tmp & AVIVO_DC_I2C_DONE)
  624. break;
  625. else {
  626. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  627. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  628. ret = -EIO;
  629. goto done;
  630. }
  631. }
  632. for (j = 0; j < current_count; j++)
  633. p->buf[buffer_offset + j] = RREG32(AVIVO_DC_I2C_DATA) & 0xff;
  634. remaining -= current_count;
  635. buffer_offset += current_count;
  636. }
  637. } else {
  638. while (remaining) {
  639. if (remaining > 15)
  640. current_count = 15;
  641. else
  642. current_count = remaining;
  643. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  644. AVIVO_DC_I2C_NACK |
  645. AVIVO_DC_I2C_HALT));
  646. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  647. udelay(1);
  648. WREG32(AVIVO_DC_I2C_RESET, 0);
  649. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  650. for (j = 0; j < current_count; j++)
  651. WREG32(AVIVO_DC_I2C_DATA, p->buf[buffer_offset + j]);
  652. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  653. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  654. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  655. (prescale << 16)));
  656. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  657. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  658. for (j = 0; j < 200; j++) {
  659. udelay(50);
  660. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  661. if (tmp & AVIVO_DC_I2C_GO)
  662. continue;
  663. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  664. if (tmp & AVIVO_DC_I2C_DONE)
  665. break;
  666. else {
  667. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  668. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  669. ret = -EIO;
  670. goto done;
  671. }
  672. }
  673. remaining -= current_count;
  674. buffer_offset += current_count;
  675. }
  676. }
  677. }
  678. done:
  679. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  680. AVIVO_DC_I2C_NACK |
  681. AVIVO_DC_I2C_HALT));
  682. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  683. udelay(1);
  684. WREG32(AVIVO_DC_I2C_RESET, 0);
  685. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_DONE_USING_I2C);
  686. WREG32(AVIVO_DC_I2C_CONTROL1, saved1);
  687. WREG32(0x494, saved2);
  688. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  689. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  690. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  691. mutex_unlock(&rdev->pm.mutex);
  692. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  693. return ret;
  694. }
  695. static int radeon_sw_i2c_xfer(struct i2c_adapter *i2c_adap,
  696. struct i2c_msg *msgs, int num)
  697. {
  698. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  699. int ret;
  700. radeon_i2c_do_lock(i2c, 1);
  701. ret = i2c_transfer(&i2c->algo.radeon.bit_adapter, msgs, num);
  702. radeon_i2c_do_lock(i2c, 0);
  703. return ret;
  704. }
  705. static int radeon_i2c_xfer(struct i2c_adapter *i2c_adap,
  706. struct i2c_msg *msgs, int num)
  707. {
  708. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  709. struct radeon_device *rdev = i2c->dev->dev_private;
  710. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  711. int ret;
  712. switch (rdev->family) {
  713. case CHIP_R100:
  714. case CHIP_RV100:
  715. case CHIP_RS100:
  716. case CHIP_RV200:
  717. case CHIP_RS200:
  718. case CHIP_R200:
  719. case CHIP_RV250:
  720. case CHIP_RS300:
  721. case CHIP_RV280:
  722. case CHIP_R300:
  723. case CHIP_R350:
  724. case CHIP_RV350:
  725. case CHIP_RV380:
  726. case CHIP_R420:
  727. case CHIP_R423:
  728. case CHIP_RV410:
  729. case CHIP_RS400:
  730. case CHIP_RS480:
  731. if (rec->hw_capable)
  732. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  733. else
  734. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  735. break;
  736. case CHIP_RS600:
  737. case CHIP_RS690:
  738. case CHIP_RS740:
  739. /* XXX fill in hw i2c implementation */
  740. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  741. break;
  742. case CHIP_RV515:
  743. case CHIP_R520:
  744. case CHIP_RV530:
  745. case CHIP_RV560:
  746. case CHIP_RV570:
  747. case CHIP_R580:
  748. if (rec->hw_capable) {
  749. if (rec->mm_i2c)
  750. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  751. else
  752. ret = r500_hw_i2c_xfer(i2c_adap, msgs, num);
  753. } else
  754. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  755. break;
  756. case CHIP_R600:
  757. case CHIP_RV610:
  758. case CHIP_RV630:
  759. case CHIP_RV670:
  760. /* XXX fill in hw i2c implementation */
  761. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  762. break;
  763. case CHIP_RV620:
  764. case CHIP_RV635:
  765. case CHIP_RS780:
  766. case CHIP_RS880:
  767. case CHIP_RV770:
  768. case CHIP_RV730:
  769. case CHIP_RV710:
  770. case CHIP_RV740:
  771. /* XXX fill in hw i2c implementation */
  772. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  773. break;
  774. case CHIP_CEDAR:
  775. case CHIP_REDWOOD:
  776. case CHIP_JUNIPER:
  777. case CHIP_CYPRESS:
  778. case CHIP_HEMLOCK:
  779. /* XXX fill in hw i2c implementation */
  780. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  781. break;
  782. default:
  783. DRM_ERROR("i2c: unhandled radeon chip\n");
  784. ret = -EIO;
  785. break;
  786. }
  787. return ret;
  788. }
  789. static u32 radeon_i2c_func(struct i2c_adapter *adap)
  790. {
  791. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  792. }
  793. static const struct i2c_algorithm radeon_i2c_algo = {
  794. .master_xfer = radeon_i2c_xfer,
  795. .functionality = radeon_i2c_func,
  796. };
  797. struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  798. struct radeon_i2c_bus_rec *rec,
  799. const char *name)
  800. {
  801. struct radeon_i2c_chan *i2c;
  802. int ret;
  803. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  804. if (i2c == NULL)
  805. return NULL;
  806. /* set the internal bit adapter */
  807. i2c->algo.radeon.bit_adapter.owner = THIS_MODULE;
  808. i2c_set_adapdata(&i2c->algo.radeon.bit_adapter, i2c);
  809. sprintf(i2c->algo.radeon.bit_adapter.name, "Radeon internal i2c bit bus %s", name);
  810. i2c->algo.radeon.bit_adapter.algo_data = &i2c->algo.radeon.bit_data;
  811. i2c->algo.radeon.bit_data.setsda = set_data;
  812. i2c->algo.radeon.bit_data.setscl = set_clock;
  813. i2c->algo.radeon.bit_data.getsda = get_data;
  814. i2c->algo.radeon.bit_data.getscl = get_clock;
  815. i2c->algo.radeon.bit_data.udelay = 20;
  816. /* vesa says 2.2 ms is enough, 1 jiffy doesn't seem to always
  817. * make this, 2 jiffies is a lot more reliable */
  818. i2c->algo.radeon.bit_data.timeout = 2;
  819. i2c->algo.radeon.bit_data.data = i2c;
  820. ret = i2c_bit_add_bus(&i2c->algo.radeon.bit_adapter);
  821. if (ret) {
  822. DRM_ERROR("Failed to register internal bit i2c %s\n", name);
  823. goto out_free;
  824. }
  825. /* set the radeon i2c adapter */
  826. i2c->dev = dev;
  827. i2c->rec = *rec;
  828. i2c->adapter.owner = THIS_MODULE;
  829. i2c_set_adapdata(&i2c->adapter, i2c);
  830. sprintf(i2c->adapter.name, "Radeon i2c %s", name);
  831. i2c->adapter.algo_data = &i2c->algo.radeon;
  832. i2c->adapter.algo = &radeon_i2c_algo;
  833. ret = i2c_add_adapter(&i2c->adapter);
  834. if (ret) {
  835. DRM_ERROR("Failed to register i2c %s\n", name);
  836. goto out_free;
  837. }
  838. return i2c;
  839. out_free:
  840. kfree(i2c);
  841. return NULL;
  842. }
  843. struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  844. struct radeon_i2c_bus_rec *rec,
  845. const char *name)
  846. {
  847. struct radeon_i2c_chan *i2c;
  848. int ret;
  849. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  850. if (i2c == NULL)
  851. return NULL;
  852. i2c->rec = *rec;
  853. i2c->adapter.owner = THIS_MODULE;
  854. i2c->dev = dev;
  855. i2c_set_adapdata(&i2c->adapter, i2c);
  856. i2c->adapter.algo_data = &i2c->algo.dp;
  857. i2c->algo.dp.aux_ch = radeon_dp_i2c_aux_ch;
  858. i2c->algo.dp.address = 0;
  859. ret = i2c_dp_aux_add_bus(&i2c->adapter);
  860. if (ret) {
  861. DRM_INFO("Failed to register i2c %s\n", name);
  862. goto out_free;
  863. }
  864. return i2c;
  865. out_free:
  866. kfree(i2c);
  867. return NULL;
  868. }
  869. void radeon_i2c_destroy(struct radeon_i2c_chan *i2c)
  870. {
  871. if (!i2c)
  872. return;
  873. i2c_del_adapter(&i2c->algo.radeon.bit_adapter);
  874. i2c_del_adapter(&i2c->adapter);
  875. kfree(i2c);
  876. }
  877. void radeon_i2c_destroy_dp(struct radeon_i2c_chan *i2c)
  878. {
  879. if (!i2c)
  880. return;
  881. i2c_del_adapter(&i2c->adapter);
  882. kfree(i2c);
  883. }
  884. struct drm_encoder *radeon_best_encoder(struct drm_connector *connector)
  885. {
  886. return NULL;
  887. }
  888. void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  889. u8 slave_addr,
  890. u8 addr,
  891. u8 *val)
  892. {
  893. u8 out_buf[2];
  894. u8 in_buf[2];
  895. struct i2c_msg msgs[] = {
  896. {
  897. .addr = slave_addr,
  898. .flags = 0,
  899. .len = 1,
  900. .buf = out_buf,
  901. },
  902. {
  903. .addr = slave_addr,
  904. .flags = I2C_M_RD,
  905. .len = 1,
  906. .buf = in_buf,
  907. }
  908. };
  909. out_buf[0] = addr;
  910. out_buf[1] = 0;
  911. if (i2c_transfer(&i2c_bus->adapter, msgs, 2) == 2) {
  912. *val = in_buf[0];
  913. DRM_DEBUG("val = 0x%02x\n", *val);
  914. } else {
  915. DRM_ERROR("i2c 0x%02x 0x%02x read failed\n",
  916. addr, *val);
  917. }
  918. }
  919. void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c_bus,
  920. u8 slave_addr,
  921. u8 addr,
  922. u8 val)
  923. {
  924. uint8_t out_buf[2];
  925. struct i2c_msg msg = {
  926. .addr = slave_addr,
  927. .flags = 0,
  928. .len = 2,
  929. .buf = out_buf,
  930. };
  931. out_buf[0] = addr;
  932. out_buf[1] = val;
  933. if (i2c_transfer(&i2c_bus->adapter, &msg, 1) != 1)
  934. DRM_ERROR("i2c 0x%02x 0x%02x write failed\n",
  935. addr, val);
  936. }