radeon_encoders.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  93. else
  94. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  102. else*/
  103. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  109. else
  110. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  117. else
  118. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  127. else
  128. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  138. else
  139. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. static struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. static struct radeon_connector_atom_dig *
  214. radeon_get_atom_connector_priv_from_encoder(struct drm_encoder *encoder)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_device *rdev = dev->dev_private;
  218. struct drm_connector *connector;
  219. struct radeon_connector *radeon_connector;
  220. struct radeon_connector_atom_dig *dig_connector;
  221. if (!rdev->is_atom_bios)
  222. return NULL;
  223. connector = radeon_get_connector_for_encoder(encoder);
  224. if (!connector)
  225. return NULL;
  226. radeon_connector = to_radeon_connector(connector);
  227. if (!radeon_connector->con_priv)
  228. return NULL;
  229. dig_connector = radeon_connector->con_priv;
  230. return dig_connector;
  231. }
  232. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  233. struct drm_display_mode *mode,
  234. struct drm_display_mode *adjusted_mode)
  235. {
  236. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  237. struct drm_device *dev = encoder->dev;
  238. struct radeon_device *rdev = dev->dev_private;
  239. /* adjust pm to upcoming mode change */
  240. radeon_pm_compute_clocks(rdev);
  241. /* set the active encoder to connector routing */
  242. radeon_encoder_set_active_device(encoder);
  243. drm_mode_set_crtcinfo(adjusted_mode, 0);
  244. /* hw bug */
  245. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  246. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  247. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  248. /* get the native mode for LVDS */
  249. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  250. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  251. int mode_id = adjusted_mode->base.id;
  252. *adjusted_mode = *native_mode;
  253. if (!ASIC_IS_AVIVO(rdev)) {
  254. adjusted_mode->hdisplay = mode->hdisplay;
  255. adjusted_mode->vdisplay = mode->vdisplay;
  256. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  257. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  258. }
  259. adjusted_mode->base.id = mode_id;
  260. }
  261. /* get the native mode for TV */
  262. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  263. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  264. if (tv_dac) {
  265. if (tv_dac->tv_std == TV_STD_NTSC ||
  266. tv_dac->tv_std == TV_STD_NTSC_J ||
  267. tv_dac->tv_std == TV_STD_PAL_M)
  268. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  269. else
  270. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  271. }
  272. }
  273. if (ASIC_IS_DCE3(rdev) &&
  274. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT))) {
  275. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  276. radeon_dp_set_link_config(connector, mode);
  277. }
  278. return true;
  279. }
  280. static void
  281. atombios_dac_setup(struct drm_encoder *encoder, int action)
  282. {
  283. struct drm_device *dev = encoder->dev;
  284. struct radeon_device *rdev = dev->dev_private;
  285. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  286. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  287. int index = 0, num = 0;
  288. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  289. enum radeon_tv_std tv_std = TV_STD_NTSC;
  290. if (dac_info->tv_std)
  291. tv_std = dac_info->tv_std;
  292. memset(&args, 0, sizeof(args));
  293. switch (radeon_encoder->encoder_id) {
  294. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  295. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  296. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  297. num = 1;
  298. break;
  299. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  300. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  301. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  302. num = 2;
  303. break;
  304. }
  305. args.ucAction = action;
  306. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  307. args.ucDacStandard = ATOM_DAC1_PS2;
  308. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  309. args.ucDacStandard = ATOM_DAC1_CV;
  310. else {
  311. switch (tv_std) {
  312. case TV_STD_PAL:
  313. case TV_STD_PAL_M:
  314. case TV_STD_SCART_PAL:
  315. case TV_STD_SECAM:
  316. case TV_STD_PAL_CN:
  317. args.ucDacStandard = ATOM_DAC1_PAL;
  318. break;
  319. case TV_STD_NTSC:
  320. case TV_STD_NTSC_J:
  321. case TV_STD_PAL_60:
  322. default:
  323. args.ucDacStandard = ATOM_DAC1_NTSC;
  324. break;
  325. }
  326. }
  327. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  328. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  329. }
  330. static void
  331. atombios_tv_setup(struct drm_encoder *encoder, int action)
  332. {
  333. struct drm_device *dev = encoder->dev;
  334. struct radeon_device *rdev = dev->dev_private;
  335. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  336. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  337. int index = 0;
  338. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  339. enum radeon_tv_std tv_std = TV_STD_NTSC;
  340. if (dac_info->tv_std)
  341. tv_std = dac_info->tv_std;
  342. memset(&args, 0, sizeof(args));
  343. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  344. args.sTVEncoder.ucAction = action;
  345. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  346. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  347. else {
  348. switch (tv_std) {
  349. case TV_STD_NTSC:
  350. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  351. break;
  352. case TV_STD_PAL:
  353. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  354. break;
  355. case TV_STD_PAL_M:
  356. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  357. break;
  358. case TV_STD_PAL_60:
  359. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  360. break;
  361. case TV_STD_NTSC_J:
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  363. break;
  364. case TV_STD_SCART_PAL:
  365. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  366. break;
  367. case TV_STD_SECAM:
  368. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  369. break;
  370. case TV_STD_PAL_CN:
  371. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  372. break;
  373. default:
  374. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  375. break;
  376. }
  377. }
  378. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  379. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  380. }
  381. void
  382. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  383. {
  384. struct drm_device *dev = encoder->dev;
  385. struct radeon_device *rdev = dev->dev_private;
  386. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  387. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  388. int index = 0;
  389. memset(&args, 0, sizeof(args));
  390. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  391. args.sXTmdsEncoder.ucEnable = action;
  392. if (radeon_encoder->pixel_clock > 165000)
  393. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  394. /*if (pScrn->rgbBits == 8)*/
  395. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  396. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  397. }
  398. static void
  399. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  400. {
  401. struct drm_device *dev = encoder->dev;
  402. struct radeon_device *rdev = dev->dev_private;
  403. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  404. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  405. int index = 0;
  406. memset(&args, 0, sizeof(args));
  407. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  408. args.sDVOEncoder.ucAction = action;
  409. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  410. if (radeon_encoder->pixel_clock > 165000)
  411. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  412. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  413. }
  414. union lvds_encoder_control {
  415. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  416. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  417. };
  418. void
  419. atombios_digital_setup(struct drm_encoder *encoder, int action)
  420. {
  421. struct drm_device *dev = encoder->dev;
  422. struct radeon_device *rdev = dev->dev_private;
  423. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  424. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  425. struct radeon_connector_atom_dig *dig_connector =
  426. radeon_get_atom_connector_priv_from_encoder(encoder);
  427. union lvds_encoder_control args;
  428. int index = 0;
  429. int hdmi_detected = 0;
  430. uint8_t frev, crev;
  431. if (!dig || !dig_connector)
  432. return;
  433. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  434. hdmi_detected = 1;
  435. memset(&args, 0, sizeof(args));
  436. switch (radeon_encoder->encoder_id) {
  437. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  438. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  439. break;
  440. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  441. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  442. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  443. break;
  444. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  445. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  446. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  447. else
  448. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  449. break;
  450. }
  451. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  452. switch (frev) {
  453. case 1:
  454. case 2:
  455. switch (crev) {
  456. case 1:
  457. args.v1.ucMisc = 0;
  458. args.v1.ucAction = action;
  459. if (hdmi_detected)
  460. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  461. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  462. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  463. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  464. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  465. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  466. args.v1.ucMisc |= (1 << 1);
  467. } else {
  468. if (dig_connector->linkb)
  469. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  470. if (radeon_encoder->pixel_clock > 165000)
  471. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  472. /*if (pScrn->rgbBits == 8) */
  473. args.v1.ucMisc |= (1 << 1);
  474. }
  475. break;
  476. case 2:
  477. case 3:
  478. args.v2.ucMisc = 0;
  479. args.v2.ucAction = action;
  480. if (crev == 3) {
  481. if (dig->coherent_mode)
  482. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  483. }
  484. if (hdmi_detected)
  485. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  486. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  487. args.v2.ucTruncate = 0;
  488. args.v2.ucSpatial = 0;
  489. args.v2.ucTemporal = 0;
  490. args.v2.ucFRC = 0;
  491. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  492. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  493. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  494. if (dig->lvds_misc & ATOM_PANEL_MISC_SPATIAL) {
  495. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  496. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  497. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  498. }
  499. if (dig->lvds_misc & ATOM_PANEL_MISC_TEMPORAL) {
  500. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  501. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  502. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  503. if (((dig->lvds_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  504. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  505. }
  506. } else {
  507. if (dig_connector->linkb)
  508. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  509. if (radeon_encoder->pixel_clock > 165000)
  510. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  511. }
  512. break;
  513. default:
  514. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  515. break;
  516. }
  517. break;
  518. default:
  519. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  520. break;
  521. }
  522. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  523. r600_hdmi_enable(encoder, hdmi_detected);
  524. }
  525. int
  526. atombios_get_encoder_mode(struct drm_encoder *encoder)
  527. {
  528. struct drm_connector *connector;
  529. struct radeon_connector *radeon_connector;
  530. struct radeon_connector_atom_dig *dig_connector;
  531. connector = radeon_get_connector_for_encoder(encoder);
  532. if (!connector)
  533. return 0;
  534. radeon_connector = to_radeon_connector(connector);
  535. switch (connector->connector_type) {
  536. case DRM_MODE_CONNECTOR_DVII:
  537. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  538. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  539. return ATOM_ENCODER_MODE_HDMI;
  540. else if (radeon_connector->use_digital)
  541. return ATOM_ENCODER_MODE_DVI;
  542. else
  543. return ATOM_ENCODER_MODE_CRT;
  544. break;
  545. case DRM_MODE_CONNECTOR_DVID:
  546. case DRM_MODE_CONNECTOR_HDMIA:
  547. default:
  548. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  549. return ATOM_ENCODER_MODE_HDMI;
  550. else
  551. return ATOM_ENCODER_MODE_DVI;
  552. break;
  553. case DRM_MODE_CONNECTOR_LVDS:
  554. return ATOM_ENCODER_MODE_LVDS;
  555. break;
  556. case DRM_MODE_CONNECTOR_DisplayPort:
  557. case DRM_MODE_CONNECTOR_eDP:
  558. dig_connector = radeon_connector->con_priv;
  559. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  560. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  561. return ATOM_ENCODER_MODE_DP;
  562. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  563. return ATOM_ENCODER_MODE_HDMI;
  564. else
  565. return ATOM_ENCODER_MODE_DVI;
  566. break;
  567. case DRM_MODE_CONNECTOR_DVIA:
  568. case DRM_MODE_CONNECTOR_VGA:
  569. return ATOM_ENCODER_MODE_CRT;
  570. break;
  571. case DRM_MODE_CONNECTOR_Composite:
  572. case DRM_MODE_CONNECTOR_SVIDEO:
  573. case DRM_MODE_CONNECTOR_9PinDIN:
  574. /* fix me */
  575. return ATOM_ENCODER_MODE_TV;
  576. /*return ATOM_ENCODER_MODE_CV;*/
  577. break;
  578. }
  579. }
  580. /*
  581. * DIG Encoder/Transmitter Setup
  582. *
  583. * DCE 3.0/3.1
  584. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  585. * Supports up to 3 digital outputs
  586. * - 2 DIG encoder blocks.
  587. * DIG1 can drive UNIPHY link A or link B
  588. * DIG2 can drive UNIPHY link B or LVTMA
  589. *
  590. * DCE 3.2
  591. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  592. * Supports up to 5 digital outputs
  593. * - 2 DIG encoder blocks.
  594. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  595. *
  596. * DCE 4.0
  597. * - 3 DIG transmitter blocks UNPHY0/1/2 (links A and B).
  598. * Supports up to 6 digital outputs
  599. * - 6 DIG encoder blocks.
  600. * - DIG to PHY mapping is hardcoded
  601. * DIG1 drives UNIPHY0 link A, A+B
  602. * DIG2 drives UNIPHY0 link B
  603. * DIG3 drives UNIPHY1 link A, A+B
  604. * DIG4 drives UNIPHY1 link B
  605. * DIG5 drives UNIPHY2 link A, A+B
  606. * DIG6 drives UNIPHY2 link B
  607. *
  608. * Routing
  609. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  610. * Examples:
  611. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  612. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  613. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  614. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  615. */
  616. union dig_encoder_control {
  617. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  618. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  619. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  620. };
  621. void
  622. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  623. {
  624. struct drm_device *dev = encoder->dev;
  625. struct radeon_device *rdev = dev->dev_private;
  626. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  627. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  628. struct radeon_connector_atom_dig *dig_connector =
  629. radeon_get_atom_connector_priv_from_encoder(encoder);
  630. union dig_encoder_control args;
  631. int index = 0, num = 0;
  632. uint8_t frev, crev;
  633. if (!dig || !dig_connector)
  634. return;
  635. memset(&args, 0, sizeof(args));
  636. if (ASIC_IS_DCE4(rdev))
  637. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  638. else {
  639. if (dig->dig_encoder)
  640. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  641. else
  642. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  643. }
  644. num = dig->dig_encoder + 1;
  645. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  646. args.v1.ucAction = action;
  647. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  648. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  649. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  650. if (dig_connector->dp_clock == 270000)
  651. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  652. args.v1.ucLaneNum = dig_connector->dp_lane_count;
  653. } else if (radeon_encoder->pixel_clock > 165000)
  654. args.v1.ucLaneNum = 8;
  655. else
  656. args.v1.ucLaneNum = 4;
  657. if (ASIC_IS_DCE4(rdev)) {
  658. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  659. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  660. } else {
  661. switch (radeon_encoder->encoder_id) {
  662. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  663. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  664. break;
  665. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  666. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  667. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  668. break;
  669. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  670. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  671. break;
  672. }
  673. if (dig_connector->linkb)
  674. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  675. else
  676. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  677. }
  678. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  679. }
  680. union dig_transmitter_control {
  681. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  682. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  683. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  684. };
  685. void
  686. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  687. {
  688. struct drm_device *dev = encoder->dev;
  689. struct radeon_device *rdev = dev->dev_private;
  690. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  691. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  692. struct radeon_connector_atom_dig *dig_connector =
  693. radeon_get_atom_connector_priv_from_encoder(encoder);
  694. struct drm_connector *connector;
  695. struct radeon_connector *radeon_connector;
  696. union dig_transmitter_control args;
  697. int index = 0, num = 0;
  698. uint8_t frev, crev;
  699. bool is_dp = false;
  700. int pll_id = 0;
  701. if (!dig || !dig_connector)
  702. return;
  703. connector = radeon_get_connector_for_encoder(encoder);
  704. radeon_connector = to_radeon_connector(connector);
  705. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  706. is_dp = true;
  707. memset(&args, 0, sizeof(args));
  708. if (ASIC_IS_DCE32(rdev) || ASIC_IS_DCE4(rdev))
  709. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  710. else {
  711. switch (radeon_encoder->encoder_id) {
  712. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  713. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  714. break;
  715. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  716. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  717. break;
  718. }
  719. }
  720. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  721. args.v1.ucAction = action;
  722. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  723. args.v1.usInitInfo = radeon_connector->connector_object_id;
  724. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  725. args.v1.asMode.ucLaneSel = lane_num;
  726. args.v1.asMode.ucLaneSet = lane_set;
  727. } else {
  728. if (is_dp)
  729. args.v1.usPixelClock =
  730. cpu_to_le16(dig_connector->dp_clock / 10);
  731. else if (radeon_encoder->pixel_clock > 165000)
  732. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  733. else
  734. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  735. }
  736. if (ASIC_IS_DCE4(rdev)) {
  737. if (is_dp)
  738. args.v3.ucLaneNum = dig_connector->dp_lane_count;
  739. else if (radeon_encoder->pixel_clock > 165000)
  740. args.v3.ucLaneNum = 8;
  741. else
  742. args.v3.ucLaneNum = 4;
  743. if (dig_connector->linkb) {
  744. args.v3.acConfig.ucLinkSel = 1;
  745. args.v3.acConfig.ucEncoderSel = 1;
  746. }
  747. /* Select the PLL for the PHY
  748. * DP PHY should be clocked from external src if there is
  749. * one.
  750. */
  751. if (encoder->crtc) {
  752. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  753. pll_id = radeon_crtc->pll_id;
  754. }
  755. if (is_dp && rdev->clock.dp_extclk)
  756. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  757. else
  758. args.v3.acConfig.ucRefClkSource = pll_id;
  759. switch (radeon_encoder->encoder_id) {
  760. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  761. args.v3.acConfig.ucTransmitterSel = 0;
  762. num = 0;
  763. break;
  764. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  765. args.v3.acConfig.ucTransmitterSel = 1;
  766. num = 1;
  767. break;
  768. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  769. args.v3.acConfig.ucTransmitterSel = 2;
  770. num = 2;
  771. break;
  772. }
  773. if (is_dp)
  774. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  775. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  776. if (dig->coherent_mode)
  777. args.v3.acConfig.fCoherentMode = 1;
  778. }
  779. } else if (ASIC_IS_DCE32(rdev)) {
  780. if (dig->dig_encoder == 1)
  781. args.v2.acConfig.ucEncoderSel = 1;
  782. if (dig_connector->linkb)
  783. args.v2.acConfig.ucLinkSel = 1;
  784. switch (radeon_encoder->encoder_id) {
  785. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  786. args.v2.acConfig.ucTransmitterSel = 0;
  787. num = 0;
  788. break;
  789. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  790. args.v2.acConfig.ucTransmitterSel = 1;
  791. num = 1;
  792. break;
  793. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  794. args.v2.acConfig.ucTransmitterSel = 2;
  795. num = 2;
  796. break;
  797. }
  798. if (is_dp)
  799. args.v2.acConfig.fCoherentMode = 1;
  800. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  801. if (dig->coherent_mode)
  802. args.v2.acConfig.fCoherentMode = 1;
  803. }
  804. } else {
  805. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  806. if (dig->dig_encoder)
  807. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  808. else
  809. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  810. switch (radeon_encoder->encoder_id) {
  811. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  812. if (rdev->flags & RADEON_IS_IGP) {
  813. if (radeon_encoder->pixel_clock > 165000) {
  814. if (dig_connector->igp_lane_info & 0x3)
  815. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  816. else if (dig_connector->igp_lane_info & 0xc)
  817. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  818. } else {
  819. if (dig_connector->igp_lane_info & 0x1)
  820. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  821. else if (dig_connector->igp_lane_info & 0x2)
  822. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  823. else if (dig_connector->igp_lane_info & 0x4)
  824. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  825. else if (dig_connector->igp_lane_info & 0x8)
  826. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  827. }
  828. }
  829. break;
  830. }
  831. if (radeon_encoder->pixel_clock > 165000)
  832. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  833. if (dig_connector->linkb)
  834. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  835. else
  836. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  837. if (is_dp)
  838. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  839. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  840. if (dig->coherent_mode)
  841. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  842. }
  843. }
  844. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  845. }
  846. static void
  847. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  848. {
  849. struct drm_device *dev = encoder->dev;
  850. struct radeon_device *rdev = dev->dev_private;
  851. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  852. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  853. ENABLE_YUV_PS_ALLOCATION args;
  854. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  855. uint32_t temp, reg;
  856. memset(&args, 0, sizeof(args));
  857. if (rdev->family >= CHIP_R600)
  858. reg = R600_BIOS_3_SCRATCH;
  859. else
  860. reg = RADEON_BIOS_3_SCRATCH;
  861. /* XXX: fix up scratch reg handling */
  862. temp = RREG32(reg);
  863. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  864. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  865. (radeon_crtc->crtc_id << 18)));
  866. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  867. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  868. else
  869. WREG32(reg, 0);
  870. if (enable)
  871. args.ucEnable = ATOM_ENABLE;
  872. args.ucCRTC = radeon_crtc->crtc_id;
  873. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  874. WREG32(reg, temp);
  875. }
  876. static void
  877. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  878. {
  879. struct drm_device *dev = encoder->dev;
  880. struct radeon_device *rdev = dev->dev_private;
  881. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  882. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  883. int index = 0;
  884. bool is_dig = false;
  885. memset(&args, 0, sizeof(args));
  886. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  887. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  888. radeon_encoder->active_device);
  889. switch (radeon_encoder->encoder_id) {
  890. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  891. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  892. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  893. break;
  894. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  895. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  896. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  897. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  898. is_dig = true;
  899. break;
  900. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  901. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  902. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  903. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  904. break;
  905. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  906. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  907. break;
  908. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  909. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  910. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  911. else
  912. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  913. break;
  914. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  915. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  916. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  917. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  918. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  919. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  920. else
  921. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  922. break;
  923. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  924. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  925. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  926. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  927. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  928. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  929. else
  930. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  931. break;
  932. }
  933. if (is_dig) {
  934. switch (mode) {
  935. case DRM_MODE_DPMS_ON:
  936. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  937. {
  938. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  939. dp_link_train(encoder, connector);
  940. }
  941. break;
  942. case DRM_MODE_DPMS_STANDBY:
  943. case DRM_MODE_DPMS_SUSPEND:
  944. case DRM_MODE_DPMS_OFF:
  945. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  946. break;
  947. }
  948. } else {
  949. switch (mode) {
  950. case DRM_MODE_DPMS_ON:
  951. args.ucAction = ATOM_ENABLE;
  952. break;
  953. case DRM_MODE_DPMS_STANDBY:
  954. case DRM_MODE_DPMS_SUSPEND:
  955. case DRM_MODE_DPMS_OFF:
  956. args.ucAction = ATOM_DISABLE;
  957. break;
  958. }
  959. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  960. }
  961. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  962. /* adjust pm to dpms change */
  963. radeon_pm_compute_clocks(rdev);
  964. }
  965. union crtc_source_param {
  966. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  967. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  968. };
  969. static void
  970. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  971. {
  972. struct drm_device *dev = encoder->dev;
  973. struct radeon_device *rdev = dev->dev_private;
  974. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  975. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  976. union crtc_source_param args;
  977. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  978. uint8_t frev, crev;
  979. struct radeon_encoder_atom_dig *dig;
  980. memset(&args, 0, sizeof(args));
  981. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  982. switch (frev) {
  983. case 1:
  984. switch (crev) {
  985. case 1:
  986. default:
  987. if (ASIC_IS_AVIVO(rdev))
  988. args.v1.ucCRTC = radeon_crtc->crtc_id;
  989. else {
  990. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  991. args.v1.ucCRTC = radeon_crtc->crtc_id;
  992. } else {
  993. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  994. }
  995. }
  996. switch (radeon_encoder->encoder_id) {
  997. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  998. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  999. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1000. break;
  1001. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1002. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1003. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1004. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1005. else
  1006. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1007. break;
  1008. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1009. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1010. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1011. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1012. break;
  1013. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1014. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1015. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1016. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1017. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1018. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1019. else
  1020. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1021. break;
  1022. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1023. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1024. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1025. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1026. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1027. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1028. else
  1029. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1030. break;
  1031. }
  1032. break;
  1033. case 2:
  1034. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1035. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1036. switch (radeon_encoder->encoder_id) {
  1037. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1038. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1039. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1040. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1041. dig = radeon_encoder->enc_priv;
  1042. switch (dig->dig_encoder) {
  1043. case 0:
  1044. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1045. break;
  1046. case 1:
  1047. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1048. break;
  1049. case 2:
  1050. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1051. break;
  1052. case 3:
  1053. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1054. break;
  1055. case 4:
  1056. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1057. break;
  1058. case 5:
  1059. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1060. break;
  1061. }
  1062. break;
  1063. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1064. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1065. break;
  1066. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1067. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1068. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1069. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1070. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1071. else
  1072. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1073. break;
  1074. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1075. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1076. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1077. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1078. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1079. else
  1080. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1081. break;
  1082. }
  1083. break;
  1084. }
  1085. break;
  1086. default:
  1087. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1088. break;
  1089. }
  1090. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1091. }
  1092. static void
  1093. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1094. struct drm_display_mode *mode)
  1095. {
  1096. struct drm_device *dev = encoder->dev;
  1097. struct radeon_device *rdev = dev->dev_private;
  1098. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1099. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1100. /* Funky macbooks */
  1101. if ((dev->pdev->device == 0x71C5) &&
  1102. (dev->pdev->subsystem_vendor == 0x106b) &&
  1103. (dev->pdev->subsystem_device == 0x0080)) {
  1104. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1105. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1106. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1107. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1108. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1109. }
  1110. }
  1111. /* set scaler clears this on some chips */
  1112. /* XXX check DCE4 */
  1113. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1114. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1115. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1116. AVIVO_D1MODE_INTERLEAVE_EN);
  1117. }
  1118. }
  1119. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1120. {
  1121. struct drm_device *dev = encoder->dev;
  1122. struct radeon_device *rdev = dev->dev_private;
  1123. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1124. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1125. struct drm_encoder *test_encoder;
  1126. struct radeon_encoder_atom_dig *dig;
  1127. uint32_t dig_enc_in_use = 0;
  1128. if (ASIC_IS_DCE4(rdev)) {
  1129. struct radeon_connector_atom_dig *dig_connector =
  1130. radeon_get_atom_connector_priv_from_encoder(encoder);
  1131. switch (radeon_encoder->encoder_id) {
  1132. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1133. if (dig_connector->linkb)
  1134. return 1;
  1135. else
  1136. return 0;
  1137. break;
  1138. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1139. if (dig_connector->linkb)
  1140. return 3;
  1141. else
  1142. return 2;
  1143. break;
  1144. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1145. if (dig_connector->linkb)
  1146. return 5;
  1147. else
  1148. return 4;
  1149. break;
  1150. }
  1151. }
  1152. /* on DCE32 and encoder can driver any block so just crtc id */
  1153. if (ASIC_IS_DCE32(rdev)) {
  1154. return radeon_crtc->crtc_id;
  1155. }
  1156. /* on DCE3 - LVTMA can only be driven by DIGB */
  1157. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1158. struct radeon_encoder *radeon_test_encoder;
  1159. if (encoder == test_encoder)
  1160. continue;
  1161. if (!radeon_encoder_is_digital(test_encoder))
  1162. continue;
  1163. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1164. dig = radeon_test_encoder->enc_priv;
  1165. if (dig->dig_encoder >= 0)
  1166. dig_enc_in_use |= (1 << dig->dig_encoder);
  1167. }
  1168. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1169. if (dig_enc_in_use & 0x2)
  1170. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1171. return 1;
  1172. }
  1173. if (!(dig_enc_in_use & 1))
  1174. return 0;
  1175. return 1;
  1176. }
  1177. static void
  1178. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1179. struct drm_display_mode *mode,
  1180. struct drm_display_mode *adjusted_mode)
  1181. {
  1182. struct drm_device *dev = encoder->dev;
  1183. struct radeon_device *rdev = dev->dev_private;
  1184. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1185. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1186. if (radeon_encoder->active_device &
  1187. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1188. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1189. if (dig)
  1190. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1191. }
  1192. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1193. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1194. atombios_set_encoder_crtc_source(encoder);
  1195. if (ASIC_IS_AVIVO(rdev)) {
  1196. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1197. atombios_yuv_setup(encoder, true);
  1198. else
  1199. atombios_yuv_setup(encoder, false);
  1200. }
  1201. switch (radeon_encoder->encoder_id) {
  1202. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1203. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1204. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1205. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1206. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1207. break;
  1208. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1209. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1210. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1211. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1212. if (ASIC_IS_DCE4(rdev)) {
  1213. /* disable the transmitter */
  1214. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1215. /* setup and enable the encoder */
  1216. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1217. /* init and enable the transmitter */
  1218. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1219. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1220. } else {
  1221. /* disable the encoder and transmitter */
  1222. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1223. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1224. /* setup and enable the encoder and transmitter */
  1225. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1226. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1227. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1228. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1229. }
  1230. break;
  1231. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1232. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1233. break;
  1234. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1235. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1236. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1237. break;
  1238. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1239. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1240. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1241. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1242. atombios_dac_setup(encoder, ATOM_ENABLE);
  1243. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1244. atombios_tv_setup(encoder, ATOM_ENABLE);
  1245. break;
  1246. }
  1247. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1248. /* XXX */
  1249. if (!ASIC_IS_DCE4(rdev))
  1250. r600_hdmi_setmode(encoder, adjusted_mode);
  1251. }
  1252. static bool
  1253. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1254. {
  1255. struct drm_device *dev = encoder->dev;
  1256. struct radeon_device *rdev = dev->dev_private;
  1257. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1258. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1259. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1260. ATOM_DEVICE_CV_SUPPORT |
  1261. ATOM_DEVICE_CRT_SUPPORT)) {
  1262. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1263. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1264. uint8_t frev, crev;
  1265. memset(&args, 0, sizeof(args));
  1266. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1267. args.sDacload.ucMisc = 0;
  1268. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1269. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1270. args.sDacload.ucDacType = ATOM_DAC_A;
  1271. else
  1272. args.sDacload.ucDacType = ATOM_DAC_B;
  1273. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1274. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1275. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1276. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1277. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1278. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1279. if (crev >= 3)
  1280. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1281. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1282. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1283. if (crev >= 3)
  1284. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1285. }
  1286. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1287. return true;
  1288. } else
  1289. return false;
  1290. }
  1291. static enum drm_connector_status
  1292. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1293. {
  1294. struct drm_device *dev = encoder->dev;
  1295. struct radeon_device *rdev = dev->dev_private;
  1296. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1297. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1298. uint32_t bios_0_scratch;
  1299. if (!atombios_dac_load_detect(encoder, connector)) {
  1300. DRM_DEBUG("detect returned false \n");
  1301. return connector_status_unknown;
  1302. }
  1303. if (rdev->family >= CHIP_R600)
  1304. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1305. else
  1306. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1307. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1308. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1309. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1310. return connector_status_connected;
  1311. }
  1312. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1313. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1314. return connector_status_connected;
  1315. }
  1316. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1317. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1318. return connector_status_connected;
  1319. }
  1320. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1321. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1322. return connector_status_connected; /* CTV */
  1323. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1324. return connector_status_connected; /* STV */
  1325. }
  1326. return connector_status_disconnected;
  1327. }
  1328. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1329. {
  1330. radeon_atom_output_lock(encoder, true);
  1331. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1332. }
  1333. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1334. {
  1335. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1336. radeon_atom_output_lock(encoder, false);
  1337. }
  1338. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1339. {
  1340. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1341. struct radeon_encoder_atom_dig *dig;
  1342. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1343. if (radeon_encoder_is_digital(encoder)) {
  1344. dig = radeon_encoder->enc_priv;
  1345. dig->dig_encoder = -1;
  1346. }
  1347. radeon_encoder->active_device = 0;
  1348. }
  1349. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1350. .dpms = radeon_atom_encoder_dpms,
  1351. .mode_fixup = radeon_atom_mode_fixup,
  1352. .prepare = radeon_atom_encoder_prepare,
  1353. .mode_set = radeon_atom_encoder_mode_set,
  1354. .commit = radeon_atom_encoder_commit,
  1355. .disable = radeon_atom_encoder_disable,
  1356. /* no detect for TMDS/LVDS yet */
  1357. };
  1358. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1359. .dpms = radeon_atom_encoder_dpms,
  1360. .mode_fixup = radeon_atom_mode_fixup,
  1361. .prepare = radeon_atom_encoder_prepare,
  1362. .mode_set = radeon_atom_encoder_mode_set,
  1363. .commit = radeon_atom_encoder_commit,
  1364. .detect = radeon_atom_dac_detect,
  1365. };
  1366. void radeon_enc_destroy(struct drm_encoder *encoder)
  1367. {
  1368. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1369. kfree(radeon_encoder->enc_priv);
  1370. drm_encoder_cleanup(encoder);
  1371. kfree(radeon_encoder);
  1372. }
  1373. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1374. .destroy = radeon_enc_destroy,
  1375. };
  1376. struct radeon_encoder_atom_dac *
  1377. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1378. {
  1379. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1380. if (!dac)
  1381. return NULL;
  1382. dac->tv_std = TV_STD_NTSC;
  1383. return dac;
  1384. }
  1385. struct radeon_encoder_atom_dig *
  1386. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1387. {
  1388. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1389. if (!dig)
  1390. return NULL;
  1391. /* coherent mode by default */
  1392. dig->coherent_mode = true;
  1393. dig->dig_encoder = -1;
  1394. return dig;
  1395. }
  1396. void
  1397. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1398. {
  1399. struct radeon_device *rdev = dev->dev_private;
  1400. struct drm_encoder *encoder;
  1401. struct radeon_encoder *radeon_encoder;
  1402. /* see if we already added it */
  1403. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1404. radeon_encoder = to_radeon_encoder(encoder);
  1405. if (radeon_encoder->encoder_id == encoder_id) {
  1406. radeon_encoder->devices |= supported_device;
  1407. return;
  1408. }
  1409. }
  1410. /* add a new one */
  1411. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1412. if (!radeon_encoder)
  1413. return;
  1414. encoder = &radeon_encoder->base;
  1415. switch (rdev->num_crtc) {
  1416. case 1:
  1417. encoder->possible_crtcs = 0x1;
  1418. break;
  1419. case 2:
  1420. default:
  1421. encoder->possible_crtcs = 0x3;
  1422. break;
  1423. case 6:
  1424. encoder->possible_crtcs = 0x3f;
  1425. break;
  1426. }
  1427. radeon_encoder->enc_priv = NULL;
  1428. radeon_encoder->encoder_id = encoder_id;
  1429. radeon_encoder->devices = supported_device;
  1430. radeon_encoder->rmx_type = RMX_OFF;
  1431. switch (radeon_encoder->encoder_id) {
  1432. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1433. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1434. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1435. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1436. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1437. radeon_encoder->rmx_type = RMX_FULL;
  1438. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1439. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1440. } else {
  1441. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1442. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1443. }
  1444. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1445. break;
  1446. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1447. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1448. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1449. break;
  1450. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1451. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1452. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1453. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1454. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1455. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1456. break;
  1457. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1458. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1459. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1460. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1461. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1462. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1463. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1464. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1465. radeon_encoder->rmx_type = RMX_FULL;
  1466. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1467. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1468. } else {
  1469. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1470. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1471. }
  1472. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1473. break;
  1474. }
  1475. r600_hdmi_init(encoder);
  1476. }