radeon_bios.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include <linux/vga_switcheroo.h>
  33. /*
  34. * BIOS.
  35. */
  36. /* If you boot an IGP board with a discrete card as the primary,
  37. * the IGP rom is not accessible via the rom bar as the IGP rom is
  38. * part of the system bios. On boot, the system bios puts a
  39. * copy of the igp rom at the start of vram if a discrete card is
  40. * present.
  41. */
  42. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  43. {
  44. uint8_t __iomem *bios;
  45. resource_size_t vram_base;
  46. resource_size_t size = 256 * 1024; /* ??? */
  47. rdev->bios = NULL;
  48. vram_base = drm_get_resource_start(rdev->ddev, 0);
  49. bios = ioremap(vram_base, size);
  50. if (!bios) {
  51. return false;
  52. }
  53. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  54. iounmap(bios);
  55. return false;
  56. }
  57. rdev->bios = kmalloc(size, GFP_KERNEL);
  58. if (rdev->bios == NULL) {
  59. iounmap(bios);
  60. return false;
  61. }
  62. memcpy_fromio(rdev->bios, bios, size);
  63. iounmap(bios);
  64. return true;
  65. }
  66. static bool radeon_read_bios(struct radeon_device *rdev)
  67. {
  68. uint8_t __iomem *bios;
  69. size_t size;
  70. rdev->bios = NULL;
  71. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  72. bios = pci_map_rom(rdev->pdev, &size);
  73. if (!bios) {
  74. return false;
  75. }
  76. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  77. pci_unmap_rom(rdev->pdev, bios);
  78. return false;
  79. }
  80. rdev->bios = kmalloc(size, GFP_KERNEL);
  81. if (rdev->bios == NULL) {
  82. pci_unmap_rom(rdev->pdev, bios);
  83. return false;
  84. }
  85. memcpy(rdev->bios, bios, size);
  86. pci_unmap_rom(rdev->pdev, bios);
  87. return true;
  88. }
  89. /* ATRM is used to get the BIOS on the discrete cards in
  90. * dual-gpu systems.
  91. */
  92. static bool radeon_atrm_get_bios(struct radeon_device *rdev)
  93. {
  94. int ret;
  95. int size = 64 * 1024;
  96. int i;
  97. if (!radeon_atrm_supported(rdev->pdev))
  98. return false;
  99. rdev->bios = kmalloc(size, GFP_KERNEL);
  100. if (!rdev->bios) {
  101. DRM_ERROR("Unable to allocate bios\n");
  102. return false;
  103. }
  104. for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
  105. ret = radeon_atrm_get_bios_chunk(rdev->bios,
  106. (i * ATRM_BIOS_PAGE),
  107. ATRM_BIOS_PAGE);
  108. if (ret <= 0)
  109. break;
  110. }
  111. if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  112. kfree(rdev->bios);
  113. return false;
  114. }
  115. return true;
  116. }
  117. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  118. {
  119. uint32_t viph_control;
  120. uint32_t bus_cntl;
  121. uint32_t d1vga_control;
  122. uint32_t d2vga_control;
  123. uint32_t vga_render_control;
  124. uint32_t rom_cntl;
  125. uint32_t cg_spll_func_cntl = 0;
  126. uint32_t cg_spll_status;
  127. bool r;
  128. viph_control = RREG32(RADEON_VIPH_CONTROL);
  129. bus_cntl = RREG32(RADEON_BUS_CNTL);
  130. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  131. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  132. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  133. rom_cntl = RREG32(R600_ROM_CNTL);
  134. /* disable VIP */
  135. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  136. /* enable the rom */
  137. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  138. /* Disable VGA mode */
  139. WREG32(AVIVO_D1VGA_CONTROL,
  140. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  141. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  142. WREG32(AVIVO_D2VGA_CONTROL,
  143. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  144. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  145. WREG32(AVIVO_VGA_RENDER_CONTROL,
  146. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  147. if (rdev->family == CHIP_RV730) {
  148. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  149. /* enable bypass mode */
  150. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  151. R600_SPLL_BYPASS_EN));
  152. /* wait for SPLL_CHG_STATUS to change to 1 */
  153. cg_spll_status = 0;
  154. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  155. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  156. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  157. } else
  158. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  159. r = radeon_read_bios(rdev);
  160. /* restore regs */
  161. if (rdev->family == CHIP_RV730) {
  162. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  163. /* wait for SPLL_CHG_STATUS to change to 1 */
  164. cg_spll_status = 0;
  165. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  166. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  167. }
  168. WREG32(RADEON_VIPH_CONTROL, viph_control);
  169. WREG32(RADEON_BUS_CNTL, bus_cntl);
  170. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  171. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  172. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  173. WREG32(R600_ROM_CNTL, rom_cntl);
  174. return r;
  175. }
  176. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  177. {
  178. uint32_t viph_control;
  179. uint32_t bus_cntl;
  180. uint32_t d1vga_control;
  181. uint32_t d2vga_control;
  182. uint32_t vga_render_control;
  183. uint32_t rom_cntl;
  184. uint32_t general_pwrmgt;
  185. uint32_t low_vid_lower_gpio_cntl;
  186. uint32_t medium_vid_lower_gpio_cntl;
  187. uint32_t high_vid_lower_gpio_cntl;
  188. uint32_t ctxsw_vid_lower_gpio_cntl;
  189. uint32_t lower_gpio_enable;
  190. bool r;
  191. viph_control = RREG32(RADEON_VIPH_CONTROL);
  192. bus_cntl = RREG32(RADEON_BUS_CNTL);
  193. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  194. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  195. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  196. rom_cntl = RREG32(R600_ROM_CNTL);
  197. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  198. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  199. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  200. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  201. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  202. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  203. /* disable VIP */
  204. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  205. /* enable the rom */
  206. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  207. /* Disable VGA mode */
  208. WREG32(AVIVO_D1VGA_CONTROL,
  209. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  210. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  211. WREG32(AVIVO_D2VGA_CONTROL,
  212. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  213. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  214. WREG32(AVIVO_VGA_RENDER_CONTROL,
  215. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  216. WREG32(R600_ROM_CNTL,
  217. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  218. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  219. R600_SCK_OVERWRITE));
  220. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  221. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  222. (low_vid_lower_gpio_cntl & ~0x400));
  223. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  224. (medium_vid_lower_gpio_cntl & ~0x400));
  225. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  226. (high_vid_lower_gpio_cntl & ~0x400));
  227. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  228. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  229. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  230. r = radeon_read_bios(rdev);
  231. /* restore regs */
  232. WREG32(RADEON_VIPH_CONTROL, viph_control);
  233. WREG32(RADEON_BUS_CNTL, bus_cntl);
  234. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  235. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  236. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  237. WREG32(R600_ROM_CNTL, rom_cntl);
  238. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  239. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  240. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  241. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  242. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  243. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  244. return r;
  245. }
  246. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  247. {
  248. uint32_t seprom_cntl1;
  249. uint32_t viph_control;
  250. uint32_t bus_cntl;
  251. uint32_t d1vga_control;
  252. uint32_t d2vga_control;
  253. uint32_t vga_render_control;
  254. uint32_t gpiopad_a;
  255. uint32_t gpiopad_en;
  256. uint32_t gpiopad_mask;
  257. bool r;
  258. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  259. viph_control = RREG32(RADEON_VIPH_CONTROL);
  260. bus_cntl = RREG32(RADEON_BUS_CNTL);
  261. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  262. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  263. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  264. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  265. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  266. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  267. WREG32(RADEON_SEPROM_CNTL1,
  268. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  269. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  270. WREG32(RADEON_GPIOPAD_A, 0);
  271. WREG32(RADEON_GPIOPAD_EN, 0);
  272. WREG32(RADEON_GPIOPAD_MASK, 0);
  273. /* disable VIP */
  274. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  275. /* enable the rom */
  276. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  277. /* Disable VGA mode */
  278. WREG32(AVIVO_D1VGA_CONTROL,
  279. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  280. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  281. WREG32(AVIVO_D2VGA_CONTROL,
  282. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  283. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  284. WREG32(AVIVO_VGA_RENDER_CONTROL,
  285. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  286. r = radeon_read_bios(rdev);
  287. /* restore regs */
  288. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  289. WREG32(RADEON_VIPH_CONTROL, viph_control);
  290. WREG32(RADEON_BUS_CNTL, bus_cntl);
  291. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  292. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  293. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  294. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  295. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  296. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  297. return r;
  298. }
  299. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  300. {
  301. uint32_t seprom_cntl1;
  302. uint32_t viph_control;
  303. uint32_t bus_cntl;
  304. uint32_t crtc_gen_cntl;
  305. uint32_t crtc2_gen_cntl;
  306. uint32_t crtc_ext_cntl;
  307. uint32_t fp2_gen_cntl;
  308. bool r;
  309. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  310. viph_control = RREG32(RADEON_VIPH_CONTROL);
  311. bus_cntl = RREG32(RADEON_BUS_CNTL);
  312. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  313. crtc2_gen_cntl = 0;
  314. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  315. fp2_gen_cntl = 0;
  316. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  317. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  318. }
  319. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  320. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  321. }
  322. WREG32(RADEON_SEPROM_CNTL1,
  323. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  324. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  325. /* disable VIP */
  326. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  327. /* enable the rom */
  328. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  329. /* Turn off mem requests and CRTC for both controllers */
  330. WREG32(RADEON_CRTC_GEN_CNTL,
  331. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  332. (RADEON_CRTC_DISP_REQ_EN_B |
  333. RADEON_CRTC_EXT_DISP_EN)));
  334. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  335. WREG32(RADEON_CRTC2_GEN_CNTL,
  336. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  337. RADEON_CRTC2_DISP_REQ_EN_B));
  338. }
  339. /* Turn off CRTC */
  340. WREG32(RADEON_CRTC_EXT_CNTL,
  341. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  342. (RADEON_CRTC_SYNC_TRISTAT |
  343. RADEON_CRTC_DISPLAY_DIS)));
  344. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  345. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  346. }
  347. r = radeon_read_bios(rdev);
  348. /* restore regs */
  349. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  350. WREG32(RADEON_VIPH_CONTROL, viph_control);
  351. WREG32(RADEON_BUS_CNTL, bus_cntl);
  352. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  353. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  354. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  355. }
  356. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  357. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  358. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  359. }
  360. return r;
  361. }
  362. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  363. {
  364. if (rdev->flags & RADEON_IS_IGP)
  365. return igp_read_bios_from_vram(rdev);
  366. else if (rdev->family >= CHIP_RV770)
  367. return r700_read_disabled_bios(rdev);
  368. else if (rdev->family >= CHIP_R600)
  369. return r600_read_disabled_bios(rdev);
  370. else if (rdev->family >= CHIP_RS600)
  371. return avivo_read_disabled_bios(rdev);
  372. else
  373. return legacy_read_disabled_bios(rdev);
  374. }
  375. bool radeon_get_bios(struct radeon_device *rdev)
  376. {
  377. bool r;
  378. uint16_t tmp;
  379. r = radeon_atrm_get_bios(rdev);
  380. if (r == false)
  381. r = igp_read_bios_from_vram(rdev);
  382. if (r == false)
  383. r = radeon_read_bios(rdev);
  384. if (r == false) {
  385. r = radeon_read_disabled_bios(rdev);
  386. }
  387. if (r == false || rdev->bios == NULL) {
  388. DRM_ERROR("Unable to locate a BIOS ROM\n");
  389. rdev->bios = NULL;
  390. return false;
  391. }
  392. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  393. printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
  394. goto free_bios;
  395. }
  396. tmp = RBIOS16(0x18);
  397. if (RBIOS8(tmp + 0x14) != 0x0) {
  398. DRM_INFO("Not an x86 BIOS ROM, not using.\n");
  399. goto free_bios;
  400. }
  401. rdev->bios_header_start = RBIOS16(0x48);
  402. if (!rdev->bios_header_start) {
  403. goto free_bios;
  404. }
  405. tmp = rdev->bios_header_start + 4;
  406. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  407. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  408. rdev->is_atom_bios = true;
  409. } else {
  410. rdev->is_atom_bios = false;
  411. }
  412. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  413. return true;
  414. free_bios:
  415. kfree(rdev->bios);
  416. rdev->bios = NULL;
  417. return false;
  418. }