radeon_asic.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
  34. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  35. uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
  36. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  37. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
  38. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  39. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
  40. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  41. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  42. /*
  43. * r100,rv100,rs100,rv200,rs200
  44. */
  45. extern int r100_init(struct radeon_device *rdev);
  46. extern void r100_fini(struct radeon_device *rdev);
  47. extern int r100_suspend(struct radeon_device *rdev);
  48. extern int r100_resume(struct radeon_device *rdev);
  49. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  50. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  51. void r100_vga_set_state(struct radeon_device *rdev, bool state);
  52. int r100_gpu_reset(struct radeon_device *rdev);
  53. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  54. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  55. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  56. void r100_cp_commit(struct radeon_device *rdev);
  57. void r100_ring_start(struct radeon_device *rdev);
  58. int r100_irq_set(struct radeon_device *rdev);
  59. int r100_irq_process(struct radeon_device *rdev);
  60. void r100_fence_ring_emit(struct radeon_device *rdev,
  61. struct radeon_fence *fence);
  62. int r100_cs_parse(struct radeon_cs_parser *p);
  63. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  64. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  65. int r100_copy_blit(struct radeon_device *rdev,
  66. uint64_t src_offset,
  67. uint64_t dst_offset,
  68. unsigned num_pages,
  69. struct radeon_fence *fence);
  70. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  71. uint32_t tiling_flags, uint32_t pitch,
  72. uint32_t offset, uint32_t obj_size);
  73. int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  74. void r100_bandwidth_update(struct radeon_device *rdev);
  75. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  76. int r100_ring_test(struct radeon_device *rdev);
  77. void r100_hpd_init(struct radeon_device *rdev);
  78. void r100_hpd_fini(struct radeon_device *rdev);
  79. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  80. void r100_hpd_set_polarity(struct radeon_device *rdev,
  81. enum radeon_hpd_id hpd);
  82. static struct radeon_asic r100_asic = {
  83. .init = &r100_init,
  84. .fini = &r100_fini,
  85. .suspend = &r100_suspend,
  86. .resume = &r100_resume,
  87. .vga_set_state = &r100_vga_set_state,
  88. .gpu_reset = &r100_gpu_reset,
  89. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  90. .gart_set_page = &r100_pci_gart_set_page,
  91. .cp_commit = &r100_cp_commit,
  92. .ring_start = &r100_ring_start,
  93. .ring_test = &r100_ring_test,
  94. .ring_ib_execute = &r100_ring_ib_execute,
  95. .irq_set = &r100_irq_set,
  96. .irq_process = &r100_irq_process,
  97. .get_vblank_counter = &r100_get_vblank_counter,
  98. .fence_ring_emit = &r100_fence_ring_emit,
  99. .cs_parse = &r100_cs_parse,
  100. .copy_blit = &r100_copy_blit,
  101. .copy_dma = NULL,
  102. .copy = &r100_copy_blit,
  103. .get_engine_clock = &radeon_legacy_get_engine_clock,
  104. .set_engine_clock = &radeon_legacy_set_engine_clock,
  105. .get_memory_clock = &radeon_legacy_get_memory_clock,
  106. .set_memory_clock = NULL,
  107. .get_pcie_lanes = NULL,
  108. .set_pcie_lanes = NULL,
  109. .set_clock_gating = &radeon_legacy_set_clock_gating,
  110. .set_surface_reg = r100_set_surface_reg,
  111. .clear_surface_reg = r100_clear_surface_reg,
  112. .bandwidth_update = &r100_bandwidth_update,
  113. .hpd_init = &r100_hpd_init,
  114. .hpd_fini = &r100_hpd_fini,
  115. .hpd_sense = &r100_hpd_sense,
  116. .hpd_set_polarity = &r100_hpd_set_polarity,
  117. .ioctl_wait_idle = NULL,
  118. };
  119. /*
  120. * r200,rv250,rs300,rv280
  121. */
  122. extern int r200_copy_dma(struct radeon_device *rdev,
  123. uint64_t src_offset,
  124. uint64_t dst_offset,
  125. unsigned num_pages,
  126. struct radeon_fence *fence);
  127. static struct radeon_asic r200_asic = {
  128. .init = &r100_init,
  129. .fini = &r100_fini,
  130. .suspend = &r100_suspend,
  131. .resume = &r100_resume,
  132. .vga_set_state = &r100_vga_set_state,
  133. .gpu_reset = &r100_gpu_reset,
  134. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  135. .gart_set_page = &r100_pci_gart_set_page,
  136. .cp_commit = &r100_cp_commit,
  137. .ring_start = &r100_ring_start,
  138. .ring_test = &r100_ring_test,
  139. .ring_ib_execute = &r100_ring_ib_execute,
  140. .irq_set = &r100_irq_set,
  141. .irq_process = &r100_irq_process,
  142. .get_vblank_counter = &r100_get_vblank_counter,
  143. .fence_ring_emit = &r100_fence_ring_emit,
  144. .cs_parse = &r100_cs_parse,
  145. .copy_blit = &r100_copy_blit,
  146. .copy_dma = &r200_copy_dma,
  147. .copy = &r100_copy_blit,
  148. .get_engine_clock = &radeon_legacy_get_engine_clock,
  149. .set_engine_clock = &radeon_legacy_set_engine_clock,
  150. .get_memory_clock = &radeon_legacy_get_memory_clock,
  151. .set_memory_clock = NULL,
  152. .set_pcie_lanes = NULL,
  153. .set_clock_gating = &radeon_legacy_set_clock_gating,
  154. .set_surface_reg = r100_set_surface_reg,
  155. .clear_surface_reg = r100_clear_surface_reg,
  156. .bandwidth_update = &r100_bandwidth_update,
  157. .hpd_init = &r100_hpd_init,
  158. .hpd_fini = &r100_hpd_fini,
  159. .hpd_sense = &r100_hpd_sense,
  160. .hpd_set_polarity = &r100_hpd_set_polarity,
  161. .ioctl_wait_idle = NULL,
  162. };
  163. /*
  164. * r300,r350,rv350,rv380
  165. */
  166. extern int r300_init(struct radeon_device *rdev);
  167. extern void r300_fini(struct radeon_device *rdev);
  168. extern int r300_suspend(struct radeon_device *rdev);
  169. extern int r300_resume(struct radeon_device *rdev);
  170. extern int r300_gpu_reset(struct radeon_device *rdev);
  171. extern void r300_ring_start(struct radeon_device *rdev);
  172. extern void r300_fence_ring_emit(struct radeon_device *rdev,
  173. struct radeon_fence *fence);
  174. extern int r300_cs_parse(struct radeon_cs_parser *p);
  175. extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  176. extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  177. extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  178. extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  179. extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  180. extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
  181. static struct radeon_asic r300_asic = {
  182. .init = &r300_init,
  183. .fini = &r300_fini,
  184. .suspend = &r300_suspend,
  185. .resume = &r300_resume,
  186. .vga_set_state = &r100_vga_set_state,
  187. .gpu_reset = &r300_gpu_reset,
  188. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  189. .gart_set_page = &r100_pci_gart_set_page,
  190. .cp_commit = &r100_cp_commit,
  191. .ring_start = &r300_ring_start,
  192. .ring_test = &r100_ring_test,
  193. .ring_ib_execute = &r100_ring_ib_execute,
  194. .irq_set = &r100_irq_set,
  195. .irq_process = &r100_irq_process,
  196. .get_vblank_counter = &r100_get_vblank_counter,
  197. .fence_ring_emit = &r300_fence_ring_emit,
  198. .cs_parse = &r300_cs_parse,
  199. .copy_blit = &r100_copy_blit,
  200. .copy_dma = &r200_copy_dma,
  201. .copy = &r100_copy_blit,
  202. .get_engine_clock = &radeon_legacy_get_engine_clock,
  203. .set_engine_clock = &radeon_legacy_set_engine_clock,
  204. .get_memory_clock = &radeon_legacy_get_memory_clock,
  205. .set_memory_clock = NULL,
  206. .get_pcie_lanes = &rv370_get_pcie_lanes,
  207. .set_pcie_lanes = &rv370_set_pcie_lanes,
  208. .set_clock_gating = &radeon_legacy_set_clock_gating,
  209. .set_surface_reg = r100_set_surface_reg,
  210. .clear_surface_reg = r100_clear_surface_reg,
  211. .bandwidth_update = &r100_bandwidth_update,
  212. .hpd_init = &r100_hpd_init,
  213. .hpd_fini = &r100_hpd_fini,
  214. .hpd_sense = &r100_hpd_sense,
  215. .hpd_set_polarity = &r100_hpd_set_polarity,
  216. .ioctl_wait_idle = NULL,
  217. };
  218. static struct radeon_asic r300_asic_pcie = {
  219. .init = &r300_init,
  220. .fini = &r300_fini,
  221. .suspend = &r300_suspend,
  222. .resume = &r300_resume,
  223. .vga_set_state = &r100_vga_set_state,
  224. .gpu_reset = &r300_gpu_reset,
  225. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  226. .gart_set_page = &rv370_pcie_gart_set_page,
  227. .cp_commit = &r100_cp_commit,
  228. .ring_start = &r300_ring_start,
  229. .ring_test = &r100_ring_test,
  230. .ring_ib_execute = &r100_ring_ib_execute,
  231. .irq_set = &r100_irq_set,
  232. .irq_process = &r100_irq_process,
  233. .get_vblank_counter = &r100_get_vblank_counter,
  234. .fence_ring_emit = &r300_fence_ring_emit,
  235. .cs_parse = &r300_cs_parse,
  236. .copy_blit = &r100_copy_blit,
  237. .copy_dma = &r200_copy_dma,
  238. .copy = &r100_copy_blit,
  239. .get_engine_clock = &radeon_legacy_get_engine_clock,
  240. .set_engine_clock = &radeon_legacy_set_engine_clock,
  241. .get_memory_clock = &radeon_legacy_get_memory_clock,
  242. .set_memory_clock = NULL,
  243. .set_pcie_lanes = &rv370_set_pcie_lanes,
  244. .set_clock_gating = &radeon_legacy_set_clock_gating,
  245. .set_surface_reg = r100_set_surface_reg,
  246. .clear_surface_reg = r100_clear_surface_reg,
  247. .bandwidth_update = &r100_bandwidth_update,
  248. .hpd_init = &r100_hpd_init,
  249. .hpd_fini = &r100_hpd_fini,
  250. .hpd_sense = &r100_hpd_sense,
  251. .hpd_set_polarity = &r100_hpd_set_polarity,
  252. .ioctl_wait_idle = NULL,
  253. };
  254. /*
  255. * r420,r423,rv410
  256. */
  257. extern int r420_init(struct radeon_device *rdev);
  258. extern void r420_fini(struct radeon_device *rdev);
  259. extern int r420_suspend(struct radeon_device *rdev);
  260. extern int r420_resume(struct radeon_device *rdev);
  261. static struct radeon_asic r420_asic = {
  262. .init = &r420_init,
  263. .fini = &r420_fini,
  264. .suspend = &r420_suspend,
  265. .resume = &r420_resume,
  266. .vga_set_state = &r100_vga_set_state,
  267. .gpu_reset = &r300_gpu_reset,
  268. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  269. .gart_set_page = &rv370_pcie_gart_set_page,
  270. .cp_commit = &r100_cp_commit,
  271. .ring_start = &r300_ring_start,
  272. .ring_test = &r100_ring_test,
  273. .ring_ib_execute = &r100_ring_ib_execute,
  274. .irq_set = &r100_irq_set,
  275. .irq_process = &r100_irq_process,
  276. .get_vblank_counter = &r100_get_vblank_counter,
  277. .fence_ring_emit = &r300_fence_ring_emit,
  278. .cs_parse = &r300_cs_parse,
  279. .copy_blit = &r100_copy_blit,
  280. .copy_dma = &r200_copy_dma,
  281. .copy = &r100_copy_blit,
  282. .get_engine_clock = &radeon_atom_get_engine_clock,
  283. .set_engine_clock = &radeon_atom_set_engine_clock,
  284. .get_memory_clock = &radeon_atom_get_memory_clock,
  285. .set_memory_clock = &radeon_atom_set_memory_clock,
  286. .get_pcie_lanes = &rv370_get_pcie_lanes,
  287. .set_pcie_lanes = &rv370_set_pcie_lanes,
  288. .set_clock_gating = &radeon_atom_set_clock_gating,
  289. .set_surface_reg = r100_set_surface_reg,
  290. .clear_surface_reg = r100_clear_surface_reg,
  291. .bandwidth_update = &r100_bandwidth_update,
  292. .hpd_init = &r100_hpd_init,
  293. .hpd_fini = &r100_hpd_fini,
  294. .hpd_sense = &r100_hpd_sense,
  295. .hpd_set_polarity = &r100_hpd_set_polarity,
  296. .ioctl_wait_idle = NULL,
  297. };
  298. /*
  299. * rs400,rs480
  300. */
  301. extern int rs400_init(struct radeon_device *rdev);
  302. extern void rs400_fini(struct radeon_device *rdev);
  303. extern int rs400_suspend(struct radeon_device *rdev);
  304. extern int rs400_resume(struct radeon_device *rdev);
  305. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  306. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  307. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  308. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  309. static struct radeon_asic rs400_asic = {
  310. .init = &rs400_init,
  311. .fini = &rs400_fini,
  312. .suspend = &rs400_suspend,
  313. .resume = &rs400_resume,
  314. .vga_set_state = &r100_vga_set_state,
  315. .gpu_reset = &r300_gpu_reset,
  316. .gart_tlb_flush = &rs400_gart_tlb_flush,
  317. .gart_set_page = &rs400_gart_set_page,
  318. .cp_commit = &r100_cp_commit,
  319. .ring_start = &r300_ring_start,
  320. .ring_test = &r100_ring_test,
  321. .ring_ib_execute = &r100_ring_ib_execute,
  322. .irq_set = &r100_irq_set,
  323. .irq_process = &r100_irq_process,
  324. .get_vblank_counter = &r100_get_vblank_counter,
  325. .fence_ring_emit = &r300_fence_ring_emit,
  326. .cs_parse = &r300_cs_parse,
  327. .copy_blit = &r100_copy_blit,
  328. .copy_dma = &r200_copy_dma,
  329. .copy = &r100_copy_blit,
  330. .get_engine_clock = &radeon_legacy_get_engine_clock,
  331. .set_engine_clock = &radeon_legacy_set_engine_clock,
  332. .get_memory_clock = &radeon_legacy_get_memory_clock,
  333. .set_memory_clock = NULL,
  334. .get_pcie_lanes = NULL,
  335. .set_pcie_lanes = NULL,
  336. .set_clock_gating = &radeon_legacy_set_clock_gating,
  337. .set_surface_reg = r100_set_surface_reg,
  338. .clear_surface_reg = r100_clear_surface_reg,
  339. .bandwidth_update = &r100_bandwidth_update,
  340. .hpd_init = &r100_hpd_init,
  341. .hpd_fini = &r100_hpd_fini,
  342. .hpd_sense = &r100_hpd_sense,
  343. .hpd_set_polarity = &r100_hpd_set_polarity,
  344. .ioctl_wait_idle = NULL,
  345. };
  346. /*
  347. * rs600.
  348. */
  349. extern int rs600_init(struct radeon_device *rdev);
  350. extern void rs600_fini(struct radeon_device *rdev);
  351. extern int rs600_suspend(struct radeon_device *rdev);
  352. extern int rs600_resume(struct radeon_device *rdev);
  353. int rs600_irq_set(struct radeon_device *rdev);
  354. int rs600_irq_process(struct radeon_device *rdev);
  355. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  356. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  357. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  358. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  359. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  360. void rs600_bandwidth_update(struct radeon_device *rdev);
  361. void rs600_hpd_init(struct radeon_device *rdev);
  362. void rs600_hpd_fini(struct radeon_device *rdev);
  363. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  364. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  365. enum radeon_hpd_id hpd);
  366. static struct radeon_asic rs600_asic = {
  367. .init = &rs600_init,
  368. .fini = &rs600_fini,
  369. .suspend = &rs600_suspend,
  370. .resume = &rs600_resume,
  371. .vga_set_state = &r100_vga_set_state,
  372. .gpu_reset = &r300_gpu_reset,
  373. .gart_tlb_flush = &rs600_gart_tlb_flush,
  374. .gart_set_page = &rs600_gart_set_page,
  375. .cp_commit = &r100_cp_commit,
  376. .ring_start = &r300_ring_start,
  377. .ring_test = &r100_ring_test,
  378. .ring_ib_execute = &r100_ring_ib_execute,
  379. .irq_set = &rs600_irq_set,
  380. .irq_process = &rs600_irq_process,
  381. .get_vblank_counter = &rs600_get_vblank_counter,
  382. .fence_ring_emit = &r300_fence_ring_emit,
  383. .cs_parse = &r300_cs_parse,
  384. .copy_blit = &r100_copy_blit,
  385. .copy_dma = &r200_copy_dma,
  386. .copy = &r100_copy_blit,
  387. .get_engine_clock = &radeon_atom_get_engine_clock,
  388. .set_engine_clock = &radeon_atom_set_engine_clock,
  389. .get_memory_clock = &radeon_atom_get_memory_clock,
  390. .set_memory_clock = &radeon_atom_set_memory_clock,
  391. .get_pcie_lanes = NULL,
  392. .set_pcie_lanes = NULL,
  393. .set_clock_gating = &radeon_atom_set_clock_gating,
  394. .set_surface_reg = r100_set_surface_reg,
  395. .clear_surface_reg = r100_clear_surface_reg,
  396. .bandwidth_update = &rs600_bandwidth_update,
  397. .hpd_init = &rs600_hpd_init,
  398. .hpd_fini = &rs600_hpd_fini,
  399. .hpd_sense = &rs600_hpd_sense,
  400. .hpd_set_polarity = &rs600_hpd_set_polarity,
  401. .ioctl_wait_idle = NULL,
  402. };
  403. /*
  404. * rs690,rs740
  405. */
  406. int rs690_init(struct radeon_device *rdev);
  407. void rs690_fini(struct radeon_device *rdev);
  408. int rs690_resume(struct radeon_device *rdev);
  409. int rs690_suspend(struct radeon_device *rdev);
  410. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  411. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  412. void rs690_bandwidth_update(struct radeon_device *rdev);
  413. static struct radeon_asic rs690_asic = {
  414. .init = &rs690_init,
  415. .fini = &rs690_fini,
  416. .suspend = &rs690_suspend,
  417. .resume = &rs690_resume,
  418. .vga_set_state = &r100_vga_set_state,
  419. .gpu_reset = &r300_gpu_reset,
  420. .gart_tlb_flush = &rs400_gart_tlb_flush,
  421. .gart_set_page = &rs400_gart_set_page,
  422. .cp_commit = &r100_cp_commit,
  423. .ring_start = &r300_ring_start,
  424. .ring_test = &r100_ring_test,
  425. .ring_ib_execute = &r100_ring_ib_execute,
  426. .irq_set = &rs600_irq_set,
  427. .irq_process = &rs600_irq_process,
  428. .get_vblank_counter = &rs600_get_vblank_counter,
  429. .fence_ring_emit = &r300_fence_ring_emit,
  430. .cs_parse = &r300_cs_parse,
  431. .copy_blit = &r100_copy_blit,
  432. .copy_dma = &r200_copy_dma,
  433. .copy = &r200_copy_dma,
  434. .get_engine_clock = &radeon_atom_get_engine_clock,
  435. .set_engine_clock = &radeon_atom_set_engine_clock,
  436. .get_memory_clock = &radeon_atom_get_memory_clock,
  437. .set_memory_clock = &radeon_atom_set_memory_clock,
  438. .get_pcie_lanes = NULL,
  439. .set_pcie_lanes = NULL,
  440. .set_clock_gating = &radeon_atom_set_clock_gating,
  441. .set_surface_reg = r100_set_surface_reg,
  442. .clear_surface_reg = r100_clear_surface_reg,
  443. .bandwidth_update = &rs690_bandwidth_update,
  444. .hpd_init = &rs600_hpd_init,
  445. .hpd_fini = &rs600_hpd_fini,
  446. .hpd_sense = &rs600_hpd_sense,
  447. .hpd_set_polarity = &rs600_hpd_set_polarity,
  448. .ioctl_wait_idle = NULL,
  449. };
  450. /*
  451. * rv515
  452. */
  453. int rv515_init(struct radeon_device *rdev);
  454. void rv515_fini(struct radeon_device *rdev);
  455. int rv515_gpu_reset(struct radeon_device *rdev);
  456. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  457. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  458. void rv515_ring_start(struct radeon_device *rdev);
  459. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  460. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  461. void rv515_bandwidth_update(struct radeon_device *rdev);
  462. int rv515_resume(struct radeon_device *rdev);
  463. int rv515_suspend(struct radeon_device *rdev);
  464. static struct radeon_asic rv515_asic = {
  465. .init = &rv515_init,
  466. .fini = &rv515_fini,
  467. .suspend = &rv515_suspend,
  468. .resume = &rv515_resume,
  469. .vga_set_state = &r100_vga_set_state,
  470. .gpu_reset = &rv515_gpu_reset,
  471. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  472. .gart_set_page = &rv370_pcie_gart_set_page,
  473. .cp_commit = &r100_cp_commit,
  474. .ring_start = &rv515_ring_start,
  475. .ring_test = &r100_ring_test,
  476. .ring_ib_execute = &r100_ring_ib_execute,
  477. .irq_set = &rs600_irq_set,
  478. .irq_process = &rs600_irq_process,
  479. .get_vblank_counter = &rs600_get_vblank_counter,
  480. .fence_ring_emit = &r300_fence_ring_emit,
  481. .cs_parse = &r300_cs_parse,
  482. .copy_blit = &r100_copy_blit,
  483. .copy_dma = &r200_copy_dma,
  484. .copy = &r100_copy_blit,
  485. .get_engine_clock = &radeon_atom_get_engine_clock,
  486. .set_engine_clock = &radeon_atom_set_engine_clock,
  487. .get_memory_clock = &radeon_atom_get_memory_clock,
  488. .set_memory_clock = &radeon_atom_set_memory_clock,
  489. .get_pcie_lanes = &rv370_get_pcie_lanes,
  490. .set_pcie_lanes = &rv370_set_pcie_lanes,
  491. .set_clock_gating = &radeon_atom_set_clock_gating,
  492. .set_surface_reg = r100_set_surface_reg,
  493. .clear_surface_reg = r100_clear_surface_reg,
  494. .bandwidth_update = &rv515_bandwidth_update,
  495. .hpd_init = &rs600_hpd_init,
  496. .hpd_fini = &rs600_hpd_fini,
  497. .hpd_sense = &rs600_hpd_sense,
  498. .hpd_set_polarity = &rs600_hpd_set_polarity,
  499. .ioctl_wait_idle = NULL,
  500. };
  501. /*
  502. * r520,rv530,rv560,rv570,r580
  503. */
  504. int r520_init(struct radeon_device *rdev);
  505. int r520_resume(struct radeon_device *rdev);
  506. static struct radeon_asic r520_asic = {
  507. .init = &r520_init,
  508. .fini = &rv515_fini,
  509. .suspend = &rv515_suspend,
  510. .resume = &r520_resume,
  511. .vga_set_state = &r100_vga_set_state,
  512. .gpu_reset = &rv515_gpu_reset,
  513. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  514. .gart_set_page = &rv370_pcie_gart_set_page,
  515. .cp_commit = &r100_cp_commit,
  516. .ring_start = &rv515_ring_start,
  517. .ring_test = &r100_ring_test,
  518. .ring_ib_execute = &r100_ring_ib_execute,
  519. .irq_set = &rs600_irq_set,
  520. .irq_process = &rs600_irq_process,
  521. .get_vblank_counter = &rs600_get_vblank_counter,
  522. .fence_ring_emit = &r300_fence_ring_emit,
  523. .cs_parse = &r300_cs_parse,
  524. .copy_blit = &r100_copy_blit,
  525. .copy_dma = &r200_copy_dma,
  526. .copy = &r100_copy_blit,
  527. .get_engine_clock = &radeon_atom_get_engine_clock,
  528. .set_engine_clock = &radeon_atom_set_engine_clock,
  529. .get_memory_clock = &radeon_atom_get_memory_clock,
  530. .set_memory_clock = &radeon_atom_set_memory_clock,
  531. .get_pcie_lanes = &rv370_get_pcie_lanes,
  532. .set_pcie_lanes = &rv370_set_pcie_lanes,
  533. .set_clock_gating = &radeon_atom_set_clock_gating,
  534. .set_surface_reg = r100_set_surface_reg,
  535. .clear_surface_reg = r100_clear_surface_reg,
  536. .bandwidth_update = &rv515_bandwidth_update,
  537. .hpd_init = &rs600_hpd_init,
  538. .hpd_fini = &rs600_hpd_fini,
  539. .hpd_sense = &rs600_hpd_sense,
  540. .hpd_set_polarity = &rs600_hpd_set_polarity,
  541. .ioctl_wait_idle = NULL,
  542. };
  543. /*
  544. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  545. */
  546. int r600_init(struct radeon_device *rdev);
  547. void r600_fini(struct radeon_device *rdev);
  548. int r600_suspend(struct radeon_device *rdev);
  549. int r600_resume(struct radeon_device *rdev);
  550. void r600_vga_set_state(struct radeon_device *rdev, bool state);
  551. int r600_wb_init(struct radeon_device *rdev);
  552. void r600_wb_fini(struct radeon_device *rdev);
  553. void r600_cp_commit(struct radeon_device *rdev);
  554. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  555. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  556. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  557. int r600_cs_parse(struct radeon_cs_parser *p);
  558. void r600_fence_ring_emit(struct radeon_device *rdev,
  559. struct radeon_fence *fence);
  560. int r600_copy_dma(struct radeon_device *rdev,
  561. uint64_t src_offset,
  562. uint64_t dst_offset,
  563. unsigned num_pages,
  564. struct radeon_fence *fence);
  565. int r600_irq_process(struct radeon_device *rdev);
  566. int r600_irq_set(struct radeon_device *rdev);
  567. int r600_gpu_reset(struct radeon_device *rdev);
  568. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  569. uint32_t tiling_flags, uint32_t pitch,
  570. uint32_t offset, uint32_t obj_size);
  571. int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  572. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  573. int r600_ring_test(struct radeon_device *rdev);
  574. int r600_copy_blit(struct radeon_device *rdev,
  575. uint64_t src_offset, uint64_t dst_offset,
  576. unsigned num_pages, struct radeon_fence *fence);
  577. void r600_hpd_init(struct radeon_device *rdev);
  578. void r600_hpd_fini(struct radeon_device *rdev);
  579. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  580. void r600_hpd_set_polarity(struct radeon_device *rdev,
  581. enum radeon_hpd_id hpd);
  582. extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
  583. static struct radeon_asic r600_asic = {
  584. .init = &r600_init,
  585. .fini = &r600_fini,
  586. .suspend = &r600_suspend,
  587. .resume = &r600_resume,
  588. .cp_commit = &r600_cp_commit,
  589. .vga_set_state = &r600_vga_set_state,
  590. .gpu_reset = &r600_gpu_reset,
  591. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  592. .gart_set_page = &rs600_gart_set_page,
  593. .ring_test = &r600_ring_test,
  594. .ring_ib_execute = &r600_ring_ib_execute,
  595. .irq_set = &r600_irq_set,
  596. .irq_process = &r600_irq_process,
  597. .get_vblank_counter = &rs600_get_vblank_counter,
  598. .fence_ring_emit = &r600_fence_ring_emit,
  599. .cs_parse = &r600_cs_parse,
  600. .copy_blit = &r600_copy_blit,
  601. .copy_dma = &r600_copy_blit,
  602. .copy = &r600_copy_blit,
  603. .get_engine_clock = &radeon_atom_get_engine_clock,
  604. .set_engine_clock = &radeon_atom_set_engine_clock,
  605. .get_memory_clock = &radeon_atom_get_memory_clock,
  606. .set_memory_clock = &radeon_atom_set_memory_clock,
  607. .get_pcie_lanes = &rv370_get_pcie_lanes,
  608. .set_pcie_lanes = NULL,
  609. .set_clock_gating = NULL,
  610. .set_surface_reg = r600_set_surface_reg,
  611. .clear_surface_reg = r600_clear_surface_reg,
  612. .bandwidth_update = &rv515_bandwidth_update,
  613. .hpd_init = &r600_hpd_init,
  614. .hpd_fini = &r600_hpd_fini,
  615. .hpd_sense = &r600_hpd_sense,
  616. .hpd_set_polarity = &r600_hpd_set_polarity,
  617. .ioctl_wait_idle = r600_ioctl_wait_idle,
  618. };
  619. /*
  620. * rv770,rv730,rv710,rv740
  621. */
  622. int rv770_init(struct radeon_device *rdev);
  623. void rv770_fini(struct radeon_device *rdev);
  624. int rv770_suspend(struct radeon_device *rdev);
  625. int rv770_resume(struct radeon_device *rdev);
  626. int rv770_gpu_reset(struct radeon_device *rdev);
  627. static struct radeon_asic rv770_asic = {
  628. .init = &rv770_init,
  629. .fini = &rv770_fini,
  630. .suspend = &rv770_suspend,
  631. .resume = &rv770_resume,
  632. .cp_commit = &r600_cp_commit,
  633. .gpu_reset = &rv770_gpu_reset,
  634. .vga_set_state = &r600_vga_set_state,
  635. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  636. .gart_set_page = &rs600_gart_set_page,
  637. .ring_test = &r600_ring_test,
  638. .ring_ib_execute = &r600_ring_ib_execute,
  639. .irq_set = &r600_irq_set,
  640. .irq_process = &r600_irq_process,
  641. .get_vblank_counter = &rs600_get_vblank_counter,
  642. .fence_ring_emit = &r600_fence_ring_emit,
  643. .cs_parse = &r600_cs_parse,
  644. .copy_blit = &r600_copy_blit,
  645. .copy_dma = &r600_copy_blit,
  646. .copy = &r600_copy_blit,
  647. .get_engine_clock = &radeon_atom_get_engine_clock,
  648. .set_engine_clock = &radeon_atom_set_engine_clock,
  649. .get_memory_clock = &radeon_atom_get_memory_clock,
  650. .set_memory_clock = &radeon_atom_set_memory_clock,
  651. .get_pcie_lanes = &rv370_get_pcie_lanes,
  652. .set_pcie_lanes = NULL,
  653. .set_clock_gating = &radeon_atom_set_clock_gating,
  654. .set_surface_reg = r600_set_surface_reg,
  655. .clear_surface_reg = r600_clear_surface_reg,
  656. .bandwidth_update = &rv515_bandwidth_update,
  657. .hpd_init = &r600_hpd_init,
  658. .hpd_fini = &r600_hpd_fini,
  659. .hpd_sense = &r600_hpd_sense,
  660. .hpd_set_polarity = &r600_hpd_set_polarity,
  661. .ioctl_wait_idle = r600_ioctl_wait_idle,
  662. };
  663. /*
  664. * evergreen
  665. */
  666. int evergreen_init(struct radeon_device *rdev);
  667. void evergreen_fini(struct radeon_device *rdev);
  668. int evergreen_suspend(struct radeon_device *rdev);
  669. int evergreen_resume(struct radeon_device *rdev);
  670. int evergreen_gpu_reset(struct radeon_device *rdev);
  671. void evergreen_bandwidth_update(struct radeon_device *rdev);
  672. void evergreen_hpd_init(struct radeon_device *rdev);
  673. void evergreen_hpd_fini(struct radeon_device *rdev);
  674. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  675. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  676. enum radeon_hpd_id hpd);
  677. static struct radeon_asic evergreen_asic = {
  678. .init = &evergreen_init,
  679. .fini = &evergreen_fini,
  680. .suspend = &evergreen_suspend,
  681. .resume = &evergreen_resume,
  682. .cp_commit = NULL,
  683. .gpu_reset = &evergreen_gpu_reset,
  684. .vga_set_state = &r600_vga_set_state,
  685. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  686. .gart_set_page = &rs600_gart_set_page,
  687. .ring_test = NULL,
  688. .ring_ib_execute = NULL,
  689. .irq_set = NULL,
  690. .irq_process = NULL,
  691. .get_vblank_counter = NULL,
  692. .fence_ring_emit = NULL,
  693. .cs_parse = NULL,
  694. .copy_blit = NULL,
  695. .copy_dma = NULL,
  696. .copy = NULL,
  697. .get_engine_clock = &radeon_atom_get_engine_clock,
  698. .set_engine_clock = &radeon_atom_set_engine_clock,
  699. .get_memory_clock = &radeon_atom_get_memory_clock,
  700. .set_memory_clock = &radeon_atom_set_memory_clock,
  701. .set_pcie_lanes = NULL,
  702. .set_clock_gating = NULL,
  703. .set_surface_reg = r600_set_surface_reg,
  704. .clear_surface_reg = r600_clear_surface_reg,
  705. .bandwidth_update = &evergreen_bandwidth_update,
  706. .hpd_init = &evergreen_hpd_init,
  707. .hpd_fini = &evergreen_hpd_fini,
  708. .hpd_sense = &evergreen_hpd_sense,
  709. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  710. };
  711. #endif