r200.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "r100d.h"
  34. #include "r200_reg_safe.h"
  35. #include "r100_track.h"
  36. static int r200_get_vtx_size_0(uint32_t vtx_fmt_0)
  37. {
  38. int vtx_size, i;
  39. vtx_size = 2;
  40. if (vtx_fmt_0 & R200_VTX_Z0)
  41. vtx_size++;
  42. if (vtx_fmt_0 & R200_VTX_W0)
  43. vtx_size++;
  44. /* blend weight */
  45. if (vtx_fmt_0 & (0x7 << R200_VTX_WEIGHT_COUNT_SHIFT))
  46. vtx_size += (vtx_fmt_0 >> R200_VTX_WEIGHT_COUNT_SHIFT) & 0x7;
  47. if (vtx_fmt_0 & R200_VTX_PV_MATRIX_SEL)
  48. vtx_size++;
  49. if (vtx_fmt_0 & R200_VTX_N0)
  50. vtx_size += 3;
  51. if (vtx_fmt_0 & R200_VTX_POINT_SIZE)
  52. vtx_size++;
  53. if (vtx_fmt_0 & R200_VTX_DISCRETE_FOG)
  54. vtx_size++;
  55. if (vtx_fmt_0 & R200_VTX_SHININESS_0)
  56. vtx_size++;
  57. if (vtx_fmt_0 & R200_VTX_SHININESS_1)
  58. vtx_size++;
  59. for (i = 0; i < 8; i++) {
  60. int color_size = (vtx_fmt_0 >> (11 + 2*i)) & 0x3;
  61. switch (color_size) {
  62. case 0: break;
  63. case 1: vtx_size++; break;
  64. case 2: vtx_size += 3; break;
  65. case 3: vtx_size += 4; break;
  66. }
  67. }
  68. if (vtx_fmt_0 & R200_VTX_XY1)
  69. vtx_size += 2;
  70. if (vtx_fmt_0 & R200_VTX_Z1)
  71. vtx_size++;
  72. if (vtx_fmt_0 & R200_VTX_W1)
  73. vtx_size++;
  74. if (vtx_fmt_0 & R200_VTX_N1)
  75. vtx_size += 3;
  76. return vtx_size;
  77. }
  78. int r200_copy_dma(struct radeon_device *rdev,
  79. uint64_t src_offset,
  80. uint64_t dst_offset,
  81. unsigned num_pages,
  82. struct radeon_fence *fence)
  83. {
  84. uint32_t size;
  85. uint32_t cur_size;
  86. int i, num_loops;
  87. int r = 0;
  88. /* radeon pitch is /64 */
  89. size = num_pages << PAGE_SHIFT;
  90. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  91. r = radeon_ring_lock(rdev, num_loops * 4 + 64);
  92. if (r) {
  93. DRM_ERROR("radeon: moving bo (%d).\n", r);
  94. return r;
  95. }
  96. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  97. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  98. radeon_ring_write(rdev, (1 << 16));
  99. for (i = 0; i < num_loops; i++) {
  100. cur_size = size;
  101. if (cur_size > 0x1FFFFF) {
  102. cur_size = 0x1FFFFF;
  103. }
  104. size -= cur_size;
  105. radeon_ring_write(rdev, PACKET0(0x720, 2));
  106. radeon_ring_write(rdev, src_offset);
  107. radeon_ring_write(rdev, dst_offset);
  108. radeon_ring_write(rdev, cur_size | (1 << 31) | (1 << 30));
  109. src_offset += cur_size;
  110. dst_offset += cur_size;
  111. }
  112. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  113. radeon_ring_write(rdev, RADEON_WAIT_DMA_GUI_IDLE);
  114. if (fence) {
  115. r = radeon_fence_emit(rdev, fence);
  116. }
  117. radeon_ring_unlock_commit(rdev);
  118. return r;
  119. }
  120. static int r200_get_vtx_size_1(uint32_t vtx_fmt_1)
  121. {
  122. int vtx_size, i, tex_size;
  123. vtx_size = 0;
  124. for (i = 0; i < 6; i++) {
  125. tex_size = (vtx_fmt_1 >> (i * 3)) & 0x7;
  126. if (tex_size > 4)
  127. continue;
  128. vtx_size += tex_size;
  129. }
  130. return vtx_size;
  131. }
  132. int r200_packet0_check(struct radeon_cs_parser *p,
  133. struct radeon_cs_packet *pkt,
  134. unsigned idx, unsigned reg)
  135. {
  136. struct radeon_cs_reloc *reloc;
  137. struct r100_cs_track *track;
  138. volatile uint32_t *ib;
  139. uint32_t tmp;
  140. int r;
  141. int i;
  142. int face;
  143. u32 tile_flags = 0;
  144. u32 idx_value;
  145. ib = p->ib->ptr;
  146. track = (struct r100_cs_track *)p->track;
  147. idx_value = radeon_get_ib_value(p, idx);
  148. switch (reg) {
  149. case RADEON_CRTC_GUI_TRIG_VLINE:
  150. r = r100_cs_packet_parse_vline(p);
  151. if (r) {
  152. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  153. idx, reg);
  154. r100_cs_dump_packet(p, pkt);
  155. return r;
  156. }
  157. break;
  158. /* FIXME: only allow PACKET3 blit? easier to check for out of
  159. * range access */
  160. case RADEON_DST_PITCH_OFFSET:
  161. case RADEON_SRC_PITCH_OFFSET:
  162. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  163. if (r)
  164. return r;
  165. break;
  166. case RADEON_RB3D_DEPTHOFFSET:
  167. r = r100_cs_packet_next_reloc(p, &reloc);
  168. if (r) {
  169. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  170. idx, reg);
  171. r100_cs_dump_packet(p, pkt);
  172. return r;
  173. }
  174. track->zb.robj = reloc->robj;
  175. track->zb.offset = idx_value;
  176. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  177. break;
  178. case RADEON_RB3D_COLOROFFSET:
  179. r = r100_cs_packet_next_reloc(p, &reloc);
  180. if (r) {
  181. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  182. idx, reg);
  183. r100_cs_dump_packet(p, pkt);
  184. return r;
  185. }
  186. track->cb[0].robj = reloc->robj;
  187. track->cb[0].offset = idx_value;
  188. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  189. break;
  190. case R200_PP_TXOFFSET_0:
  191. case R200_PP_TXOFFSET_1:
  192. case R200_PP_TXOFFSET_2:
  193. case R200_PP_TXOFFSET_3:
  194. case R200_PP_TXOFFSET_4:
  195. case R200_PP_TXOFFSET_5:
  196. i = (reg - R200_PP_TXOFFSET_0) / 24;
  197. r = r100_cs_packet_next_reloc(p, &reloc);
  198. if (r) {
  199. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  200. idx, reg);
  201. r100_cs_dump_packet(p, pkt);
  202. return r;
  203. }
  204. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  205. track->textures[i].robj = reloc->robj;
  206. break;
  207. case R200_PP_CUBIC_OFFSET_F1_0:
  208. case R200_PP_CUBIC_OFFSET_F2_0:
  209. case R200_PP_CUBIC_OFFSET_F3_0:
  210. case R200_PP_CUBIC_OFFSET_F4_0:
  211. case R200_PP_CUBIC_OFFSET_F5_0:
  212. case R200_PP_CUBIC_OFFSET_F1_1:
  213. case R200_PP_CUBIC_OFFSET_F2_1:
  214. case R200_PP_CUBIC_OFFSET_F3_1:
  215. case R200_PP_CUBIC_OFFSET_F4_1:
  216. case R200_PP_CUBIC_OFFSET_F5_1:
  217. case R200_PP_CUBIC_OFFSET_F1_2:
  218. case R200_PP_CUBIC_OFFSET_F2_2:
  219. case R200_PP_CUBIC_OFFSET_F3_2:
  220. case R200_PP_CUBIC_OFFSET_F4_2:
  221. case R200_PP_CUBIC_OFFSET_F5_2:
  222. case R200_PP_CUBIC_OFFSET_F1_3:
  223. case R200_PP_CUBIC_OFFSET_F2_3:
  224. case R200_PP_CUBIC_OFFSET_F3_3:
  225. case R200_PP_CUBIC_OFFSET_F4_3:
  226. case R200_PP_CUBIC_OFFSET_F5_3:
  227. case R200_PP_CUBIC_OFFSET_F1_4:
  228. case R200_PP_CUBIC_OFFSET_F2_4:
  229. case R200_PP_CUBIC_OFFSET_F3_4:
  230. case R200_PP_CUBIC_OFFSET_F4_4:
  231. case R200_PP_CUBIC_OFFSET_F5_4:
  232. case R200_PP_CUBIC_OFFSET_F1_5:
  233. case R200_PP_CUBIC_OFFSET_F2_5:
  234. case R200_PP_CUBIC_OFFSET_F3_5:
  235. case R200_PP_CUBIC_OFFSET_F4_5:
  236. case R200_PP_CUBIC_OFFSET_F5_5:
  237. i = (reg - R200_PP_TXOFFSET_0) / 24;
  238. face = (reg - ((i * 24) + R200_PP_TXOFFSET_0)) / 4;
  239. r = r100_cs_packet_next_reloc(p, &reloc);
  240. if (r) {
  241. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  242. idx, reg);
  243. r100_cs_dump_packet(p, pkt);
  244. return r;
  245. }
  246. track->textures[i].cube_info[face - 1].offset = idx_value;
  247. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  248. track->textures[i].cube_info[face - 1].robj = reloc->robj;
  249. break;
  250. case RADEON_RE_WIDTH_HEIGHT:
  251. track->maxy = ((idx_value >> 16) & 0x7FF);
  252. break;
  253. case RADEON_RB3D_COLORPITCH:
  254. r = r100_cs_packet_next_reloc(p, &reloc);
  255. if (r) {
  256. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  257. idx, reg);
  258. r100_cs_dump_packet(p, pkt);
  259. return r;
  260. }
  261. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  262. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  263. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  264. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  265. tmp = idx_value & ~(0x7 << 16);
  266. tmp |= tile_flags;
  267. ib[idx] = tmp;
  268. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  269. break;
  270. case RADEON_RB3D_DEPTHPITCH:
  271. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  272. break;
  273. case RADEON_RB3D_CNTL:
  274. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  275. case 7:
  276. case 8:
  277. case 9:
  278. case 11:
  279. case 12:
  280. track->cb[0].cpp = 1;
  281. break;
  282. case 3:
  283. case 4:
  284. case 15:
  285. track->cb[0].cpp = 2;
  286. break;
  287. case 6:
  288. track->cb[0].cpp = 4;
  289. break;
  290. default:
  291. DRM_ERROR("Invalid color buffer format (%d) !\n",
  292. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  293. return -EINVAL;
  294. }
  295. if (idx_value & RADEON_DEPTHXY_OFFSET_ENABLE) {
  296. DRM_ERROR("No support for depth xy offset in kms\n");
  297. return -EINVAL;
  298. }
  299. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  300. break;
  301. case RADEON_RB3D_ZSTENCILCNTL:
  302. switch (idx_value & 0xf) {
  303. case 0:
  304. track->zb.cpp = 2;
  305. break;
  306. case 2:
  307. case 3:
  308. case 4:
  309. case 5:
  310. case 9:
  311. case 11:
  312. track->zb.cpp = 4;
  313. break;
  314. default:
  315. break;
  316. }
  317. break;
  318. case RADEON_RB3D_ZPASS_ADDR:
  319. r = r100_cs_packet_next_reloc(p, &reloc);
  320. if (r) {
  321. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  322. idx, reg);
  323. r100_cs_dump_packet(p, pkt);
  324. return r;
  325. }
  326. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  327. break;
  328. case RADEON_PP_CNTL:
  329. {
  330. uint32_t temp = idx_value >> 4;
  331. for (i = 0; i < track->num_texture; i++)
  332. track->textures[i].enabled = !!(temp & (1 << i));
  333. }
  334. break;
  335. case RADEON_SE_VF_CNTL:
  336. track->vap_vf_cntl = idx_value;
  337. break;
  338. case 0x210c:
  339. /* VAP_VF_MAX_VTX_INDX */
  340. track->max_indx = idx_value & 0x00FFFFFFUL;
  341. break;
  342. case R200_SE_VTX_FMT_0:
  343. track->vtx_size = r200_get_vtx_size_0(idx_value);
  344. break;
  345. case R200_SE_VTX_FMT_1:
  346. track->vtx_size += r200_get_vtx_size_1(idx_value);
  347. break;
  348. case R200_PP_TXSIZE_0:
  349. case R200_PP_TXSIZE_1:
  350. case R200_PP_TXSIZE_2:
  351. case R200_PP_TXSIZE_3:
  352. case R200_PP_TXSIZE_4:
  353. case R200_PP_TXSIZE_5:
  354. i = (reg - R200_PP_TXSIZE_0) / 32;
  355. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  356. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  357. break;
  358. case R200_PP_TXPITCH_0:
  359. case R200_PP_TXPITCH_1:
  360. case R200_PP_TXPITCH_2:
  361. case R200_PP_TXPITCH_3:
  362. case R200_PP_TXPITCH_4:
  363. case R200_PP_TXPITCH_5:
  364. i = (reg - R200_PP_TXPITCH_0) / 32;
  365. track->textures[i].pitch = idx_value + 32;
  366. break;
  367. case R200_PP_TXFILTER_0:
  368. case R200_PP_TXFILTER_1:
  369. case R200_PP_TXFILTER_2:
  370. case R200_PP_TXFILTER_3:
  371. case R200_PP_TXFILTER_4:
  372. case R200_PP_TXFILTER_5:
  373. i = (reg - R200_PP_TXFILTER_0) / 32;
  374. track->textures[i].num_levels = ((idx_value & R200_MAX_MIP_LEVEL_MASK)
  375. >> R200_MAX_MIP_LEVEL_SHIFT);
  376. tmp = (idx_value >> 23) & 0x7;
  377. if (tmp == 2 || tmp == 6)
  378. track->textures[i].roundup_w = false;
  379. tmp = (idx_value >> 27) & 0x7;
  380. if (tmp == 2 || tmp == 6)
  381. track->textures[i].roundup_h = false;
  382. break;
  383. case R200_PP_TXMULTI_CTL_0:
  384. case R200_PP_TXMULTI_CTL_1:
  385. case R200_PP_TXMULTI_CTL_2:
  386. case R200_PP_TXMULTI_CTL_3:
  387. case R200_PP_TXMULTI_CTL_4:
  388. case R200_PP_TXMULTI_CTL_5:
  389. i = (reg - R200_PP_TXMULTI_CTL_0) / 32;
  390. break;
  391. case R200_PP_TXFORMAT_X_0:
  392. case R200_PP_TXFORMAT_X_1:
  393. case R200_PP_TXFORMAT_X_2:
  394. case R200_PP_TXFORMAT_X_3:
  395. case R200_PP_TXFORMAT_X_4:
  396. case R200_PP_TXFORMAT_X_5:
  397. i = (reg - R200_PP_TXFORMAT_X_0) / 32;
  398. track->textures[i].txdepth = idx_value & 0x7;
  399. tmp = (idx_value >> 16) & 0x3;
  400. /* 2D, 3D, CUBE */
  401. switch (tmp) {
  402. case 0:
  403. case 5:
  404. case 6:
  405. case 7:
  406. /* 1D/2D */
  407. track->textures[i].tex_coord_type = 0;
  408. break;
  409. case 1:
  410. /* CUBE */
  411. track->textures[i].tex_coord_type = 2;
  412. break;
  413. case 2:
  414. /* 3D */
  415. track->textures[i].tex_coord_type = 1;
  416. break;
  417. }
  418. break;
  419. case R200_PP_TXFORMAT_0:
  420. case R200_PP_TXFORMAT_1:
  421. case R200_PP_TXFORMAT_2:
  422. case R200_PP_TXFORMAT_3:
  423. case R200_PP_TXFORMAT_4:
  424. case R200_PP_TXFORMAT_5:
  425. i = (reg - R200_PP_TXFORMAT_0) / 32;
  426. if (idx_value & R200_TXFORMAT_NON_POWER2) {
  427. track->textures[i].use_pitch = 1;
  428. } else {
  429. track->textures[i].use_pitch = 0;
  430. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  431. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  432. }
  433. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  434. case R200_TXFORMAT_I8:
  435. case R200_TXFORMAT_RGB332:
  436. case R200_TXFORMAT_Y8:
  437. track->textures[i].cpp = 1;
  438. break;
  439. case R200_TXFORMAT_AI88:
  440. case R200_TXFORMAT_ARGB1555:
  441. case R200_TXFORMAT_RGB565:
  442. case R200_TXFORMAT_ARGB4444:
  443. case R200_TXFORMAT_VYUY422:
  444. case R200_TXFORMAT_YVYU422:
  445. case R200_TXFORMAT_LDVDU655:
  446. case R200_TXFORMAT_DVDU88:
  447. case R200_TXFORMAT_AVYU4444:
  448. track->textures[i].cpp = 2;
  449. break;
  450. case R200_TXFORMAT_ARGB8888:
  451. case R200_TXFORMAT_RGBA8888:
  452. case R200_TXFORMAT_ABGR8888:
  453. case R200_TXFORMAT_BGR111110:
  454. case R200_TXFORMAT_LDVDU8888:
  455. track->textures[i].cpp = 4;
  456. break;
  457. case R200_TXFORMAT_DXT1:
  458. track->textures[i].cpp = 1;
  459. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  460. break;
  461. case R200_TXFORMAT_DXT23:
  462. case R200_TXFORMAT_DXT45:
  463. track->textures[i].cpp = 1;
  464. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  465. break;
  466. }
  467. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  468. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  469. break;
  470. case R200_PP_CUBIC_FACES_0:
  471. case R200_PP_CUBIC_FACES_1:
  472. case R200_PP_CUBIC_FACES_2:
  473. case R200_PP_CUBIC_FACES_3:
  474. case R200_PP_CUBIC_FACES_4:
  475. case R200_PP_CUBIC_FACES_5:
  476. tmp = idx_value;
  477. i = (reg - R200_PP_CUBIC_FACES_0) / 32;
  478. for (face = 0; face < 4; face++) {
  479. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  480. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  481. }
  482. break;
  483. default:
  484. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  485. reg, idx);
  486. return -EINVAL;
  487. }
  488. return 0;
  489. }
  490. void r200_set_safe_registers(struct radeon_device *rdev)
  491. {
  492. rdev->config.r100.reg_safe_bm = r200_reg_safe_bm;
  493. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r200_reg_safe_bm);
  494. }