r100.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /* hpd for digital panel detect/disconnect */
  62. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  63. {
  64. bool connected = false;
  65. switch (hpd) {
  66. case RADEON_HPD_1:
  67. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  68. connected = true;
  69. break;
  70. case RADEON_HPD_2:
  71. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  72. connected = true;
  73. break;
  74. default:
  75. break;
  76. }
  77. return connected;
  78. }
  79. void r100_hpd_set_polarity(struct radeon_device *rdev,
  80. enum radeon_hpd_id hpd)
  81. {
  82. u32 tmp;
  83. bool connected = r100_hpd_sense(rdev, hpd);
  84. switch (hpd) {
  85. case RADEON_HPD_1:
  86. tmp = RREG32(RADEON_FP_GEN_CNTL);
  87. if (connected)
  88. tmp &= ~RADEON_FP_DETECT_INT_POL;
  89. else
  90. tmp |= RADEON_FP_DETECT_INT_POL;
  91. WREG32(RADEON_FP_GEN_CNTL, tmp);
  92. break;
  93. case RADEON_HPD_2:
  94. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  95. if (connected)
  96. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  97. else
  98. tmp |= RADEON_FP2_DETECT_INT_POL;
  99. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  100. break;
  101. default:
  102. break;
  103. }
  104. }
  105. void r100_hpd_init(struct radeon_device *rdev)
  106. {
  107. struct drm_device *dev = rdev->ddev;
  108. struct drm_connector *connector;
  109. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  110. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  111. switch (radeon_connector->hpd.hpd) {
  112. case RADEON_HPD_1:
  113. rdev->irq.hpd[0] = true;
  114. break;
  115. case RADEON_HPD_2:
  116. rdev->irq.hpd[1] = true;
  117. break;
  118. default:
  119. break;
  120. }
  121. }
  122. if (rdev->irq.installed)
  123. r100_irq_set(rdev);
  124. }
  125. void r100_hpd_fini(struct radeon_device *rdev)
  126. {
  127. struct drm_device *dev = rdev->ddev;
  128. struct drm_connector *connector;
  129. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  130. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  131. switch (radeon_connector->hpd.hpd) {
  132. case RADEON_HPD_1:
  133. rdev->irq.hpd[0] = false;
  134. break;
  135. case RADEON_HPD_2:
  136. rdev->irq.hpd[1] = false;
  137. break;
  138. default:
  139. break;
  140. }
  141. }
  142. }
  143. /*
  144. * PCI GART
  145. */
  146. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  147. {
  148. /* TODO: can we do somethings here ? */
  149. /* It seems hw only cache one entry so we should discard this
  150. * entry otherwise if first GPU GART read hit this entry it
  151. * could end up in wrong address. */
  152. }
  153. int r100_pci_gart_init(struct radeon_device *rdev)
  154. {
  155. int r;
  156. if (rdev->gart.table.ram.ptr) {
  157. WARN(1, "R100 PCI GART already initialized.\n");
  158. return 0;
  159. }
  160. /* Initialize common gart structure */
  161. r = radeon_gart_init(rdev);
  162. if (r)
  163. return r;
  164. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  165. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  166. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  167. return radeon_gart_table_ram_alloc(rdev);
  168. }
  169. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  170. void r100_enable_bm(struct radeon_device *rdev)
  171. {
  172. uint32_t tmp;
  173. /* Enable bus mastering */
  174. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  175. WREG32(RADEON_BUS_CNTL, tmp);
  176. }
  177. int r100_pci_gart_enable(struct radeon_device *rdev)
  178. {
  179. uint32_t tmp;
  180. radeon_gart_restore(rdev);
  181. /* discard memory request outside of configured range */
  182. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  183. WREG32(RADEON_AIC_CNTL, tmp);
  184. /* set address range for PCI address translate */
  185. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  186. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  187. /* set PCI GART page-table base address */
  188. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  189. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  190. WREG32(RADEON_AIC_CNTL, tmp);
  191. r100_pci_gart_tlb_flush(rdev);
  192. rdev->gart.ready = true;
  193. return 0;
  194. }
  195. void r100_pci_gart_disable(struct radeon_device *rdev)
  196. {
  197. uint32_t tmp;
  198. /* discard memory request outside of configured range */
  199. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  200. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  201. WREG32(RADEON_AIC_LO_ADDR, 0);
  202. WREG32(RADEON_AIC_HI_ADDR, 0);
  203. }
  204. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  205. {
  206. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  207. return -EINVAL;
  208. }
  209. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  210. return 0;
  211. }
  212. void r100_pci_gart_fini(struct radeon_device *rdev)
  213. {
  214. r100_pci_gart_disable(rdev);
  215. radeon_gart_table_ram_free(rdev);
  216. radeon_gart_fini(rdev);
  217. }
  218. int r100_irq_set(struct radeon_device *rdev)
  219. {
  220. uint32_t tmp = 0;
  221. if (!rdev->irq.installed) {
  222. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  223. WREG32(R_000040_GEN_INT_CNTL, 0);
  224. return -EINVAL;
  225. }
  226. if (rdev->irq.sw_int) {
  227. tmp |= RADEON_SW_INT_ENABLE;
  228. }
  229. if (rdev->irq.crtc_vblank_int[0]) {
  230. tmp |= RADEON_CRTC_VBLANK_MASK;
  231. }
  232. if (rdev->irq.crtc_vblank_int[1]) {
  233. tmp |= RADEON_CRTC2_VBLANK_MASK;
  234. }
  235. if (rdev->irq.hpd[0]) {
  236. tmp |= RADEON_FP_DETECT_MASK;
  237. }
  238. if (rdev->irq.hpd[1]) {
  239. tmp |= RADEON_FP2_DETECT_MASK;
  240. }
  241. WREG32(RADEON_GEN_INT_CNTL, tmp);
  242. return 0;
  243. }
  244. void r100_irq_disable(struct radeon_device *rdev)
  245. {
  246. u32 tmp;
  247. WREG32(R_000040_GEN_INT_CNTL, 0);
  248. /* Wait and acknowledge irq */
  249. mdelay(1);
  250. tmp = RREG32(R_000044_GEN_INT_STATUS);
  251. WREG32(R_000044_GEN_INT_STATUS, tmp);
  252. }
  253. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  254. {
  255. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  256. uint32_t irq_mask = RADEON_SW_INT_TEST |
  257. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  258. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  259. if (irqs) {
  260. WREG32(RADEON_GEN_INT_STATUS, irqs);
  261. }
  262. return irqs & irq_mask;
  263. }
  264. int r100_irq_process(struct radeon_device *rdev)
  265. {
  266. uint32_t status, msi_rearm;
  267. bool queue_hotplug = false;
  268. status = r100_irq_ack(rdev);
  269. if (!status) {
  270. return IRQ_NONE;
  271. }
  272. if (rdev->shutdown) {
  273. return IRQ_NONE;
  274. }
  275. while (status) {
  276. /* SW interrupt */
  277. if (status & RADEON_SW_INT_TEST) {
  278. radeon_fence_process(rdev);
  279. }
  280. /* Vertical blank interrupts */
  281. if (status & RADEON_CRTC_VBLANK_STAT) {
  282. drm_handle_vblank(rdev->ddev, 0);
  283. wake_up(&rdev->irq.vblank_queue);
  284. }
  285. if (status & RADEON_CRTC2_VBLANK_STAT) {
  286. drm_handle_vblank(rdev->ddev, 1);
  287. wake_up(&rdev->irq.vblank_queue);
  288. }
  289. if (status & RADEON_FP_DETECT_STAT) {
  290. queue_hotplug = true;
  291. DRM_DEBUG("HPD1\n");
  292. }
  293. if (status & RADEON_FP2_DETECT_STAT) {
  294. queue_hotplug = true;
  295. DRM_DEBUG("HPD2\n");
  296. }
  297. status = r100_irq_ack(rdev);
  298. }
  299. if (queue_hotplug)
  300. queue_work(rdev->wq, &rdev->hotplug_work);
  301. if (rdev->msi_enabled) {
  302. switch (rdev->family) {
  303. case CHIP_RS400:
  304. case CHIP_RS480:
  305. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  306. WREG32(RADEON_AIC_CNTL, msi_rearm);
  307. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  308. break;
  309. default:
  310. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  311. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  312. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  313. break;
  314. }
  315. }
  316. return IRQ_HANDLED;
  317. }
  318. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  319. {
  320. if (crtc == 0)
  321. return RREG32(RADEON_CRTC_CRNT_FRAME);
  322. else
  323. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  324. }
  325. /* Who ever call radeon_fence_emit should call ring_lock and ask
  326. * for enough space (today caller are ib schedule and buffer move) */
  327. void r100_fence_ring_emit(struct radeon_device *rdev,
  328. struct radeon_fence *fence)
  329. {
  330. /* We have to make sure that caches are flushed before
  331. * CPU might read something from VRAM. */
  332. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  333. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  334. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  335. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  336. /* Wait until IDLE & CLEAN */
  337. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  338. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  339. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  340. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  341. RADEON_HDP_READ_BUFFER_INVALIDATE);
  342. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  343. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  344. /* Emit fence sequence & fire IRQ */
  345. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  346. radeon_ring_write(rdev, fence->seq);
  347. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  348. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  349. }
  350. int r100_wb_init(struct radeon_device *rdev)
  351. {
  352. int r;
  353. if (rdev->wb.wb_obj == NULL) {
  354. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  355. RADEON_GEM_DOMAIN_GTT,
  356. &rdev->wb.wb_obj);
  357. if (r) {
  358. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  359. return r;
  360. }
  361. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  362. if (unlikely(r != 0))
  363. return r;
  364. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  365. &rdev->wb.gpu_addr);
  366. if (r) {
  367. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  368. radeon_bo_unreserve(rdev->wb.wb_obj);
  369. return r;
  370. }
  371. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  372. radeon_bo_unreserve(rdev->wb.wb_obj);
  373. if (r) {
  374. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  375. return r;
  376. }
  377. }
  378. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  379. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  380. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  381. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  382. return 0;
  383. }
  384. void r100_wb_disable(struct radeon_device *rdev)
  385. {
  386. WREG32(R_000770_SCRATCH_UMSK, 0);
  387. }
  388. void r100_wb_fini(struct radeon_device *rdev)
  389. {
  390. int r;
  391. r100_wb_disable(rdev);
  392. if (rdev->wb.wb_obj) {
  393. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  394. if (unlikely(r != 0)) {
  395. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  396. return;
  397. }
  398. radeon_bo_kunmap(rdev->wb.wb_obj);
  399. radeon_bo_unpin(rdev->wb.wb_obj);
  400. radeon_bo_unreserve(rdev->wb.wb_obj);
  401. radeon_bo_unref(&rdev->wb.wb_obj);
  402. rdev->wb.wb = NULL;
  403. rdev->wb.wb_obj = NULL;
  404. }
  405. }
  406. int r100_copy_blit(struct radeon_device *rdev,
  407. uint64_t src_offset,
  408. uint64_t dst_offset,
  409. unsigned num_pages,
  410. struct radeon_fence *fence)
  411. {
  412. uint32_t cur_pages;
  413. uint32_t stride_bytes = PAGE_SIZE;
  414. uint32_t pitch;
  415. uint32_t stride_pixels;
  416. unsigned ndw;
  417. int num_loops;
  418. int r = 0;
  419. /* radeon limited to 16k stride */
  420. stride_bytes &= 0x3fff;
  421. /* radeon pitch is /64 */
  422. pitch = stride_bytes / 64;
  423. stride_pixels = stride_bytes / 4;
  424. num_loops = DIV_ROUND_UP(num_pages, 8191);
  425. /* Ask for enough room for blit + flush + fence */
  426. ndw = 64 + (10 * num_loops);
  427. r = radeon_ring_lock(rdev, ndw);
  428. if (r) {
  429. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  430. return -EINVAL;
  431. }
  432. while (num_pages > 0) {
  433. cur_pages = num_pages;
  434. if (cur_pages > 8191) {
  435. cur_pages = 8191;
  436. }
  437. num_pages -= cur_pages;
  438. /* pages are in Y direction - height
  439. page width in X direction - width */
  440. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  441. radeon_ring_write(rdev,
  442. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  443. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  444. RADEON_GMC_SRC_CLIPPING |
  445. RADEON_GMC_DST_CLIPPING |
  446. RADEON_GMC_BRUSH_NONE |
  447. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  448. RADEON_GMC_SRC_DATATYPE_COLOR |
  449. RADEON_ROP3_S |
  450. RADEON_DP_SRC_SOURCE_MEMORY |
  451. RADEON_GMC_CLR_CMP_CNTL_DIS |
  452. RADEON_GMC_WR_MSK_DIS);
  453. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  454. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  455. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  456. radeon_ring_write(rdev, 0);
  457. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  458. radeon_ring_write(rdev, num_pages);
  459. radeon_ring_write(rdev, num_pages);
  460. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  461. }
  462. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  463. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  464. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  465. radeon_ring_write(rdev,
  466. RADEON_WAIT_2D_IDLECLEAN |
  467. RADEON_WAIT_HOST_IDLECLEAN |
  468. RADEON_WAIT_DMA_GUI_IDLE);
  469. if (fence) {
  470. r = radeon_fence_emit(rdev, fence);
  471. }
  472. radeon_ring_unlock_commit(rdev);
  473. return r;
  474. }
  475. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  476. {
  477. unsigned i;
  478. u32 tmp;
  479. for (i = 0; i < rdev->usec_timeout; i++) {
  480. tmp = RREG32(R_000E40_RBBM_STATUS);
  481. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  482. return 0;
  483. }
  484. udelay(1);
  485. }
  486. return -1;
  487. }
  488. void r100_ring_start(struct radeon_device *rdev)
  489. {
  490. int r;
  491. r = radeon_ring_lock(rdev, 2);
  492. if (r) {
  493. return;
  494. }
  495. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  496. radeon_ring_write(rdev,
  497. RADEON_ISYNC_ANY2D_IDLE3D |
  498. RADEON_ISYNC_ANY3D_IDLE2D |
  499. RADEON_ISYNC_WAIT_IDLEGUI |
  500. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  501. radeon_ring_unlock_commit(rdev);
  502. }
  503. /* Load the microcode for the CP */
  504. static int r100_cp_init_microcode(struct radeon_device *rdev)
  505. {
  506. struct platform_device *pdev;
  507. const char *fw_name = NULL;
  508. int err;
  509. DRM_DEBUG("\n");
  510. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  511. err = IS_ERR(pdev);
  512. if (err) {
  513. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  514. return -EINVAL;
  515. }
  516. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  517. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  518. (rdev->family == CHIP_RS200)) {
  519. DRM_INFO("Loading R100 Microcode\n");
  520. fw_name = FIRMWARE_R100;
  521. } else if ((rdev->family == CHIP_R200) ||
  522. (rdev->family == CHIP_RV250) ||
  523. (rdev->family == CHIP_RV280) ||
  524. (rdev->family == CHIP_RS300)) {
  525. DRM_INFO("Loading R200 Microcode\n");
  526. fw_name = FIRMWARE_R200;
  527. } else if ((rdev->family == CHIP_R300) ||
  528. (rdev->family == CHIP_R350) ||
  529. (rdev->family == CHIP_RV350) ||
  530. (rdev->family == CHIP_RV380) ||
  531. (rdev->family == CHIP_RS400) ||
  532. (rdev->family == CHIP_RS480)) {
  533. DRM_INFO("Loading R300 Microcode\n");
  534. fw_name = FIRMWARE_R300;
  535. } else if ((rdev->family == CHIP_R420) ||
  536. (rdev->family == CHIP_R423) ||
  537. (rdev->family == CHIP_RV410)) {
  538. DRM_INFO("Loading R400 Microcode\n");
  539. fw_name = FIRMWARE_R420;
  540. } else if ((rdev->family == CHIP_RS690) ||
  541. (rdev->family == CHIP_RS740)) {
  542. DRM_INFO("Loading RS690/RS740 Microcode\n");
  543. fw_name = FIRMWARE_RS690;
  544. } else if (rdev->family == CHIP_RS600) {
  545. DRM_INFO("Loading RS600 Microcode\n");
  546. fw_name = FIRMWARE_RS600;
  547. } else if ((rdev->family == CHIP_RV515) ||
  548. (rdev->family == CHIP_R520) ||
  549. (rdev->family == CHIP_RV530) ||
  550. (rdev->family == CHIP_R580) ||
  551. (rdev->family == CHIP_RV560) ||
  552. (rdev->family == CHIP_RV570)) {
  553. DRM_INFO("Loading R500 Microcode\n");
  554. fw_name = FIRMWARE_R520;
  555. }
  556. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  557. platform_device_unregister(pdev);
  558. if (err) {
  559. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  560. fw_name);
  561. } else if (rdev->me_fw->size % 8) {
  562. printk(KERN_ERR
  563. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  564. rdev->me_fw->size, fw_name);
  565. err = -EINVAL;
  566. release_firmware(rdev->me_fw);
  567. rdev->me_fw = NULL;
  568. }
  569. return err;
  570. }
  571. static void r100_cp_load_microcode(struct radeon_device *rdev)
  572. {
  573. const __be32 *fw_data;
  574. int i, size;
  575. if (r100_gui_wait_for_idle(rdev)) {
  576. printk(KERN_WARNING "Failed to wait GUI idle while "
  577. "programming pipes. Bad things might happen.\n");
  578. }
  579. if (rdev->me_fw) {
  580. size = rdev->me_fw->size / 4;
  581. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  582. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  583. for (i = 0; i < size; i += 2) {
  584. WREG32(RADEON_CP_ME_RAM_DATAH,
  585. be32_to_cpup(&fw_data[i]));
  586. WREG32(RADEON_CP_ME_RAM_DATAL,
  587. be32_to_cpup(&fw_data[i + 1]));
  588. }
  589. }
  590. }
  591. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  592. {
  593. unsigned rb_bufsz;
  594. unsigned rb_blksz;
  595. unsigned max_fetch;
  596. unsigned pre_write_timer;
  597. unsigned pre_write_limit;
  598. unsigned indirect2_start;
  599. unsigned indirect1_start;
  600. uint32_t tmp;
  601. int r;
  602. if (r100_debugfs_cp_init(rdev)) {
  603. DRM_ERROR("Failed to register debugfs file for CP !\n");
  604. }
  605. /* Reset CP */
  606. tmp = RREG32(RADEON_CP_CSQ_STAT);
  607. if ((tmp & (1 << 31))) {
  608. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  609. WREG32(RADEON_CP_CSQ_MODE, 0);
  610. WREG32(RADEON_CP_CSQ_CNTL, 0);
  611. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  612. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  613. mdelay(2);
  614. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  615. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  616. mdelay(2);
  617. tmp = RREG32(RADEON_CP_CSQ_STAT);
  618. if ((tmp & (1 << 31))) {
  619. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  620. }
  621. } else {
  622. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  623. }
  624. if (!rdev->me_fw) {
  625. r = r100_cp_init_microcode(rdev);
  626. if (r) {
  627. DRM_ERROR("Failed to load firmware!\n");
  628. return r;
  629. }
  630. }
  631. /* Align ring size */
  632. rb_bufsz = drm_order(ring_size / 8);
  633. ring_size = (1 << (rb_bufsz + 1)) * 4;
  634. r100_cp_load_microcode(rdev);
  635. r = radeon_ring_init(rdev, ring_size);
  636. if (r) {
  637. return r;
  638. }
  639. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  640. * the rptr copy in system ram */
  641. rb_blksz = 9;
  642. /* cp will read 128bytes at a time (4 dwords) */
  643. max_fetch = 1;
  644. rdev->cp.align_mask = 16 - 1;
  645. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  646. pre_write_timer = 64;
  647. /* Force CP_RB_WPTR write if written more than one time before the
  648. * delay expire
  649. */
  650. pre_write_limit = 0;
  651. /* Setup the cp cache like this (cache size is 96 dwords) :
  652. * RING 0 to 15
  653. * INDIRECT1 16 to 79
  654. * INDIRECT2 80 to 95
  655. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  656. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  657. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  658. * Idea being that most of the gpu cmd will be through indirect1 buffer
  659. * so it gets the bigger cache.
  660. */
  661. indirect2_start = 80;
  662. indirect1_start = 16;
  663. /* cp setup */
  664. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  665. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  666. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  667. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  668. RADEON_RB_NO_UPDATE);
  669. #ifdef __BIG_ENDIAN
  670. tmp |= RADEON_BUF_SWAP_32BIT;
  671. #endif
  672. WREG32(RADEON_CP_RB_CNTL, tmp);
  673. /* Set ring address */
  674. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  675. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  676. /* Force read & write ptr to 0 */
  677. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  678. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  679. WREG32(RADEON_CP_RB_WPTR, 0);
  680. WREG32(RADEON_CP_RB_CNTL, tmp);
  681. udelay(10);
  682. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  683. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  684. /* Set cp mode to bus mastering & enable cp*/
  685. WREG32(RADEON_CP_CSQ_MODE,
  686. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  687. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  688. WREG32(0x718, 0);
  689. WREG32(0x744, 0x00004D4D);
  690. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  691. radeon_ring_start(rdev);
  692. r = radeon_ring_test(rdev);
  693. if (r) {
  694. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  695. return r;
  696. }
  697. rdev->cp.ready = true;
  698. return 0;
  699. }
  700. void r100_cp_fini(struct radeon_device *rdev)
  701. {
  702. if (r100_cp_wait_for_idle(rdev)) {
  703. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  704. }
  705. /* Disable ring */
  706. r100_cp_disable(rdev);
  707. radeon_ring_fini(rdev);
  708. DRM_INFO("radeon: cp finalized\n");
  709. }
  710. void r100_cp_disable(struct radeon_device *rdev)
  711. {
  712. /* Disable ring */
  713. rdev->cp.ready = false;
  714. WREG32(RADEON_CP_CSQ_MODE, 0);
  715. WREG32(RADEON_CP_CSQ_CNTL, 0);
  716. if (r100_gui_wait_for_idle(rdev)) {
  717. printk(KERN_WARNING "Failed to wait GUI idle while "
  718. "programming pipes. Bad things might happen.\n");
  719. }
  720. }
  721. int r100_cp_reset(struct radeon_device *rdev)
  722. {
  723. uint32_t tmp;
  724. bool reinit_cp;
  725. int i;
  726. reinit_cp = rdev->cp.ready;
  727. rdev->cp.ready = false;
  728. WREG32(RADEON_CP_CSQ_MODE, 0);
  729. WREG32(RADEON_CP_CSQ_CNTL, 0);
  730. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  731. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  732. udelay(200);
  733. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  734. /* Wait to prevent race in RBBM_STATUS */
  735. mdelay(1);
  736. for (i = 0; i < rdev->usec_timeout; i++) {
  737. tmp = RREG32(RADEON_RBBM_STATUS);
  738. if (!(tmp & (1 << 16))) {
  739. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  740. tmp);
  741. if (reinit_cp) {
  742. return r100_cp_init(rdev, rdev->cp.ring_size);
  743. }
  744. return 0;
  745. }
  746. DRM_UDELAY(1);
  747. }
  748. tmp = RREG32(RADEON_RBBM_STATUS);
  749. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  750. return -1;
  751. }
  752. void r100_cp_commit(struct radeon_device *rdev)
  753. {
  754. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  755. (void)RREG32(RADEON_CP_RB_WPTR);
  756. }
  757. /*
  758. * CS functions
  759. */
  760. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  761. struct radeon_cs_packet *pkt,
  762. const unsigned *auth, unsigned n,
  763. radeon_packet0_check_t check)
  764. {
  765. unsigned reg;
  766. unsigned i, j, m;
  767. unsigned idx;
  768. int r;
  769. idx = pkt->idx + 1;
  770. reg = pkt->reg;
  771. /* Check that register fall into register range
  772. * determined by the number of entry (n) in the
  773. * safe register bitmap.
  774. */
  775. if (pkt->one_reg_wr) {
  776. if ((reg >> 7) > n) {
  777. return -EINVAL;
  778. }
  779. } else {
  780. if (((reg + (pkt->count << 2)) >> 7) > n) {
  781. return -EINVAL;
  782. }
  783. }
  784. for (i = 0; i <= pkt->count; i++, idx++) {
  785. j = (reg >> 7);
  786. m = 1 << ((reg >> 2) & 31);
  787. if (auth[j] & m) {
  788. r = check(p, pkt, idx, reg);
  789. if (r) {
  790. return r;
  791. }
  792. }
  793. if (pkt->one_reg_wr) {
  794. if (!(auth[j] & m)) {
  795. break;
  796. }
  797. } else {
  798. reg += 4;
  799. }
  800. }
  801. return 0;
  802. }
  803. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  804. struct radeon_cs_packet *pkt)
  805. {
  806. volatile uint32_t *ib;
  807. unsigned i;
  808. unsigned idx;
  809. ib = p->ib->ptr;
  810. idx = pkt->idx;
  811. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  812. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  813. }
  814. }
  815. /**
  816. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  817. * @parser: parser structure holding parsing context.
  818. * @pkt: where to store packet informations
  819. *
  820. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  821. * if packet is bigger than remaining ib size. or if packets is unknown.
  822. **/
  823. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  824. struct radeon_cs_packet *pkt,
  825. unsigned idx)
  826. {
  827. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  828. uint32_t header;
  829. if (idx >= ib_chunk->length_dw) {
  830. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  831. idx, ib_chunk->length_dw);
  832. return -EINVAL;
  833. }
  834. header = radeon_get_ib_value(p, idx);
  835. pkt->idx = idx;
  836. pkt->type = CP_PACKET_GET_TYPE(header);
  837. pkt->count = CP_PACKET_GET_COUNT(header);
  838. switch (pkt->type) {
  839. case PACKET_TYPE0:
  840. pkt->reg = CP_PACKET0_GET_REG(header);
  841. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  842. break;
  843. case PACKET_TYPE3:
  844. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  845. break;
  846. case PACKET_TYPE2:
  847. pkt->count = -1;
  848. break;
  849. default:
  850. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  851. return -EINVAL;
  852. }
  853. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  854. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  855. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  856. return -EINVAL;
  857. }
  858. return 0;
  859. }
  860. /**
  861. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  862. * @parser: parser structure holding parsing context.
  863. *
  864. * Userspace sends a special sequence for VLINE waits.
  865. * PACKET0 - VLINE_START_END + value
  866. * PACKET0 - WAIT_UNTIL +_value
  867. * RELOC (P3) - crtc_id in reloc.
  868. *
  869. * This function parses this and relocates the VLINE START END
  870. * and WAIT UNTIL packets to the correct crtc.
  871. * It also detects a switched off crtc and nulls out the
  872. * wait in that case.
  873. */
  874. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  875. {
  876. struct drm_mode_object *obj;
  877. struct drm_crtc *crtc;
  878. struct radeon_crtc *radeon_crtc;
  879. struct radeon_cs_packet p3reloc, waitreloc;
  880. int crtc_id;
  881. int r;
  882. uint32_t header, h_idx, reg;
  883. volatile uint32_t *ib;
  884. ib = p->ib->ptr;
  885. /* parse the wait until */
  886. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  887. if (r)
  888. return r;
  889. /* check its a wait until and only 1 count */
  890. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  891. waitreloc.count != 0) {
  892. DRM_ERROR("vline wait had illegal wait until segment\n");
  893. r = -EINVAL;
  894. return r;
  895. }
  896. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  897. DRM_ERROR("vline wait had illegal wait until\n");
  898. r = -EINVAL;
  899. return r;
  900. }
  901. /* jump over the NOP */
  902. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  903. if (r)
  904. return r;
  905. h_idx = p->idx - 2;
  906. p->idx += waitreloc.count + 2;
  907. p->idx += p3reloc.count + 2;
  908. header = radeon_get_ib_value(p, h_idx);
  909. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  910. reg = CP_PACKET0_GET_REG(header);
  911. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  912. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  913. if (!obj) {
  914. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  915. r = -EINVAL;
  916. goto out;
  917. }
  918. crtc = obj_to_crtc(obj);
  919. radeon_crtc = to_radeon_crtc(crtc);
  920. crtc_id = radeon_crtc->crtc_id;
  921. if (!crtc->enabled) {
  922. /* if the CRTC isn't enabled - we need to nop out the wait until */
  923. ib[h_idx + 2] = PACKET2(0);
  924. ib[h_idx + 3] = PACKET2(0);
  925. } else if (crtc_id == 1) {
  926. switch (reg) {
  927. case AVIVO_D1MODE_VLINE_START_END:
  928. header &= ~R300_CP_PACKET0_REG_MASK;
  929. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  930. break;
  931. case RADEON_CRTC_GUI_TRIG_VLINE:
  932. header &= ~R300_CP_PACKET0_REG_MASK;
  933. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  934. break;
  935. default:
  936. DRM_ERROR("unknown crtc reloc\n");
  937. r = -EINVAL;
  938. goto out;
  939. }
  940. ib[h_idx] = header;
  941. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  942. }
  943. out:
  944. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  945. return r;
  946. }
  947. /**
  948. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  949. * @parser: parser structure holding parsing context.
  950. * @data: pointer to relocation data
  951. * @offset_start: starting offset
  952. * @offset_mask: offset mask (to align start offset on)
  953. * @reloc: reloc informations
  954. *
  955. * Check next packet is relocation packet3, do bo validation and compute
  956. * GPU offset using the provided start.
  957. **/
  958. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  959. struct radeon_cs_reloc **cs_reloc)
  960. {
  961. struct radeon_cs_chunk *relocs_chunk;
  962. struct radeon_cs_packet p3reloc;
  963. unsigned idx;
  964. int r;
  965. if (p->chunk_relocs_idx == -1) {
  966. DRM_ERROR("No relocation chunk !\n");
  967. return -EINVAL;
  968. }
  969. *cs_reloc = NULL;
  970. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  971. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  972. if (r) {
  973. return r;
  974. }
  975. p->idx += p3reloc.count + 2;
  976. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  977. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  978. p3reloc.idx);
  979. r100_cs_dump_packet(p, &p3reloc);
  980. return -EINVAL;
  981. }
  982. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  983. if (idx >= relocs_chunk->length_dw) {
  984. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  985. idx, relocs_chunk->length_dw);
  986. r100_cs_dump_packet(p, &p3reloc);
  987. return -EINVAL;
  988. }
  989. /* FIXME: we assume reloc size is 4 dwords */
  990. *cs_reloc = p->relocs_ptr[(idx / 4)];
  991. return 0;
  992. }
  993. static int r100_get_vtx_size(uint32_t vtx_fmt)
  994. {
  995. int vtx_size;
  996. vtx_size = 2;
  997. /* ordered according to bits in spec */
  998. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  999. vtx_size++;
  1000. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1001. vtx_size += 3;
  1002. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1003. vtx_size++;
  1004. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1005. vtx_size++;
  1006. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1007. vtx_size += 3;
  1008. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1009. vtx_size++;
  1010. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1011. vtx_size++;
  1012. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1013. vtx_size += 2;
  1014. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1015. vtx_size += 2;
  1016. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1017. vtx_size++;
  1018. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1019. vtx_size += 2;
  1020. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1021. vtx_size++;
  1022. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1023. vtx_size += 2;
  1024. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1025. vtx_size++;
  1026. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1027. vtx_size++;
  1028. /* blend weight */
  1029. if (vtx_fmt & (0x7 << 15))
  1030. vtx_size += (vtx_fmt >> 15) & 0x7;
  1031. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1032. vtx_size += 3;
  1033. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1034. vtx_size += 2;
  1035. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1036. vtx_size++;
  1037. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1038. vtx_size++;
  1039. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1040. vtx_size++;
  1041. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1042. vtx_size++;
  1043. return vtx_size;
  1044. }
  1045. static int r100_packet0_check(struct radeon_cs_parser *p,
  1046. struct radeon_cs_packet *pkt,
  1047. unsigned idx, unsigned reg)
  1048. {
  1049. struct radeon_cs_reloc *reloc;
  1050. struct r100_cs_track *track;
  1051. volatile uint32_t *ib;
  1052. uint32_t tmp;
  1053. int r;
  1054. int i, face;
  1055. u32 tile_flags = 0;
  1056. u32 idx_value;
  1057. ib = p->ib->ptr;
  1058. track = (struct r100_cs_track *)p->track;
  1059. idx_value = radeon_get_ib_value(p, idx);
  1060. switch (reg) {
  1061. case RADEON_CRTC_GUI_TRIG_VLINE:
  1062. r = r100_cs_packet_parse_vline(p);
  1063. if (r) {
  1064. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1065. idx, reg);
  1066. r100_cs_dump_packet(p, pkt);
  1067. return r;
  1068. }
  1069. break;
  1070. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1071. * range access */
  1072. case RADEON_DST_PITCH_OFFSET:
  1073. case RADEON_SRC_PITCH_OFFSET:
  1074. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1075. if (r)
  1076. return r;
  1077. break;
  1078. case RADEON_RB3D_DEPTHOFFSET:
  1079. r = r100_cs_packet_next_reloc(p, &reloc);
  1080. if (r) {
  1081. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1082. idx, reg);
  1083. r100_cs_dump_packet(p, pkt);
  1084. return r;
  1085. }
  1086. track->zb.robj = reloc->robj;
  1087. track->zb.offset = idx_value;
  1088. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1089. break;
  1090. case RADEON_RB3D_COLOROFFSET:
  1091. r = r100_cs_packet_next_reloc(p, &reloc);
  1092. if (r) {
  1093. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1094. idx, reg);
  1095. r100_cs_dump_packet(p, pkt);
  1096. return r;
  1097. }
  1098. track->cb[0].robj = reloc->robj;
  1099. track->cb[0].offset = idx_value;
  1100. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1101. break;
  1102. case RADEON_PP_TXOFFSET_0:
  1103. case RADEON_PP_TXOFFSET_1:
  1104. case RADEON_PP_TXOFFSET_2:
  1105. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1106. r = r100_cs_packet_next_reloc(p, &reloc);
  1107. if (r) {
  1108. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1109. idx, reg);
  1110. r100_cs_dump_packet(p, pkt);
  1111. return r;
  1112. }
  1113. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1114. track->textures[i].robj = reloc->robj;
  1115. break;
  1116. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1117. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1118. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1119. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1120. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1121. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1122. r = r100_cs_packet_next_reloc(p, &reloc);
  1123. if (r) {
  1124. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1125. idx, reg);
  1126. r100_cs_dump_packet(p, pkt);
  1127. return r;
  1128. }
  1129. track->textures[0].cube_info[i].offset = idx_value;
  1130. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1131. track->textures[0].cube_info[i].robj = reloc->robj;
  1132. break;
  1133. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1134. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1135. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1136. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1137. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1138. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1139. r = r100_cs_packet_next_reloc(p, &reloc);
  1140. if (r) {
  1141. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1142. idx, reg);
  1143. r100_cs_dump_packet(p, pkt);
  1144. return r;
  1145. }
  1146. track->textures[1].cube_info[i].offset = idx_value;
  1147. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1148. track->textures[1].cube_info[i].robj = reloc->robj;
  1149. break;
  1150. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1151. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1152. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1153. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1154. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1155. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1156. r = r100_cs_packet_next_reloc(p, &reloc);
  1157. if (r) {
  1158. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1159. idx, reg);
  1160. r100_cs_dump_packet(p, pkt);
  1161. return r;
  1162. }
  1163. track->textures[2].cube_info[i].offset = idx_value;
  1164. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1165. track->textures[2].cube_info[i].robj = reloc->robj;
  1166. break;
  1167. case RADEON_RE_WIDTH_HEIGHT:
  1168. track->maxy = ((idx_value >> 16) & 0x7FF);
  1169. break;
  1170. case RADEON_RB3D_COLORPITCH:
  1171. r = r100_cs_packet_next_reloc(p, &reloc);
  1172. if (r) {
  1173. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1174. idx, reg);
  1175. r100_cs_dump_packet(p, pkt);
  1176. return r;
  1177. }
  1178. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1179. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1180. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1181. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1182. tmp = idx_value & ~(0x7 << 16);
  1183. tmp |= tile_flags;
  1184. ib[idx] = tmp;
  1185. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1186. break;
  1187. case RADEON_RB3D_DEPTHPITCH:
  1188. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1189. break;
  1190. case RADEON_RB3D_CNTL:
  1191. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1192. case 7:
  1193. case 8:
  1194. case 9:
  1195. case 11:
  1196. case 12:
  1197. track->cb[0].cpp = 1;
  1198. break;
  1199. case 3:
  1200. case 4:
  1201. case 15:
  1202. track->cb[0].cpp = 2;
  1203. break;
  1204. case 6:
  1205. track->cb[0].cpp = 4;
  1206. break;
  1207. default:
  1208. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1209. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1210. return -EINVAL;
  1211. }
  1212. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1213. break;
  1214. case RADEON_RB3D_ZSTENCILCNTL:
  1215. switch (idx_value & 0xf) {
  1216. case 0:
  1217. track->zb.cpp = 2;
  1218. break;
  1219. case 2:
  1220. case 3:
  1221. case 4:
  1222. case 5:
  1223. case 9:
  1224. case 11:
  1225. track->zb.cpp = 4;
  1226. break;
  1227. default:
  1228. break;
  1229. }
  1230. break;
  1231. case RADEON_RB3D_ZPASS_ADDR:
  1232. r = r100_cs_packet_next_reloc(p, &reloc);
  1233. if (r) {
  1234. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1235. idx, reg);
  1236. r100_cs_dump_packet(p, pkt);
  1237. return r;
  1238. }
  1239. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1240. break;
  1241. case RADEON_PP_CNTL:
  1242. {
  1243. uint32_t temp = idx_value >> 4;
  1244. for (i = 0; i < track->num_texture; i++)
  1245. track->textures[i].enabled = !!(temp & (1 << i));
  1246. }
  1247. break;
  1248. case RADEON_SE_VF_CNTL:
  1249. track->vap_vf_cntl = idx_value;
  1250. break;
  1251. case RADEON_SE_VTX_FMT:
  1252. track->vtx_size = r100_get_vtx_size(idx_value);
  1253. break;
  1254. case RADEON_PP_TEX_SIZE_0:
  1255. case RADEON_PP_TEX_SIZE_1:
  1256. case RADEON_PP_TEX_SIZE_2:
  1257. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1258. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1259. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1260. break;
  1261. case RADEON_PP_TEX_PITCH_0:
  1262. case RADEON_PP_TEX_PITCH_1:
  1263. case RADEON_PP_TEX_PITCH_2:
  1264. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1265. track->textures[i].pitch = idx_value + 32;
  1266. break;
  1267. case RADEON_PP_TXFILTER_0:
  1268. case RADEON_PP_TXFILTER_1:
  1269. case RADEON_PP_TXFILTER_2:
  1270. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1271. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1272. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1273. tmp = (idx_value >> 23) & 0x7;
  1274. if (tmp == 2 || tmp == 6)
  1275. track->textures[i].roundup_w = false;
  1276. tmp = (idx_value >> 27) & 0x7;
  1277. if (tmp == 2 || tmp == 6)
  1278. track->textures[i].roundup_h = false;
  1279. break;
  1280. case RADEON_PP_TXFORMAT_0:
  1281. case RADEON_PP_TXFORMAT_1:
  1282. case RADEON_PP_TXFORMAT_2:
  1283. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1284. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1285. track->textures[i].use_pitch = 1;
  1286. } else {
  1287. track->textures[i].use_pitch = 0;
  1288. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1289. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1290. }
  1291. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1292. track->textures[i].tex_coord_type = 2;
  1293. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1294. case RADEON_TXFORMAT_I8:
  1295. case RADEON_TXFORMAT_RGB332:
  1296. case RADEON_TXFORMAT_Y8:
  1297. track->textures[i].cpp = 1;
  1298. break;
  1299. case RADEON_TXFORMAT_AI88:
  1300. case RADEON_TXFORMAT_ARGB1555:
  1301. case RADEON_TXFORMAT_RGB565:
  1302. case RADEON_TXFORMAT_ARGB4444:
  1303. case RADEON_TXFORMAT_VYUY422:
  1304. case RADEON_TXFORMAT_YVYU422:
  1305. case RADEON_TXFORMAT_SHADOW16:
  1306. case RADEON_TXFORMAT_LDUDV655:
  1307. case RADEON_TXFORMAT_DUDV88:
  1308. track->textures[i].cpp = 2;
  1309. break;
  1310. case RADEON_TXFORMAT_ARGB8888:
  1311. case RADEON_TXFORMAT_RGBA8888:
  1312. case RADEON_TXFORMAT_SHADOW32:
  1313. case RADEON_TXFORMAT_LDUDUV8888:
  1314. track->textures[i].cpp = 4;
  1315. break;
  1316. case RADEON_TXFORMAT_DXT1:
  1317. track->textures[i].cpp = 1;
  1318. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1319. break;
  1320. case RADEON_TXFORMAT_DXT23:
  1321. case RADEON_TXFORMAT_DXT45:
  1322. track->textures[i].cpp = 1;
  1323. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1324. break;
  1325. }
  1326. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1327. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1328. break;
  1329. case RADEON_PP_CUBIC_FACES_0:
  1330. case RADEON_PP_CUBIC_FACES_1:
  1331. case RADEON_PP_CUBIC_FACES_2:
  1332. tmp = idx_value;
  1333. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1334. for (face = 0; face < 4; face++) {
  1335. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1336. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1337. }
  1338. break;
  1339. default:
  1340. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1341. reg, idx);
  1342. return -EINVAL;
  1343. }
  1344. return 0;
  1345. }
  1346. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1347. struct radeon_cs_packet *pkt,
  1348. struct radeon_bo *robj)
  1349. {
  1350. unsigned idx;
  1351. u32 value;
  1352. idx = pkt->idx + 1;
  1353. value = radeon_get_ib_value(p, idx + 2);
  1354. if ((value + 1) > radeon_bo_size(robj)) {
  1355. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1356. "(need %u have %lu) !\n",
  1357. value + 1,
  1358. radeon_bo_size(robj));
  1359. return -EINVAL;
  1360. }
  1361. return 0;
  1362. }
  1363. static int r100_packet3_check(struct radeon_cs_parser *p,
  1364. struct radeon_cs_packet *pkt)
  1365. {
  1366. struct radeon_cs_reloc *reloc;
  1367. struct r100_cs_track *track;
  1368. unsigned idx;
  1369. volatile uint32_t *ib;
  1370. int r;
  1371. ib = p->ib->ptr;
  1372. idx = pkt->idx + 1;
  1373. track = (struct r100_cs_track *)p->track;
  1374. switch (pkt->opcode) {
  1375. case PACKET3_3D_LOAD_VBPNTR:
  1376. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1377. if (r)
  1378. return r;
  1379. break;
  1380. case PACKET3_INDX_BUFFER:
  1381. r = r100_cs_packet_next_reloc(p, &reloc);
  1382. if (r) {
  1383. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1384. r100_cs_dump_packet(p, pkt);
  1385. return r;
  1386. }
  1387. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1388. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1389. if (r) {
  1390. return r;
  1391. }
  1392. break;
  1393. case 0x23:
  1394. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1395. r = r100_cs_packet_next_reloc(p, &reloc);
  1396. if (r) {
  1397. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1398. r100_cs_dump_packet(p, pkt);
  1399. return r;
  1400. }
  1401. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1402. track->num_arrays = 1;
  1403. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1404. track->arrays[0].robj = reloc->robj;
  1405. track->arrays[0].esize = track->vtx_size;
  1406. track->max_indx = radeon_get_ib_value(p, idx+1);
  1407. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1408. track->immd_dwords = pkt->count - 1;
  1409. r = r100_cs_track_check(p->rdev, track);
  1410. if (r)
  1411. return r;
  1412. break;
  1413. case PACKET3_3D_DRAW_IMMD:
  1414. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1415. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1416. return -EINVAL;
  1417. }
  1418. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1419. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1420. track->immd_dwords = pkt->count - 1;
  1421. r = r100_cs_track_check(p->rdev, track);
  1422. if (r)
  1423. return r;
  1424. break;
  1425. /* triggers drawing using in-packet vertex data */
  1426. case PACKET3_3D_DRAW_IMMD_2:
  1427. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1428. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1429. return -EINVAL;
  1430. }
  1431. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1432. track->immd_dwords = pkt->count;
  1433. r = r100_cs_track_check(p->rdev, track);
  1434. if (r)
  1435. return r;
  1436. break;
  1437. /* triggers drawing using in-packet vertex data */
  1438. case PACKET3_3D_DRAW_VBUF_2:
  1439. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1440. r = r100_cs_track_check(p->rdev, track);
  1441. if (r)
  1442. return r;
  1443. break;
  1444. /* triggers drawing of vertex buffers setup elsewhere */
  1445. case PACKET3_3D_DRAW_INDX_2:
  1446. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1447. r = r100_cs_track_check(p->rdev, track);
  1448. if (r)
  1449. return r;
  1450. break;
  1451. /* triggers drawing using indices to vertex buffer */
  1452. case PACKET3_3D_DRAW_VBUF:
  1453. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1454. r = r100_cs_track_check(p->rdev, track);
  1455. if (r)
  1456. return r;
  1457. break;
  1458. /* triggers drawing of vertex buffers setup elsewhere */
  1459. case PACKET3_3D_DRAW_INDX:
  1460. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1461. r = r100_cs_track_check(p->rdev, track);
  1462. if (r)
  1463. return r;
  1464. break;
  1465. /* triggers drawing using indices to vertex buffer */
  1466. case PACKET3_NOP:
  1467. break;
  1468. default:
  1469. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1470. return -EINVAL;
  1471. }
  1472. return 0;
  1473. }
  1474. int r100_cs_parse(struct radeon_cs_parser *p)
  1475. {
  1476. struct radeon_cs_packet pkt;
  1477. struct r100_cs_track *track;
  1478. int r;
  1479. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1480. r100_cs_track_clear(p->rdev, track);
  1481. p->track = track;
  1482. do {
  1483. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1484. if (r) {
  1485. return r;
  1486. }
  1487. p->idx += pkt.count + 2;
  1488. switch (pkt.type) {
  1489. case PACKET_TYPE0:
  1490. if (p->rdev->family >= CHIP_R200)
  1491. r = r100_cs_parse_packet0(p, &pkt,
  1492. p->rdev->config.r100.reg_safe_bm,
  1493. p->rdev->config.r100.reg_safe_bm_size,
  1494. &r200_packet0_check);
  1495. else
  1496. r = r100_cs_parse_packet0(p, &pkt,
  1497. p->rdev->config.r100.reg_safe_bm,
  1498. p->rdev->config.r100.reg_safe_bm_size,
  1499. &r100_packet0_check);
  1500. break;
  1501. case PACKET_TYPE2:
  1502. break;
  1503. case PACKET_TYPE3:
  1504. r = r100_packet3_check(p, &pkt);
  1505. break;
  1506. default:
  1507. DRM_ERROR("Unknown packet type %d !\n",
  1508. pkt.type);
  1509. return -EINVAL;
  1510. }
  1511. if (r) {
  1512. return r;
  1513. }
  1514. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1515. return 0;
  1516. }
  1517. /*
  1518. * Global GPU functions
  1519. */
  1520. void r100_errata(struct radeon_device *rdev)
  1521. {
  1522. rdev->pll_errata = 0;
  1523. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1524. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1525. }
  1526. if (rdev->family == CHIP_RV100 ||
  1527. rdev->family == CHIP_RS100 ||
  1528. rdev->family == CHIP_RS200) {
  1529. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1530. }
  1531. }
  1532. /* Wait for vertical sync on primary CRTC */
  1533. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1534. {
  1535. uint32_t crtc_gen_cntl, tmp;
  1536. int i;
  1537. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1538. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1539. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1540. return;
  1541. }
  1542. /* Clear the CRTC_VBLANK_SAVE bit */
  1543. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1544. for (i = 0; i < rdev->usec_timeout; i++) {
  1545. tmp = RREG32(RADEON_CRTC_STATUS);
  1546. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1547. return;
  1548. }
  1549. DRM_UDELAY(1);
  1550. }
  1551. }
  1552. /* Wait for vertical sync on secondary CRTC */
  1553. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1554. {
  1555. uint32_t crtc2_gen_cntl, tmp;
  1556. int i;
  1557. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1558. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1559. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1560. return;
  1561. /* Clear the CRTC_VBLANK_SAVE bit */
  1562. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1563. for (i = 0; i < rdev->usec_timeout; i++) {
  1564. tmp = RREG32(RADEON_CRTC2_STATUS);
  1565. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1566. return;
  1567. }
  1568. DRM_UDELAY(1);
  1569. }
  1570. }
  1571. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1572. {
  1573. unsigned i;
  1574. uint32_t tmp;
  1575. for (i = 0; i < rdev->usec_timeout; i++) {
  1576. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1577. if (tmp >= n) {
  1578. return 0;
  1579. }
  1580. DRM_UDELAY(1);
  1581. }
  1582. return -1;
  1583. }
  1584. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1585. {
  1586. unsigned i;
  1587. uint32_t tmp;
  1588. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1589. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1590. " Bad things might happen.\n");
  1591. }
  1592. for (i = 0; i < rdev->usec_timeout; i++) {
  1593. tmp = RREG32(RADEON_RBBM_STATUS);
  1594. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1595. return 0;
  1596. }
  1597. DRM_UDELAY(1);
  1598. }
  1599. return -1;
  1600. }
  1601. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1602. {
  1603. unsigned i;
  1604. uint32_t tmp;
  1605. for (i = 0; i < rdev->usec_timeout; i++) {
  1606. /* read MC_STATUS */
  1607. tmp = RREG32(RADEON_MC_STATUS);
  1608. if (tmp & RADEON_MC_IDLE) {
  1609. return 0;
  1610. }
  1611. DRM_UDELAY(1);
  1612. }
  1613. return -1;
  1614. }
  1615. void r100_gpu_init(struct radeon_device *rdev)
  1616. {
  1617. /* TODO: anythings to do here ? pipes ? */
  1618. r100_hdp_reset(rdev);
  1619. }
  1620. void r100_hdp_reset(struct radeon_device *rdev)
  1621. {
  1622. uint32_t tmp;
  1623. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1624. tmp |= (7 << 28);
  1625. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1626. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1627. udelay(200);
  1628. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1629. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1630. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1631. }
  1632. int r100_rb2d_reset(struct radeon_device *rdev)
  1633. {
  1634. uint32_t tmp;
  1635. int i;
  1636. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1637. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1638. udelay(200);
  1639. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1640. /* Wait to prevent race in RBBM_STATUS */
  1641. mdelay(1);
  1642. for (i = 0; i < rdev->usec_timeout; i++) {
  1643. tmp = RREG32(RADEON_RBBM_STATUS);
  1644. if (!(tmp & (1 << 26))) {
  1645. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1646. tmp);
  1647. return 0;
  1648. }
  1649. DRM_UDELAY(1);
  1650. }
  1651. tmp = RREG32(RADEON_RBBM_STATUS);
  1652. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1653. return -1;
  1654. }
  1655. int r100_gpu_reset(struct radeon_device *rdev)
  1656. {
  1657. uint32_t status;
  1658. /* reset order likely matter */
  1659. status = RREG32(RADEON_RBBM_STATUS);
  1660. /* reset HDP */
  1661. r100_hdp_reset(rdev);
  1662. /* reset rb2d */
  1663. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1664. r100_rb2d_reset(rdev);
  1665. }
  1666. /* TODO: reset 3D engine */
  1667. /* reset CP */
  1668. status = RREG32(RADEON_RBBM_STATUS);
  1669. if (status & (1 << 16)) {
  1670. r100_cp_reset(rdev);
  1671. }
  1672. /* Check if GPU is idle */
  1673. status = RREG32(RADEON_RBBM_STATUS);
  1674. if (status & RADEON_RBBM_ACTIVE) {
  1675. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1676. return -1;
  1677. }
  1678. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1679. return 0;
  1680. }
  1681. void r100_set_common_regs(struct radeon_device *rdev)
  1682. {
  1683. struct drm_device *dev = rdev->ddev;
  1684. bool force_dac2 = false;
  1685. /* set these so they don't interfere with anything */
  1686. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1687. WREG32(RADEON_SUBPIC_CNTL, 0);
  1688. WREG32(RADEON_VIPH_CONTROL, 0);
  1689. WREG32(RADEON_I2C_CNTL_1, 0);
  1690. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1691. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1692. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1693. /* always set up dac2 on rn50 and some rv100 as lots
  1694. * of servers seem to wire it up to a VGA port but
  1695. * don't report it in the bios connector
  1696. * table.
  1697. */
  1698. switch (dev->pdev->device) {
  1699. /* RN50 */
  1700. case 0x515e:
  1701. case 0x5969:
  1702. force_dac2 = true;
  1703. break;
  1704. /* RV100*/
  1705. case 0x5159:
  1706. case 0x515a:
  1707. /* DELL triple head servers */
  1708. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  1709. ((dev->pdev->subsystem_device == 0x016c) ||
  1710. (dev->pdev->subsystem_device == 0x016d) ||
  1711. (dev->pdev->subsystem_device == 0x016e) ||
  1712. (dev->pdev->subsystem_device == 0x016f) ||
  1713. (dev->pdev->subsystem_device == 0x0170) ||
  1714. (dev->pdev->subsystem_device == 0x017d) ||
  1715. (dev->pdev->subsystem_device == 0x017e) ||
  1716. (dev->pdev->subsystem_device == 0x0183) ||
  1717. (dev->pdev->subsystem_device == 0x018a) ||
  1718. (dev->pdev->subsystem_device == 0x019a)))
  1719. force_dac2 = true;
  1720. break;
  1721. }
  1722. if (force_dac2) {
  1723. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1724. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1725. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  1726. /* For CRT on DAC2, don't turn it on if BIOS didn't
  1727. enable it, even it's detected.
  1728. */
  1729. /* force it to crtc0 */
  1730. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  1731. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  1732. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1733. /* set up the TV DAC */
  1734. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  1735. RADEON_TV_DAC_STD_MASK |
  1736. RADEON_TV_DAC_RDACPD |
  1737. RADEON_TV_DAC_GDACPD |
  1738. RADEON_TV_DAC_BDACPD |
  1739. RADEON_TV_DAC_BGADJ_MASK |
  1740. RADEON_TV_DAC_DACADJ_MASK);
  1741. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  1742. RADEON_TV_DAC_NHOLD |
  1743. RADEON_TV_DAC_STD_PS2 |
  1744. (0x58 << 16));
  1745. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1746. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1747. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1748. }
  1749. }
  1750. /*
  1751. * VRAM info
  1752. */
  1753. static void r100_vram_get_type(struct radeon_device *rdev)
  1754. {
  1755. uint32_t tmp;
  1756. rdev->mc.vram_is_ddr = false;
  1757. if (rdev->flags & RADEON_IS_IGP)
  1758. rdev->mc.vram_is_ddr = true;
  1759. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1760. rdev->mc.vram_is_ddr = true;
  1761. if ((rdev->family == CHIP_RV100) ||
  1762. (rdev->family == CHIP_RS100) ||
  1763. (rdev->family == CHIP_RS200)) {
  1764. tmp = RREG32(RADEON_MEM_CNTL);
  1765. if (tmp & RV100_HALF_MODE) {
  1766. rdev->mc.vram_width = 32;
  1767. } else {
  1768. rdev->mc.vram_width = 64;
  1769. }
  1770. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1771. rdev->mc.vram_width /= 4;
  1772. rdev->mc.vram_is_ddr = true;
  1773. }
  1774. } else if (rdev->family <= CHIP_RV280) {
  1775. tmp = RREG32(RADEON_MEM_CNTL);
  1776. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1777. rdev->mc.vram_width = 128;
  1778. } else {
  1779. rdev->mc.vram_width = 64;
  1780. }
  1781. } else {
  1782. /* newer IGPs */
  1783. rdev->mc.vram_width = 128;
  1784. }
  1785. }
  1786. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1787. {
  1788. u32 aper_size;
  1789. u8 byte;
  1790. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1791. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1792. * that is has the 2nd generation multifunction PCI interface
  1793. */
  1794. if (rdev->family == CHIP_RV280 ||
  1795. rdev->family >= CHIP_RV350) {
  1796. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1797. ~RADEON_HDP_APER_CNTL);
  1798. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1799. return aper_size * 2;
  1800. }
  1801. /* Older cards have all sorts of funny issues to deal with. First
  1802. * check if it's a multifunction card by reading the PCI config
  1803. * header type... Limit those to one aperture size
  1804. */
  1805. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1806. if (byte & 0x80) {
  1807. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1808. DRM_INFO("Limiting VRAM to one aperture\n");
  1809. return aper_size;
  1810. }
  1811. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1812. * have set it up. We don't write this as it's broken on some ASICs but
  1813. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1814. */
  1815. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1816. return aper_size * 2;
  1817. return aper_size;
  1818. }
  1819. void r100_vram_init_sizes(struct radeon_device *rdev)
  1820. {
  1821. u64 config_aper_size;
  1822. /* work out accessible VRAM */
  1823. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1824. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1825. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  1826. /* FIXME we don't use the second aperture yet when we could use it */
  1827. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  1828. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1829. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1830. if (rdev->flags & RADEON_IS_IGP) {
  1831. uint32_t tom;
  1832. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1833. tom = RREG32(RADEON_NB_TOM);
  1834. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1835. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1836. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1837. } else {
  1838. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1839. /* Some production boards of m6 will report 0
  1840. * if it's 8 MB
  1841. */
  1842. if (rdev->mc.real_vram_size == 0) {
  1843. rdev->mc.real_vram_size = 8192 * 1024;
  1844. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1845. }
  1846. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1847. * Novell bug 204882 + along with lots of ubuntu ones
  1848. */
  1849. if (config_aper_size > rdev->mc.real_vram_size)
  1850. rdev->mc.mc_vram_size = config_aper_size;
  1851. else
  1852. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1853. }
  1854. /* FIXME remove this once we support unmappable VRAM */
  1855. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  1856. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1857. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1858. }
  1859. }
  1860. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1861. {
  1862. uint32_t temp;
  1863. temp = RREG32(RADEON_CONFIG_CNTL);
  1864. if (state == false) {
  1865. temp &= ~(1<<8);
  1866. temp |= (1<<9);
  1867. } else {
  1868. temp &= ~(1<<9);
  1869. }
  1870. WREG32(RADEON_CONFIG_CNTL, temp);
  1871. }
  1872. void r100_mc_init(struct radeon_device *rdev)
  1873. {
  1874. u64 base;
  1875. r100_vram_get_type(rdev);
  1876. r100_vram_init_sizes(rdev);
  1877. base = rdev->mc.aper_base;
  1878. if (rdev->flags & RADEON_IS_IGP)
  1879. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  1880. radeon_vram_location(rdev, &rdev->mc, base);
  1881. if (!(rdev->flags & RADEON_IS_AGP))
  1882. radeon_gtt_location(rdev, &rdev->mc);
  1883. }
  1884. /*
  1885. * Indirect registers accessor
  1886. */
  1887. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1888. {
  1889. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1890. return;
  1891. }
  1892. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1893. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1894. }
  1895. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1896. {
  1897. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1898. * or the chip could hang on a subsequent access
  1899. */
  1900. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1901. udelay(5000);
  1902. }
  1903. /* This function is required to workaround a hardware bug in some (all?)
  1904. * revisions of the R300. This workaround should be called after every
  1905. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1906. * may not be correct.
  1907. */
  1908. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1909. uint32_t save, tmp;
  1910. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1911. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1912. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1913. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1914. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1915. }
  1916. }
  1917. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1918. {
  1919. uint32_t data;
  1920. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1921. r100_pll_errata_after_index(rdev);
  1922. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1923. r100_pll_errata_after_data(rdev);
  1924. return data;
  1925. }
  1926. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1927. {
  1928. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1929. r100_pll_errata_after_index(rdev);
  1930. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1931. r100_pll_errata_after_data(rdev);
  1932. }
  1933. void r100_set_safe_registers(struct radeon_device *rdev)
  1934. {
  1935. if (ASIC_IS_RN50(rdev)) {
  1936. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1937. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1938. } else if (rdev->family < CHIP_R200) {
  1939. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1940. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1941. } else {
  1942. r200_set_safe_registers(rdev);
  1943. }
  1944. }
  1945. /*
  1946. * Debugfs info
  1947. */
  1948. #if defined(CONFIG_DEBUG_FS)
  1949. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1950. {
  1951. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1952. struct drm_device *dev = node->minor->dev;
  1953. struct radeon_device *rdev = dev->dev_private;
  1954. uint32_t reg, value;
  1955. unsigned i;
  1956. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1957. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1958. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1959. for (i = 0; i < 64; i++) {
  1960. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1961. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1962. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1963. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1964. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1965. }
  1966. return 0;
  1967. }
  1968. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1969. {
  1970. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1971. struct drm_device *dev = node->minor->dev;
  1972. struct radeon_device *rdev = dev->dev_private;
  1973. uint32_t rdp, wdp;
  1974. unsigned count, i, j;
  1975. radeon_ring_free_size(rdev);
  1976. rdp = RREG32(RADEON_CP_RB_RPTR);
  1977. wdp = RREG32(RADEON_CP_RB_WPTR);
  1978. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1979. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1980. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1981. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1982. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1983. seq_printf(m, "%u dwords in ring\n", count);
  1984. for (j = 0; j <= count; j++) {
  1985. i = (rdp + j) & rdev->cp.ptr_mask;
  1986. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1987. }
  1988. return 0;
  1989. }
  1990. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1991. {
  1992. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1993. struct drm_device *dev = node->minor->dev;
  1994. struct radeon_device *rdev = dev->dev_private;
  1995. uint32_t csq_stat, csq2_stat, tmp;
  1996. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1997. unsigned i;
  1998. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1999. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2000. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2001. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2002. r_rptr = (csq_stat >> 0) & 0x3ff;
  2003. r_wptr = (csq_stat >> 10) & 0x3ff;
  2004. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2005. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2006. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2007. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2008. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2009. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2010. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2011. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2012. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2013. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2014. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2015. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2016. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2017. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2018. seq_printf(m, "Ring fifo:\n");
  2019. for (i = 0; i < 256; i++) {
  2020. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2021. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2022. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2023. }
  2024. seq_printf(m, "Indirect1 fifo:\n");
  2025. for (i = 256; i <= 512; i++) {
  2026. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2027. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2028. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2029. }
  2030. seq_printf(m, "Indirect2 fifo:\n");
  2031. for (i = 640; i < ib1_wptr; i++) {
  2032. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2033. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2034. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2035. }
  2036. return 0;
  2037. }
  2038. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2039. {
  2040. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2041. struct drm_device *dev = node->minor->dev;
  2042. struct radeon_device *rdev = dev->dev_private;
  2043. uint32_t tmp;
  2044. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2045. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2046. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2047. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2048. tmp = RREG32(RADEON_BUS_CNTL);
  2049. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2050. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2051. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2052. tmp = RREG32(RADEON_AGP_BASE);
  2053. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2054. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2055. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2056. tmp = RREG32(0x01D0);
  2057. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2058. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2059. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2060. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2061. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2062. tmp = RREG32(0x01E4);
  2063. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2064. return 0;
  2065. }
  2066. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2067. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2068. };
  2069. static struct drm_info_list r100_debugfs_cp_list[] = {
  2070. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2071. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2072. };
  2073. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2074. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2075. };
  2076. #endif
  2077. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2078. {
  2079. #if defined(CONFIG_DEBUG_FS)
  2080. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2081. #else
  2082. return 0;
  2083. #endif
  2084. }
  2085. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2086. {
  2087. #if defined(CONFIG_DEBUG_FS)
  2088. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2089. #else
  2090. return 0;
  2091. #endif
  2092. }
  2093. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2094. {
  2095. #if defined(CONFIG_DEBUG_FS)
  2096. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2097. #else
  2098. return 0;
  2099. #endif
  2100. }
  2101. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2102. uint32_t tiling_flags, uint32_t pitch,
  2103. uint32_t offset, uint32_t obj_size)
  2104. {
  2105. int surf_index = reg * 16;
  2106. int flags = 0;
  2107. /* r100/r200 divide by 16 */
  2108. if (rdev->family < CHIP_R300)
  2109. flags = pitch / 16;
  2110. else
  2111. flags = pitch / 8;
  2112. if (rdev->family <= CHIP_RS200) {
  2113. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2114. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2115. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2116. if (tiling_flags & RADEON_TILING_MACRO)
  2117. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2118. } else if (rdev->family <= CHIP_RV280) {
  2119. if (tiling_flags & (RADEON_TILING_MACRO))
  2120. flags |= R200_SURF_TILE_COLOR_MACRO;
  2121. if (tiling_flags & RADEON_TILING_MICRO)
  2122. flags |= R200_SURF_TILE_COLOR_MICRO;
  2123. } else {
  2124. if (tiling_flags & RADEON_TILING_MACRO)
  2125. flags |= R300_SURF_TILE_MACRO;
  2126. if (tiling_flags & RADEON_TILING_MICRO)
  2127. flags |= R300_SURF_TILE_MICRO;
  2128. }
  2129. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2130. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2131. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2132. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2133. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2134. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2135. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2136. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2137. return 0;
  2138. }
  2139. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2140. {
  2141. int surf_index = reg * 16;
  2142. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2143. }
  2144. void r100_bandwidth_update(struct radeon_device *rdev)
  2145. {
  2146. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2147. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2148. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2149. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2150. fixed20_12 memtcas_ff[8] = {
  2151. fixed_init(1),
  2152. fixed_init(2),
  2153. fixed_init(3),
  2154. fixed_init(0),
  2155. fixed_init_half(1),
  2156. fixed_init_half(2),
  2157. fixed_init(0),
  2158. };
  2159. fixed20_12 memtcas_rs480_ff[8] = {
  2160. fixed_init(0),
  2161. fixed_init(1),
  2162. fixed_init(2),
  2163. fixed_init(3),
  2164. fixed_init(0),
  2165. fixed_init_half(1),
  2166. fixed_init_half(2),
  2167. fixed_init_half(3),
  2168. };
  2169. fixed20_12 memtcas2_ff[8] = {
  2170. fixed_init(0),
  2171. fixed_init(1),
  2172. fixed_init(2),
  2173. fixed_init(3),
  2174. fixed_init(4),
  2175. fixed_init(5),
  2176. fixed_init(6),
  2177. fixed_init(7),
  2178. };
  2179. fixed20_12 memtrbs[8] = {
  2180. fixed_init(1),
  2181. fixed_init_half(1),
  2182. fixed_init(2),
  2183. fixed_init_half(2),
  2184. fixed_init(3),
  2185. fixed_init_half(3),
  2186. fixed_init(4),
  2187. fixed_init_half(4)
  2188. };
  2189. fixed20_12 memtrbs_r4xx[8] = {
  2190. fixed_init(4),
  2191. fixed_init(5),
  2192. fixed_init(6),
  2193. fixed_init(7),
  2194. fixed_init(8),
  2195. fixed_init(9),
  2196. fixed_init(10),
  2197. fixed_init(11)
  2198. };
  2199. fixed20_12 min_mem_eff;
  2200. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2201. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2202. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2203. disp_drain_rate2, read_return_rate;
  2204. fixed20_12 time_disp1_drop_priority;
  2205. int c;
  2206. int cur_size = 16; /* in octawords */
  2207. int critical_point = 0, critical_point2;
  2208. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2209. int stop_req, max_stop_req;
  2210. struct drm_display_mode *mode1 = NULL;
  2211. struct drm_display_mode *mode2 = NULL;
  2212. uint32_t pixel_bytes1 = 0;
  2213. uint32_t pixel_bytes2 = 0;
  2214. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2215. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2216. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2217. }
  2218. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2219. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2220. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2221. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2222. }
  2223. }
  2224. min_mem_eff.full = rfixed_const_8(0);
  2225. /* get modes */
  2226. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2227. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2228. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2229. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2230. /* check crtc enables */
  2231. if (mode2)
  2232. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2233. if (mode1)
  2234. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2235. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2236. }
  2237. /*
  2238. * determine is there is enough bw for current mode
  2239. */
  2240. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2241. temp_ff.full = rfixed_const(100);
  2242. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2243. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2244. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2245. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2246. temp_ff.full = rfixed_const(temp);
  2247. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2248. pix_clk.full = 0;
  2249. pix_clk2.full = 0;
  2250. peak_disp_bw.full = 0;
  2251. if (mode1) {
  2252. temp_ff.full = rfixed_const(1000);
  2253. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2254. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2255. temp_ff.full = rfixed_const(pixel_bytes1);
  2256. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2257. }
  2258. if (mode2) {
  2259. temp_ff.full = rfixed_const(1000);
  2260. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2261. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2262. temp_ff.full = rfixed_const(pixel_bytes2);
  2263. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2264. }
  2265. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2266. if (peak_disp_bw.full >= mem_bw.full) {
  2267. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2268. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2269. }
  2270. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2271. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2272. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2273. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2274. mem_trp = ((temp & 0x3)) + 1;
  2275. mem_tras = ((temp & 0x70) >> 4) + 1;
  2276. } else if (rdev->family == CHIP_R300 ||
  2277. rdev->family == CHIP_R350) { /* r300, r350 */
  2278. mem_trcd = (temp & 0x7) + 1;
  2279. mem_trp = ((temp >> 8) & 0x7) + 1;
  2280. mem_tras = ((temp >> 11) & 0xf) + 4;
  2281. } else if (rdev->family == CHIP_RV350 ||
  2282. rdev->family <= CHIP_RV380) {
  2283. /* rv3x0 */
  2284. mem_trcd = (temp & 0x7) + 3;
  2285. mem_trp = ((temp >> 8) & 0x7) + 3;
  2286. mem_tras = ((temp >> 11) & 0xf) + 6;
  2287. } else if (rdev->family == CHIP_R420 ||
  2288. rdev->family == CHIP_R423 ||
  2289. rdev->family == CHIP_RV410) {
  2290. /* r4xx */
  2291. mem_trcd = (temp & 0xf) + 3;
  2292. if (mem_trcd > 15)
  2293. mem_trcd = 15;
  2294. mem_trp = ((temp >> 8) & 0xf) + 3;
  2295. if (mem_trp > 15)
  2296. mem_trp = 15;
  2297. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2298. if (mem_tras > 31)
  2299. mem_tras = 31;
  2300. } else { /* RV200, R200 */
  2301. mem_trcd = (temp & 0x7) + 1;
  2302. mem_trp = ((temp >> 8) & 0x7) + 1;
  2303. mem_tras = ((temp >> 12) & 0xf) + 4;
  2304. }
  2305. /* convert to FF */
  2306. trcd_ff.full = rfixed_const(mem_trcd);
  2307. trp_ff.full = rfixed_const(mem_trp);
  2308. tras_ff.full = rfixed_const(mem_tras);
  2309. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2310. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2311. data = (temp & (7 << 20)) >> 20;
  2312. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2313. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2314. tcas_ff = memtcas_rs480_ff[data];
  2315. else
  2316. tcas_ff = memtcas_ff[data];
  2317. } else
  2318. tcas_ff = memtcas2_ff[data];
  2319. if (rdev->family == CHIP_RS400 ||
  2320. rdev->family == CHIP_RS480) {
  2321. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2322. data = (temp >> 23) & 0x7;
  2323. if (data < 5)
  2324. tcas_ff.full += rfixed_const(data);
  2325. }
  2326. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2327. /* on the R300, Tcas is included in Trbs.
  2328. */
  2329. temp = RREG32(RADEON_MEM_CNTL);
  2330. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2331. if (data == 1) {
  2332. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2333. temp = RREG32(R300_MC_IND_INDEX);
  2334. temp &= ~R300_MC_IND_ADDR_MASK;
  2335. temp |= R300_MC_READ_CNTL_CD_mcind;
  2336. WREG32(R300_MC_IND_INDEX, temp);
  2337. temp = RREG32(R300_MC_IND_DATA);
  2338. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2339. } else {
  2340. temp = RREG32(R300_MC_READ_CNTL_AB);
  2341. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2342. }
  2343. } else {
  2344. temp = RREG32(R300_MC_READ_CNTL_AB);
  2345. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2346. }
  2347. if (rdev->family == CHIP_RV410 ||
  2348. rdev->family == CHIP_R420 ||
  2349. rdev->family == CHIP_R423)
  2350. trbs_ff = memtrbs_r4xx[data];
  2351. else
  2352. trbs_ff = memtrbs[data];
  2353. tcas_ff.full += trbs_ff.full;
  2354. }
  2355. sclk_eff_ff.full = sclk_ff.full;
  2356. if (rdev->flags & RADEON_IS_AGP) {
  2357. fixed20_12 agpmode_ff;
  2358. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2359. temp_ff.full = rfixed_const_666(16);
  2360. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2361. }
  2362. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2363. if (ASIC_IS_R300(rdev)) {
  2364. sclk_delay_ff.full = rfixed_const(250);
  2365. } else {
  2366. if ((rdev->family == CHIP_RV100) ||
  2367. rdev->flags & RADEON_IS_IGP) {
  2368. if (rdev->mc.vram_is_ddr)
  2369. sclk_delay_ff.full = rfixed_const(41);
  2370. else
  2371. sclk_delay_ff.full = rfixed_const(33);
  2372. } else {
  2373. if (rdev->mc.vram_width == 128)
  2374. sclk_delay_ff.full = rfixed_const(57);
  2375. else
  2376. sclk_delay_ff.full = rfixed_const(41);
  2377. }
  2378. }
  2379. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2380. if (rdev->mc.vram_is_ddr) {
  2381. if (rdev->mc.vram_width == 32) {
  2382. k1.full = rfixed_const(40);
  2383. c = 3;
  2384. } else {
  2385. k1.full = rfixed_const(20);
  2386. c = 1;
  2387. }
  2388. } else {
  2389. k1.full = rfixed_const(40);
  2390. c = 3;
  2391. }
  2392. temp_ff.full = rfixed_const(2);
  2393. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2394. temp_ff.full = rfixed_const(c);
  2395. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2396. temp_ff.full = rfixed_const(4);
  2397. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2398. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2399. mc_latency_mclk.full += k1.full;
  2400. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2401. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2402. /*
  2403. HW cursor time assuming worst case of full size colour cursor.
  2404. */
  2405. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2406. temp_ff.full += trcd_ff.full;
  2407. if (temp_ff.full < tras_ff.full)
  2408. temp_ff.full = tras_ff.full;
  2409. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2410. temp_ff.full = rfixed_const(cur_size);
  2411. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2412. /*
  2413. Find the total latency for the display data.
  2414. */
  2415. disp_latency_overhead.full = rfixed_const(8);
  2416. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2417. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2418. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2419. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2420. disp_latency.full = mc_latency_mclk.full;
  2421. else
  2422. disp_latency.full = mc_latency_sclk.full;
  2423. /* setup Max GRPH_STOP_REQ default value */
  2424. if (ASIC_IS_RV100(rdev))
  2425. max_stop_req = 0x5c;
  2426. else
  2427. max_stop_req = 0x7c;
  2428. if (mode1) {
  2429. /* CRTC1
  2430. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2431. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2432. */
  2433. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2434. if (stop_req > max_stop_req)
  2435. stop_req = max_stop_req;
  2436. /*
  2437. Find the drain rate of the display buffer.
  2438. */
  2439. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2440. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2441. /*
  2442. Find the critical point of the display buffer.
  2443. */
  2444. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2445. crit_point_ff.full += rfixed_const_half(0);
  2446. critical_point = rfixed_trunc(crit_point_ff);
  2447. if (rdev->disp_priority == 2) {
  2448. critical_point = 0;
  2449. }
  2450. /*
  2451. The critical point should never be above max_stop_req-4. Setting
  2452. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2453. */
  2454. if (max_stop_req - critical_point < 4)
  2455. critical_point = 0;
  2456. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2457. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2458. critical_point = 0x10;
  2459. }
  2460. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2461. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2462. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2463. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2464. if ((rdev->family == CHIP_R350) &&
  2465. (stop_req > 0x15)) {
  2466. stop_req -= 0x10;
  2467. }
  2468. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2469. temp |= RADEON_GRPH_BUFFER_SIZE;
  2470. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2471. RADEON_GRPH_CRITICAL_AT_SOF |
  2472. RADEON_GRPH_STOP_CNTL);
  2473. /*
  2474. Write the result into the register.
  2475. */
  2476. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2477. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2478. #if 0
  2479. if ((rdev->family == CHIP_RS400) ||
  2480. (rdev->family == CHIP_RS480)) {
  2481. /* attempt to program RS400 disp regs correctly ??? */
  2482. temp = RREG32(RS400_DISP1_REG_CNTL);
  2483. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2484. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2485. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2486. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2487. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2488. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2489. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2490. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2491. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2492. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2493. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2494. }
  2495. #endif
  2496. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2497. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2498. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2499. }
  2500. if (mode2) {
  2501. u32 grph2_cntl;
  2502. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2503. if (stop_req > max_stop_req)
  2504. stop_req = max_stop_req;
  2505. /*
  2506. Find the drain rate of the display buffer.
  2507. */
  2508. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2509. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2510. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2511. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2512. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2513. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2514. if ((rdev->family == CHIP_R350) &&
  2515. (stop_req > 0x15)) {
  2516. stop_req -= 0x10;
  2517. }
  2518. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2519. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2520. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2521. RADEON_GRPH_CRITICAL_AT_SOF |
  2522. RADEON_GRPH_STOP_CNTL);
  2523. if ((rdev->family == CHIP_RS100) ||
  2524. (rdev->family == CHIP_RS200))
  2525. critical_point2 = 0;
  2526. else {
  2527. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2528. temp_ff.full = rfixed_const(temp);
  2529. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2530. if (sclk_ff.full < temp_ff.full)
  2531. temp_ff.full = sclk_ff.full;
  2532. read_return_rate.full = temp_ff.full;
  2533. if (mode1) {
  2534. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2535. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2536. } else {
  2537. time_disp1_drop_priority.full = 0;
  2538. }
  2539. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2540. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2541. crit_point_ff.full += rfixed_const_half(0);
  2542. critical_point2 = rfixed_trunc(crit_point_ff);
  2543. if (rdev->disp_priority == 2) {
  2544. critical_point2 = 0;
  2545. }
  2546. if (max_stop_req - critical_point2 < 4)
  2547. critical_point2 = 0;
  2548. }
  2549. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2550. /* some R300 cards have problem with this set to 0 */
  2551. critical_point2 = 0x10;
  2552. }
  2553. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2554. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2555. if ((rdev->family == CHIP_RS400) ||
  2556. (rdev->family == CHIP_RS480)) {
  2557. #if 0
  2558. /* attempt to program RS400 disp2 regs correctly ??? */
  2559. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2560. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2561. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2562. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2563. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2564. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2565. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2566. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2567. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2568. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2569. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2570. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2571. #endif
  2572. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2573. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2574. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2575. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2576. }
  2577. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2578. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2579. }
  2580. }
  2581. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2582. {
  2583. DRM_ERROR("pitch %d\n", t->pitch);
  2584. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2585. DRM_ERROR("width %d\n", t->width);
  2586. DRM_ERROR("width_11 %d\n", t->width_11);
  2587. DRM_ERROR("height %d\n", t->height);
  2588. DRM_ERROR("height_11 %d\n", t->height_11);
  2589. DRM_ERROR("num levels %d\n", t->num_levels);
  2590. DRM_ERROR("depth %d\n", t->txdepth);
  2591. DRM_ERROR("bpp %d\n", t->cpp);
  2592. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2593. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2594. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2595. DRM_ERROR("compress format %d\n", t->compress_format);
  2596. }
  2597. static int r100_cs_track_cube(struct radeon_device *rdev,
  2598. struct r100_cs_track *track, unsigned idx)
  2599. {
  2600. unsigned face, w, h;
  2601. struct radeon_bo *cube_robj;
  2602. unsigned long size;
  2603. for (face = 0; face < 5; face++) {
  2604. cube_robj = track->textures[idx].cube_info[face].robj;
  2605. w = track->textures[idx].cube_info[face].width;
  2606. h = track->textures[idx].cube_info[face].height;
  2607. size = w * h;
  2608. size *= track->textures[idx].cpp;
  2609. size += track->textures[idx].cube_info[face].offset;
  2610. if (size > radeon_bo_size(cube_robj)) {
  2611. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2612. size, radeon_bo_size(cube_robj));
  2613. r100_cs_track_texture_print(&track->textures[idx]);
  2614. return -1;
  2615. }
  2616. }
  2617. return 0;
  2618. }
  2619. static int r100_track_compress_size(int compress_format, int w, int h)
  2620. {
  2621. int block_width, block_height, block_bytes;
  2622. int wblocks, hblocks;
  2623. int min_wblocks;
  2624. int sz;
  2625. block_width = 4;
  2626. block_height = 4;
  2627. switch (compress_format) {
  2628. case R100_TRACK_COMP_DXT1:
  2629. block_bytes = 8;
  2630. min_wblocks = 4;
  2631. break;
  2632. default:
  2633. case R100_TRACK_COMP_DXT35:
  2634. block_bytes = 16;
  2635. min_wblocks = 2;
  2636. break;
  2637. }
  2638. hblocks = (h + block_height - 1) / block_height;
  2639. wblocks = (w + block_width - 1) / block_width;
  2640. if (wblocks < min_wblocks)
  2641. wblocks = min_wblocks;
  2642. sz = wblocks * hblocks * block_bytes;
  2643. return sz;
  2644. }
  2645. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2646. struct r100_cs_track *track)
  2647. {
  2648. struct radeon_bo *robj;
  2649. unsigned long size;
  2650. unsigned u, i, w, h;
  2651. int ret;
  2652. for (u = 0; u < track->num_texture; u++) {
  2653. if (!track->textures[u].enabled)
  2654. continue;
  2655. robj = track->textures[u].robj;
  2656. if (robj == NULL) {
  2657. DRM_ERROR("No texture bound to unit %u\n", u);
  2658. return -EINVAL;
  2659. }
  2660. size = 0;
  2661. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2662. if (track->textures[u].use_pitch) {
  2663. if (rdev->family < CHIP_R300)
  2664. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2665. else
  2666. w = track->textures[u].pitch / (1 << i);
  2667. } else {
  2668. w = track->textures[u].width;
  2669. if (rdev->family >= CHIP_RV515)
  2670. w |= track->textures[u].width_11;
  2671. w = w / (1 << i);
  2672. if (track->textures[u].roundup_w)
  2673. w = roundup_pow_of_two(w);
  2674. }
  2675. h = track->textures[u].height;
  2676. if (rdev->family >= CHIP_RV515)
  2677. h |= track->textures[u].height_11;
  2678. h = h / (1 << i);
  2679. if (track->textures[u].roundup_h)
  2680. h = roundup_pow_of_two(h);
  2681. if (track->textures[u].compress_format) {
  2682. size += r100_track_compress_size(track->textures[u].compress_format, w, h);
  2683. /* compressed textures are block based */
  2684. } else
  2685. size += w * h;
  2686. }
  2687. size *= track->textures[u].cpp;
  2688. switch (track->textures[u].tex_coord_type) {
  2689. case 0:
  2690. break;
  2691. case 1:
  2692. size *= (1 << track->textures[u].txdepth);
  2693. break;
  2694. case 2:
  2695. if (track->separate_cube) {
  2696. ret = r100_cs_track_cube(rdev, track, u);
  2697. if (ret)
  2698. return ret;
  2699. } else
  2700. size *= 6;
  2701. break;
  2702. default:
  2703. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2704. "%u\n", track->textures[u].tex_coord_type, u);
  2705. return -EINVAL;
  2706. }
  2707. if (size > radeon_bo_size(robj)) {
  2708. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2709. "%lu\n", u, size, radeon_bo_size(robj));
  2710. r100_cs_track_texture_print(&track->textures[u]);
  2711. return -EINVAL;
  2712. }
  2713. }
  2714. return 0;
  2715. }
  2716. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2717. {
  2718. unsigned i;
  2719. unsigned long size;
  2720. unsigned prim_walk;
  2721. unsigned nverts;
  2722. for (i = 0; i < track->num_cb; i++) {
  2723. if (track->cb[i].robj == NULL) {
  2724. if (!(track->fastfill || track->color_channel_mask ||
  2725. track->blend_read_enable)) {
  2726. continue;
  2727. }
  2728. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2729. return -EINVAL;
  2730. }
  2731. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2732. size += track->cb[i].offset;
  2733. if (size > radeon_bo_size(track->cb[i].robj)) {
  2734. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2735. "(need %lu have %lu) !\n", i, size,
  2736. radeon_bo_size(track->cb[i].robj));
  2737. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2738. i, track->cb[i].pitch, track->cb[i].cpp,
  2739. track->cb[i].offset, track->maxy);
  2740. return -EINVAL;
  2741. }
  2742. }
  2743. if (track->z_enabled) {
  2744. if (track->zb.robj == NULL) {
  2745. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2746. return -EINVAL;
  2747. }
  2748. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2749. size += track->zb.offset;
  2750. if (size > radeon_bo_size(track->zb.robj)) {
  2751. DRM_ERROR("[drm] Buffer too small for z buffer "
  2752. "(need %lu have %lu) !\n", size,
  2753. radeon_bo_size(track->zb.robj));
  2754. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2755. track->zb.pitch, track->zb.cpp,
  2756. track->zb.offset, track->maxy);
  2757. return -EINVAL;
  2758. }
  2759. }
  2760. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2761. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2762. switch (prim_walk) {
  2763. case 1:
  2764. for (i = 0; i < track->num_arrays; i++) {
  2765. size = track->arrays[i].esize * track->max_indx * 4;
  2766. if (track->arrays[i].robj == NULL) {
  2767. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2768. "bound\n", prim_walk, i);
  2769. return -EINVAL;
  2770. }
  2771. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2772. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2773. "need %lu dwords have %lu dwords\n",
  2774. prim_walk, i, size >> 2,
  2775. radeon_bo_size(track->arrays[i].robj)
  2776. >> 2);
  2777. DRM_ERROR("Max indices %u\n", track->max_indx);
  2778. return -EINVAL;
  2779. }
  2780. }
  2781. break;
  2782. case 2:
  2783. for (i = 0; i < track->num_arrays; i++) {
  2784. size = track->arrays[i].esize * (nverts - 1) * 4;
  2785. if (track->arrays[i].robj == NULL) {
  2786. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2787. "bound\n", prim_walk, i);
  2788. return -EINVAL;
  2789. }
  2790. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2791. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2792. "need %lu dwords have %lu dwords\n",
  2793. prim_walk, i, size >> 2,
  2794. radeon_bo_size(track->arrays[i].robj)
  2795. >> 2);
  2796. return -EINVAL;
  2797. }
  2798. }
  2799. break;
  2800. case 3:
  2801. size = track->vtx_size * nverts;
  2802. if (size != track->immd_dwords) {
  2803. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2804. track->immd_dwords, size);
  2805. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2806. nverts, track->vtx_size);
  2807. return -EINVAL;
  2808. }
  2809. break;
  2810. default:
  2811. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2812. prim_walk);
  2813. return -EINVAL;
  2814. }
  2815. return r100_cs_track_texture_check(rdev, track);
  2816. }
  2817. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2818. {
  2819. unsigned i, face;
  2820. if (rdev->family < CHIP_R300) {
  2821. track->num_cb = 1;
  2822. if (rdev->family <= CHIP_RS200)
  2823. track->num_texture = 3;
  2824. else
  2825. track->num_texture = 6;
  2826. track->maxy = 2048;
  2827. track->separate_cube = 1;
  2828. } else {
  2829. track->num_cb = 4;
  2830. track->num_texture = 16;
  2831. track->maxy = 4096;
  2832. track->separate_cube = 0;
  2833. }
  2834. for (i = 0; i < track->num_cb; i++) {
  2835. track->cb[i].robj = NULL;
  2836. track->cb[i].pitch = 8192;
  2837. track->cb[i].cpp = 16;
  2838. track->cb[i].offset = 0;
  2839. }
  2840. track->z_enabled = true;
  2841. track->zb.robj = NULL;
  2842. track->zb.pitch = 8192;
  2843. track->zb.cpp = 4;
  2844. track->zb.offset = 0;
  2845. track->vtx_size = 0x7F;
  2846. track->immd_dwords = 0xFFFFFFFFUL;
  2847. track->num_arrays = 11;
  2848. track->max_indx = 0x00FFFFFFUL;
  2849. for (i = 0; i < track->num_arrays; i++) {
  2850. track->arrays[i].robj = NULL;
  2851. track->arrays[i].esize = 0x7F;
  2852. }
  2853. for (i = 0; i < track->num_texture; i++) {
  2854. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2855. track->textures[i].pitch = 16536;
  2856. track->textures[i].width = 16536;
  2857. track->textures[i].height = 16536;
  2858. track->textures[i].width_11 = 1 << 11;
  2859. track->textures[i].height_11 = 1 << 11;
  2860. track->textures[i].num_levels = 12;
  2861. if (rdev->family <= CHIP_RS200) {
  2862. track->textures[i].tex_coord_type = 0;
  2863. track->textures[i].txdepth = 0;
  2864. } else {
  2865. track->textures[i].txdepth = 16;
  2866. track->textures[i].tex_coord_type = 1;
  2867. }
  2868. track->textures[i].cpp = 64;
  2869. track->textures[i].robj = NULL;
  2870. /* CS IB emission code makes sure texture unit are disabled */
  2871. track->textures[i].enabled = false;
  2872. track->textures[i].roundup_w = true;
  2873. track->textures[i].roundup_h = true;
  2874. if (track->separate_cube)
  2875. for (face = 0; face < 5; face++) {
  2876. track->textures[i].cube_info[face].robj = NULL;
  2877. track->textures[i].cube_info[face].width = 16536;
  2878. track->textures[i].cube_info[face].height = 16536;
  2879. track->textures[i].cube_info[face].offset = 0;
  2880. }
  2881. }
  2882. }
  2883. int r100_ring_test(struct radeon_device *rdev)
  2884. {
  2885. uint32_t scratch;
  2886. uint32_t tmp = 0;
  2887. unsigned i;
  2888. int r;
  2889. r = radeon_scratch_get(rdev, &scratch);
  2890. if (r) {
  2891. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2892. return r;
  2893. }
  2894. WREG32(scratch, 0xCAFEDEAD);
  2895. r = radeon_ring_lock(rdev, 2);
  2896. if (r) {
  2897. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2898. radeon_scratch_free(rdev, scratch);
  2899. return r;
  2900. }
  2901. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2902. radeon_ring_write(rdev, 0xDEADBEEF);
  2903. radeon_ring_unlock_commit(rdev);
  2904. for (i = 0; i < rdev->usec_timeout; i++) {
  2905. tmp = RREG32(scratch);
  2906. if (tmp == 0xDEADBEEF) {
  2907. break;
  2908. }
  2909. DRM_UDELAY(1);
  2910. }
  2911. if (i < rdev->usec_timeout) {
  2912. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2913. } else {
  2914. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2915. scratch, tmp);
  2916. r = -EINVAL;
  2917. }
  2918. radeon_scratch_free(rdev, scratch);
  2919. return r;
  2920. }
  2921. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2922. {
  2923. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2924. radeon_ring_write(rdev, ib->gpu_addr);
  2925. radeon_ring_write(rdev, ib->length_dw);
  2926. }
  2927. int r100_ib_test(struct radeon_device *rdev)
  2928. {
  2929. struct radeon_ib *ib;
  2930. uint32_t scratch;
  2931. uint32_t tmp = 0;
  2932. unsigned i;
  2933. int r;
  2934. r = radeon_scratch_get(rdev, &scratch);
  2935. if (r) {
  2936. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2937. return r;
  2938. }
  2939. WREG32(scratch, 0xCAFEDEAD);
  2940. r = radeon_ib_get(rdev, &ib);
  2941. if (r) {
  2942. return r;
  2943. }
  2944. ib->ptr[0] = PACKET0(scratch, 0);
  2945. ib->ptr[1] = 0xDEADBEEF;
  2946. ib->ptr[2] = PACKET2(0);
  2947. ib->ptr[3] = PACKET2(0);
  2948. ib->ptr[4] = PACKET2(0);
  2949. ib->ptr[5] = PACKET2(0);
  2950. ib->ptr[6] = PACKET2(0);
  2951. ib->ptr[7] = PACKET2(0);
  2952. ib->length_dw = 8;
  2953. r = radeon_ib_schedule(rdev, ib);
  2954. if (r) {
  2955. radeon_scratch_free(rdev, scratch);
  2956. radeon_ib_free(rdev, &ib);
  2957. return r;
  2958. }
  2959. r = radeon_fence_wait(ib->fence, false);
  2960. if (r) {
  2961. return r;
  2962. }
  2963. for (i = 0; i < rdev->usec_timeout; i++) {
  2964. tmp = RREG32(scratch);
  2965. if (tmp == 0xDEADBEEF) {
  2966. break;
  2967. }
  2968. DRM_UDELAY(1);
  2969. }
  2970. if (i < rdev->usec_timeout) {
  2971. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2972. } else {
  2973. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2974. scratch, tmp);
  2975. r = -EINVAL;
  2976. }
  2977. radeon_scratch_free(rdev, scratch);
  2978. radeon_ib_free(rdev, &ib);
  2979. return r;
  2980. }
  2981. void r100_ib_fini(struct radeon_device *rdev)
  2982. {
  2983. radeon_ib_pool_fini(rdev);
  2984. }
  2985. int r100_ib_init(struct radeon_device *rdev)
  2986. {
  2987. int r;
  2988. r = radeon_ib_pool_init(rdev);
  2989. if (r) {
  2990. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2991. r100_ib_fini(rdev);
  2992. return r;
  2993. }
  2994. r = r100_ib_test(rdev);
  2995. if (r) {
  2996. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2997. r100_ib_fini(rdev);
  2998. return r;
  2999. }
  3000. return 0;
  3001. }
  3002. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3003. {
  3004. /* Shutdown CP we shouldn't need to do that but better be safe than
  3005. * sorry
  3006. */
  3007. rdev->cp.ready = false;
  3008. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3009. /* Save few CRTC registers */
  3010. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3011. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3012. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3013. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3014. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3015. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3016. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3017. }
  3018. /* Disable VGA aperture access */
  3019. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3020. /* Disable cursor, overlay, crtc */
  3021. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3022. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3023. S_000054_CRTC_DISPLAY_DIS(1));
  3024. WREG32(R_000050_CRTC_GEN_CNTL,
  3025. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3026. S_000050_CRTC_DISP_REQ_EN_B(1));
  3027. WREG32(R_000420_OV0_SCALE_CNTL,
  3028. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3029. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3030. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3031. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3032. S_000360_CUR2_LOCK(1));
  3033. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3034. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3035. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3036. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3037. WREG32(R_000360_CUR2_OFFSET,
  3038. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3039. }
  3040. }
  3041. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3042. {
  3043. /* Update base address for crtc */
  3044. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3045. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3046. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3047. }
  3048. /* Restore CRTC registers */
  3049. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3050. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3051. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3052. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3053. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3054. }
  3055. }
  3056. void r100_vga_render_disable(struct radeon_device *rdev)
  3057. {
  3058. u32 tmp;
  3059. tmp = RREG8(R_0003C2_GENMO_WT);
  3060. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3061. }
  3062. static void r100_debugfs(struct radeon_device *rdev)
  3063. {
  3064. int r;
  3065. r = r100_debugfs_mc_info_init(rdev);
  3066. if (r)
  3067. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3068. }
  3069. static void r100_mc_program(struct radeon_device *rdev)
  3070. {
  3071. struct r100_mc_save save;
  3072. /* Stops all mc clients */
  3073. r100_mc_stop(rdev, &save);
  3074. if (rdev->flags & RADEON_IS_AGP) {
  3075. WREG32(R_00014C_MC_AGP_LOCATION,
  3076. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3077. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3078. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3079. if (rdev->family > CHIP_RV200)
  3080. WREG32(R_00015C_AGP_BASE_2,
  3081. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3082. } else {
  3083. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3084. WREG32(R_000170_AGP_BASE, 0);
  3085. if (rdev->family > CHIP_RV200)
  3086. WREG32(R_00015C_AGP_BASE_2, 0);
  3087. }
  3088. /* Wait for mc idle */
  3089. if (r100_mc_wait_for_idle(rdev))
  3090. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3091. /* Program MC, should be a 32bits limited address space */
  3092. WREG32(R_000148_MC_FB_LOCATION,
  3093. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3094. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3095. r100_mc_resume(rdev, &save);
  3096. }
  3097. void r100_clock_startup(struct radeon_device *rdev)
  3098. {
  3099. u32 tmp;
  3100. if (radeon_dynclks != -1 && radeon_dynclks)
  3101. radeon_legacy_set_clock_gating(rdev, 1);
  3102. /* We need to force on some of the block */
  3103. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3104. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3105. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3106. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3107. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3108. }
  3109. static int r100_startup(struct radeon_device *rdev)
  3110. {
  3111. int r;
  3112. /* set common regs */
  3113. r100_set_common_regs(rdev);
  3114. /* program mc */
  3115. r100_mc_program(rdev);
  3116. /* Resume clock */
  3117. r100_clock_startup(rdev);
  3118. /* Initialize GPU configuration (# pipes, ...) */
  3119. r100_gpu_init(rdev);
  3120. /* Initialize GART (initialize after TTM so we can allocate
  3121. * memory through TTM but finalize after TTM) */
  3122. r100_enable_bm(rdev);
  3123. if (rdev->flags & RADEON_IS_PCI) {
  3124. r = r100_pci_gart_enable(rdev);
  3125. if (r)
  3126. return r;
  3127. }
  3128. /* Enable IRQ */
  3129. r100_irq_set(rdev);
  3130. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3131. /* 1M ring buffer */
  3132. r = r100_cp_init(rdev, 1024 * 1024);
  3133. if (r) {
  3134. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3135. return r;
  3136. }
  3137. r = r100_wb_init(rdev);
  3138. if (r)
  3139. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3140. r = r100_ib_init(rdev);
  3141. if (r) {
  3142. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3143. return r;
  3144. }
  3145. return 0;
  3146. }
  3147. int r100_resume(struct radeon_device *rdev)
  3148. {
  3149. /* Make sur GART are not working */
  3150. if (rdev->flags & RADEON_IS_PCI)
  3151. r100_pci_gart_disable(rdev);
  3152. /* Resume clock before doing reset */
  3153. r100_clock_startup(rdev);
  3154. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3155. if (radeon_gpu_reset(rdev)) {
  3156. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3157. RREG32(R_000E40_RBBM_STATUS),
  3158. RREG32(R_0007C0_CP_STAT));
  3159. }
  3160. /* post */
  3161. radeon_combios_asic_init(rdev->ddev);
  3162. /* Resume clock after posting */
  3163. r100_clock_startup(rdev);
  3164. /* Initialize surface registers */
  3165. radeon_surface_init(rdev);
  3166. return r100_startup(rdev);
  3167. }
  3168. int r100_suspend(struct radeon_device *rdev)
  3169. {
  3170. r100_cp_disable(rdev);
  3171. r100_wb_disable(rdev);
  3172. r100_irq_disable(rdev);
  3173. if (rdev->flags & RADEON_IS_PCI)
  3174. r100_pci_gart_disable(rdev);
  3175. return 0;
  3176. }
  3177. void r100_fini(struct radeon_device *rdev)
  3178. {
  3179. r100_cp_fini(rdev);
  3180. r100_wb_fini(rdev);
  3181. r100_ib_fini(rdev);
  3182. radeon_gem_fini(rdev);
  3183. if (rdev->flags & RADEON_IS_PCI)
  3184. r100_pci_gart_fini(rdev);
  3185. radeon_agp_fini(rdev);
  3186. radeon_irq_kms_fini(rdev);
  3187. radeon_fence_driver_fini(rdev);
  3188. radeon_bo_fini(rdev);
  3189. radeon_atombios_fini(rdev);
  3190. kfree(rdev->bios);
  3191. rdev->bios = NULL;
  3192. }
  3193. int r100_init(struct radeon_device *rdev)
  3194. {
  3195. int r;
  3196. /* Register debugfs file specific to this group of asics */
  3197. r100_debugfs(rdev);
  3198. /* Disable VGA */
  3199. r100_vga_render_disable(rdev);
  3200. /* Initialize scratch registers */
  3201. radeon_scratch_init(rdev);
  3202. /* Initialize surface registers */
  3203. radeon_surface_init(rdev);
  3204. /* TODO: disable VGA need to use VGA request */
  3205. /* BIOS*/
  3206. if (!radeon_get_bios(rdev)) {
  3207. if (ASIC_IS_AVIVO(rdev))
  3208. return -EINVAL;
  3209. }
  3210. if (rdev->is_atom_bios) {
  3211. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3212. return -EINVAL;
  3213. } else {
  3214. r = radeon_combios_init(rdev);
  3215. if (r)
  3216. return r;
  3217. }
  3218. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3219. if (radeon_gpu_reset(rdev)) {
  3220. dev_warn(rdev->dev,
  3221. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3222. RREG32(R_000E40_RBBM_STATUS),
  3223. RREG32(R_0007C0_CP_STAT));
  3224. }
  3225. /* check if cards are posted or not */
  3226. if (radeon_boot_test_post_card(rdev) == false)
  3227. return -EINVAL;
  3228. /* Set asic errata */
  3229. r100_errata(rdev);
  3230. /* Initialize clocks */
  3231. radeon_get_clock_info(rdev->ddev);
  3232. /* Initialize power management */
  3233. radeon_pm_init(rdev);
  3234. /* initialize AGP */
  3235. if (rdev->flags & RADEON_IS_AGP) {
  3236. r = radeon_agp_init(rdev);
  3237. if (r) {
  3238. radeon_agp_disable(rdev);
  3239. }
  3240. }
  3241. /* initialize VRAM */
  3242. r100_mc_init(rdev);
  3243. /* Fence driver */
  3244. r = radeon_fence_driver_init(rdev);
  3245. if (r)
  3246. return r;
  3247. r = radeon_irq_kms_init(rdev);
  3248. if (r)
  3249. return r;
  3250. /* Memory manager */
  3251. r = radeon_bo_init(rdev);
  3252. if (r)
  3253. return r;
  3254. if (rdev->flags & RADEON_IS_PCI) {
  3255. r = r100_pci_gart_init(rdev);
  3256. if (r)
  3257. return r;
  3258. }
  3259. r100_set_safe_registers(rdev);
  3260. rdev->accel_working = true;
  3261. r = r100_startup(rdev);
  3262. if (r) {
  3263. /* Somethings want wront with the accel init stop accel */
  3264. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3265. r100_cp_fini(rdev);
  3266. r100_wb_fini(rdev);
  3267. r100_ib_fini(rdev);
  3268. radeon_irq_kms_fini(rdev);
  3269. if (rdev->flags & RADEON_IS_PCI)
  3270. r100_pci_gart_fini(rdev);
  3271. rdev->accel_working = false;
  3272. }
  3273. return 0;
  3274. }