atombios_crtc.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon_fixed.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.usOverscanRight = 0;
  45. args.usOverscanLeft = 0;
  46. args.usOverscanBottom = 0;
  47. args.usOverscanTop = 0;
  48. args.ucCRTC = radeon_crtc->crtc_id;
  49. switch (radeon_crtc->rmx_type) {
  50. case RMX_CENTER:
  51. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  52. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  53. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  54. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  55. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  56. break;
  57. case RMX_ASPECT:
  58. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  59. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  60. if (a1 > a2) {
  61. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  62. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  63. } else if (a2 > a1) {
  64. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  65. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  66. }
  67. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  68. break;
  69. case RMX_FULL:
  70. default:
  71. args.usOverscanRight = 0;
  72. args.usOverscanLeft = 0;
  73. args.usOverscanBottom = 0;
  74. args.usOverscanTop = 0;
  75. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  76. break;
  77. }
  78. }
  79. static void atombios_scaler_setup(struct drm_crtc *crtc)
  80. {
  81. struct drm_device *dev = crtc->dev;
  82. struct radeon_device *rdev = dev->dev_private;
  83. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  84. ENABLE_SCALER_PS_ALLOCATION args;
  85. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  86. /* fixme - fill in enc_priv for atom dac */
  87. enum radeon_tv_std tv_std = TV_STD_NTSC;
  88. bool is_tv = false, is_cv = false;
  89. struct drm_encoder *encoder;
  90. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  91. return;
  92. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  93. /* find tv std */
  94. if (encoder->crtc == crtc) {
  95. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  96. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  97. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  98. tv_std = tv_dac->tv_std;
  99. is_tv = true;
  100. }
  101. }
  102. }
  103. memset(&args, 0, sizeof(args));
  104. args.ucScaler = radeon_crtc->crtc_id;
  105. if (is_tv) {
  106. switch (tv_std) {
  107. case TV_STD_NTSC:
  108. default:
  109. args.ucTVStandard = ATOM_TV_NTSC;
  110. break;
  111. case TV_STD_PAL:
  112. args.ucTVStandard = ATOM_TV_PAL;
  113. break;
  114. case TV_STD_PAL_M:
  115. args.ucTVStandard = ATOM_TV_PALM;
  116. break;
  117. case TV_STD_PAL_60:
  118. args.ucTVStandard = ATOM_TV_PAL60;
  119. break;
  120. case TV_STD_NTSC_J:
  121. args.ucTVStandard = ATOM_TV_NTSCJ;
  122. break;
  123. case TV_STD_SCART_PAL:
  124. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  125. break;
  126. case TV_STD_SECAM:
  127. args.ucTVStandard = ATOM_TV_SECAM;
  128. break;
  129. case TV_STD_PAL_CN:
  130. args.ucTVStandard = ATOM_TV_PALCN;
  131. break;
  132. }
  133. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  134. } else if (is_cv) {
  135. args.ucTVStandard = ATOM_TV_CV;
  136. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  137. } else {
  138. switch (radeon_crtc->rmx_type) {
  139. case RMX_FULL:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. case RMX_CENTER:
  143. args.ucEnable = ATOM_SCALER_CENTER;
  144. break;
  145. case RMX_ASPECT:
  146. args.ucEnable = ATOM_SCALER_EXPANSION;
  147. break;
  148. default:
  149. if (ASIC_IS_AVIVO(rdev))
  150. args.ucEnable = ATOM_SCALER_DISABLE;
  151. else
  152. args.ucEnable = ATOM_SCALER_CENTER;
  153. break;
  154. }
  155. }
  156. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  157. if ((is_tv || is_cv)
  158. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  159. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  160. }
  161. }
  162. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  163. {
  164. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  165. struct drm_device *dev = crtc->dev;
  166. struct radeon_device *rdev = dev->dev_private;
  167. int index =
  168. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  169. ENABLE_CRTC_PS_ALLOCATION args;
  170. memset(&args, 0, sizeof(args));
  171. args.ucCRTC = radeon_crtc->crtc_id;
  172. args.ucEnable = lock;
  173. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  174. }
  175. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  176. {
  177. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  178. struct drm_device *dev = crtc->dev;
  179. struct radeon_device *rdev = dev->dev_private;
  180. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  181. ENABLE_CRTC_PS_ALLOCATION args;
  182. memset(&args, 0, sizeof(args));
  183. args.ucCRTC = radeon_crtc->crtc_id;
  184. args.ucEnable = state;
  185. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  186. }
  187. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  188. {
  189. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  190. struct drm_device *dev = crtc->dev;
  191. struct radeon_device *rdev = dev->dev_private;
  192. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  193. ENABLE_CRTC_PS_ALLOCATION args;
  194. memset(&args, 0, sizeof(args));
  195. args.ucCRTC = radeon_crtc->crtc_id;
  196. args.ucEnable = state;
  197. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  198. }
  199. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  200. {
  201. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  202. struct drm_device *dev = crtc->dev;
  203. struct radeon_device *rdev = dev->dev_private;
  204. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  205. BLANK_CRTC_PS_ALLOCATION args;
  206. memset(&args, 0, sizeof(args));
  207. args.ucCRTC = radeon_crtc->crtc_id;
  208. args.ucBlanking = state;
  209. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  210. }
  211. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  212. {
  213. struct drm_device *dev = crtc->dev;
  214. struct radeon_device *rdev = dev->dev_private;
  215. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  216. switch (mode) {
  217. case DRM_MODE_DPMS_ON:
  218. atombios_enable_crtc(crtc, ATOM_ENABLE);
  219. if (ASIC_IS_DCE3(rdev))
  220. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  221. atombios_blank_crtc(crtc, ATOM_DISABLE);
  222. /* XXX re-enable when interrupt support is added */
  223. if (!ASIC_IS_DCE4(rdev))
  224. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  225. radeon_crtc_load_lut(crtc);
  226. break;
  227. case DRM_MODE_DPMS_STANDBY:
  228. case DRM_MODE_DPMS_SUSPEND:
  229. case DRM_MODE_DPMS_OFF:
  230. /* XXX re-enable when interrupt support is added */
  231. if (!ASIC_IS_DCE4(rdev))
  232. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  233. atombios_blank_crtc(crtc, ATOM_ENABLE);
  234. if (ASIC_IS_DCE3(rdev))
  235. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  236. atombios_enable_crtc(crtc, ATOM_DISABLE);
  237. break;
  238. }
  239. }
  240. static void
  241. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  242. struct drm_display_mode *mode)
  243. {
  244. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  245. struct drm_device *dev = crtc->dev;
  246. struct radeon_device *rdev = dev->dev_private;
  247. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  248. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  249. u16 misc = 0;
  250. memset(&args, 0, sizeof(args));
  251. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay);
  252. args.usH_Blanking_Time =
  253. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay);
  254. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay);
  255. args.usV_Blanking_Time =
  256. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay);
  257. args.usH_SyncOffset =
  258. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay);
  259. args.usH_SyncWidth =
  260. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  261. args.usV_SyncOffset =
  262. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay);
  263. args.usV_SyncWidth =
  264. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  265. /*args.ucH_Border = mode->hborder;*/
  266. /*args.ucV_Border = mode->vborder;*/
  267. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  268. misc |= ATOM_VSYNC_POLARITY;
  269. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  270. misc |= ATOM_HSYNC_POLARITY;
  271. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  272. misc |= ATOM_COMPOSITESYNC;
  273. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  274. misc |= ATOM_INTERLACE;
  275. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  276. misc |= ATOM_DOUBLE_CLOCK_MODE;
  277. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  278. args.ucCRTC = radeon_crtc->crtc_id;
  279. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  280. }
  281. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  282. struct drm_display_mode *mode)
  283. {
  284. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  285. struct drm_device *dev = crtc->dev;
  286. struct radeon_device *rdev = dev->dev_private;
  287. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  288. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  289. u16 misc = 0;
  290. memset(&args, 0, sizeof(args));
  291. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  292. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  293. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  294. args.usH_SyncWidth =
  295. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  296. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  297. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  298. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  299. args.usV_SyncWidth =
  300. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  301. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  302. misc |= ATOM_VSYNC_POLARITY;
  303. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  304. misc |= ATOM_HSYNC_POLARITY;
  305. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  306. misc |= ATOM_COMPOSITESYNC;
  307. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  308. misc |= ATOM_INTERLACE;
  309. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  310. misc |= ATOM_DOUBLE_CLOCK_MODE;
  311. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  312. args.ucCRTC = radeon_crtc->crtc_id;
  313. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  314. }
  315. union atom_enable_ss {
  316. ENABLE_LVDS_SS_PARAMETERS legacy;
  317. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  318. };
  319. static void atombios_set_ss(struct drm_crtc *crtc, int enable)
  320. {
  321. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  322. struct drm_device *dev = crtc->dev;
  323. struct radeon_device *rdev = dev->dev_private;
  324. struct drm_encoder *encoder = NULL;
  325. struct radeon_encoder *radeon_encoder = NULL;
  326. struct radeon_encoder_atom_dig *dig = NULL;
  327. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  328. union atom_enable_ss args;
  329. uint16_t percentage = 0;
  330. uint8_t type = 0, step = 0, delay = 0, range = 0;
  331. /* XXX add ss support for DCE4 */
  332. if (ASIC_IS_DCE4(rdev))
  333. return;
  334. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  335. if (encoder->crtc == crtc) {
  336. radeon_encoder = to_radeon_encoder(encoder);
  337. /* only enable spread spectrum on LVDS */
  338. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  339. dig = radeon_encoder->enc_priv;
  340. if (dig && dig->ss) {
  341. percentage = dig->ss->percentage;
  342. type = dig->ss->type;
  343. step = dig->ss->step;
  344. delay = dig->ss->delay;
  345. range = dig->ss->range;
  346. } else if (enable)
  347. return;
  348. } else if (enable)
  349. return;
  350. break;
  351. }
  352. }
  353. if (!radeon_encoder)
  354. return;
  355. memset(&args, 0, sizeof(args));
  356. if (ASIC_IS_AVIVO(rdev)) {
  357. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  358. args.v1.ucSpreadSpectrumType = type;
  359. args.v1.ucSpreadSpectrumStep = step;
  360. args.v1.ucSpreadSpectrumDelay = delay;
  361. args.v1.ucSpreadSpectrumRange = range;
  362. args.v1.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  363. args.v1.ucEnable = enable;
  364. } else {
  365. args.legacy.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  366. args.legacy.ucSpreadSpectrumType = type;
  367. args.legacy.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
  368. args.legacy.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
  369. args.legacy.ucEnable = enable;
  370. }
  371. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  372. }
  373. union adjust_pixel_clock {
  374. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  375. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  376. };
  377. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  378. struct drm_display_mode *mode,
  379. struct radeon_pll *pll)
  380. {
  381. struct drm_device *dev = crtc->dev;
  382. struct radeon_device *rdev = dev->dev_private;
  383. struct drm_encoder *encoder = NULL;
  384. struct radeon_encoder *radeon_encoder = NULL;
  385. u32 adjusted_clock = mode->clock;
  386. int encoder_mode = 0;
  387. /* reset the pll flags */
  388. pll->flags = 0;
  389. /* select the PLL algo */
  390. if (ASIC_IS_AVIVO(rdev)) {
  391. if (radeon_new_pll == 0)
  392. pll->algo = PLL_ALGO_LEGACY;
  393. else
  394. pll->algo = PLL_ALGO_NEW;
  395. } else {
  396. if (radeon_new_pll == 1)
  397. pll->algo = PLL_ALGO_NEW;
  398. else
  399. pll->algo = PLL_ALGO_LEGACY;
  400. }
  401. if (ASIC_IS_AVIVO(rdev)) {
  402. if ((rdev->family == CHIP_RS600) ||
  403. (rdev->family == CHIP_RS690) ||
  404. (rdev->family == CHIP_RS740))
  405. pll->flags |= (RADEON_PLL_USE_FRAC_FB_DIV |
  406. RADEON_PLL_PREFER_CLOSEST_LOWER);
  407. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  408. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  409. else
  410. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  411. } else {
  412. pll->flags |= RADEON_PLL_LEGACY;
  413. if (mode->clock > 200000) /* range limits??? */
  414. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  415. else
  416. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  417. }
  418. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  419. if (encoder->crtc == crtc) {
  420. radeon_encoder = to_radeon_encoder(encoder);
  421. encoder_mode = atombios_get_encoder_mode(encoder);
  422. if (ASIC_IS_AVIVO(rdev)) {
  423. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  424. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  425. adjusted_clock = mode->clock * 2;
  426. /* LVDS PLL quirks */
  427. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS) {
  428. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  429. pll->algo = dig->pll_algo;
  430. }
  431. } else {
  432. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  433. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  434. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  435. pll->flags |= RADEON_PLL_USE_REF_DIV;
  436. }
  437. break;
  438. }
  439. }
  440. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  441. * accordingly based on the encoder/transmitter to work around
  442. * special hw requirements.
  443. */
  444. if (ASIC_IS_DCE3(rdev)) {
  445. union adjust_pixel_clock args;
  446. u8 frev, crev;
  447. int index;
  448. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  449. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  450. &crev);
  451. memset(&args, 0, sizeof(args));
  452. switch (frev) {
  453. case 1:
  454. switch (crev) {
  455. case 1:
  456. case 2:
  457. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  458. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  459. args.v1.ucEncodeMode = encoder_mode;
  460. atom_execute_table(rdev->mode_info.atom_context,
  461. index, (uint32_t *)&args);
  462. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  463. break;
  464. case 3:
  465. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  466. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  467. args.v3.sInput.ucEncodeMode = encoder_mode;
  468. args.v3.sInput.ucDispPllConfig = 0;
  469. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  470. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  471. if (encoder_mode == ATOM_ENCODER_MODE_DP)
  472. args.v3.sInput.ucDispPllConfig |=
  473. DISPPLL_CONFIG_COHERENT_MODE;
  474. else {
  475. if (dig->coherent_mode)
  476. args.v3.sInput.ucDispPllConfig |=
  477. DISPPLL_CONFIG_COHERENT_MODE;
  478. if (mode->clock > 165000)
  479. args.v3.sInput.ucDispPllConfig |=
  480. DISPPLL_CONFIG_DUAL_LINK;
  481. }
  482. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  483. /* may want to enable SS on DP/eDP eventually */
  484. args.v3.sInput.ucDispPllConfig |=
  485. DISPPLL_CONFIG_SS_ENABLE;
  486. if (mode->clock > 165000)
  487. args.v3.sInput.ucDispPllConfig |=
  488. DISPPLL_CONFIG_DUAL_LINK;
  489. }
  490. atom_execute_table(rdev->mode_info.atom_context,
  491. index, (uint32_t *)&args);
  492. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  493. if (args.v3.sOutput.ucRefDiv) {
  494. pll->flags |= RADEON_PLL_USE_REF_DIV;
  495. pll->reference_div = args.v3.sOutput.ucRefDiv;
  496. }
  497. if (args.v3.sOutput.ucPostDiv) {
  498. pll->flags |= RADEON_PLL_USE_POST_DIV;
  499. pll->post_div = args.v3.sOutput.ucPostDiv;
  500. }
  501. break;
  502. default:
  503. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  504. return adjusted_clock;
  505. }
  506. break;
  507. default:
  508. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  509. return adjusted_clock;
  510. }
  511. }
  512. return adjusted_clock;
  513. }
  514. union set_pixel_clock {
  515. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  516. PIXEL_CLOCK_PARAMETERS v1;
  517. PIXEL_CLOCK_PARAMETERS_V2 v2;
  518. PIXEL_CLOCK_PARAMETERS_V3 v3;
  519. PIXEL_CLOCK_PARAMETERS_V5 v5;
  520. };
  521. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  522. {
  523. struct drm_device *dev = crtc->dev;
  524. struct radeon_device *rdev = dev->dev_private;
  525. u8 frev, crev;
  526. int index;
  527. union set_pixel_clock args;
  528. memset(&args, 0, sizeof(args));
  529. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  530. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  531. &crev);
  532. switch (frev) {
  533. case 1:
  534. switch (crev) {
  535. case 5:
  536. /* if the default dcpll clock is specified,
  537. * SetPixelClock provides the dividers
  538. */
  539. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  540. args.v5.usPixelClock = rdev->clock.default_dispclk;
  541. args.v5.ucPpll = ATOM_DCPLL;
  542. break;
  543. default:
  544. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  545. return;
  546. }
  547. break;
  548. default:
  549. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  550. return;
  551. }
  552. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  553. }
  554. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  555. {
  556. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  557. struct drm_device *dev = crtc->dev;
  558. struct radeon_device *rdev = dev->dev_private;
  559. struct drm_encoder *encoder = NULL;
  560. struct radeon_encoder *radeon_encoder = NULL;
  561. u8 frev, crev;
  562. int index;
  563. union set_pixel_clock args;
  564. u32 pll_clock = mode->clock;
  565. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  566. struct radeon_pll *pll;
  567. u32 adjusted_clock;
  568. int encoder_mode = 0;
  569. memset(&args, 0, sizeof(args));
  570. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  571. if (encoder->crtc == crtc) {
  572. radeon_encoder = to_radeon_encoder(encoder);
  573. encoder_mode = atombios_get_encoder_mode(encoder);
  574. break;
  575. }
  576. }
  577. if (!radeon_encoder)
  578. return;
  579. switch (radeon_crtc->pll_id) {
  580. case ATOM_PPLL1:
  581. pll = &rdev->clock.p1pll;
  582. break;
  583. case ATOM_PPLL2:
  584. pll = &rdev->clock.p2pll;
  585. break;
  586. case ATOM_DCPLL:
  587. case ATOM_PPLL_INVALID:
  588. pll = &rdev->clock.dcpll;
  589. break;
  590. }
  591. /* adjust pixel clock as needed */
  592. adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
  593. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  594. &ref_div, &post_div);
  595. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  596. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  597. &crev);
  598. switch (frev) {
  599. case 1:
  600. switch (crev) {
  601. case 1:
  602. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  603. args.v1.usRefDiv = cpu_to_le16(ref_div);
  604. args.v1.usFbDiv = cpu_to_le16(fb_div);
  605. args.v1.ucFracFbDiv = frac_fb_div;
  606. args.v1.ucPostDiv = post_div;
  607. args.v1.ucPpll = radeon_crtc->pll_id;
  608. args.v1.ucCRTC = radeon_crtc->crtc_id;
  609. args.v1.ucRefDivSrc = 1;
  610. break;
  611. case 2:
  612. args.v2.usPixelClock = cpu_to_le16(mode->clock / 10);
  613. args.v2.usRefDiv = cpu_to_le16(ref_div);
  614. args.v2.usFbDiv = cpu_to_le16(fb_div);
  615. args.v2.ucFracFbDiv = frac_fb_div;
  616. args.v2.ucPostDiv = post_div;
  617. args.v2.ucPpll = radeon_crtc->pll_id;
  618. args.v2.ucCRTC = radeon_crtc->crtc_id;
  619. args.v2.ucRefDivSrc = 1;
  620. break;
  621. case 3:
  622. args.v3.usPixelClock = cpu_to_le16(mode->clock / 10);
  623. args.v3.usRefDiv = cpu_to_le16(ref_div);
  624. args.v3.usFbDiv = cpu_to_le16(fb_div);
  625. args.v3.ucFracFbDiv = frac_fb_div;
  626. args.v3.ucPostDiv = post_div;
  627. args.v3.ucPpll = radeon_crtc->pll_id;
  628. args.v3.ucMiscInfo = (radeon_crtc->pll_id << 2);
  629. args.v3.ucTransmitterId = radeon_encoder->encoder_id;
  630. args.v3.ucEncoderMode = encoder_mode;
  631. break;
  632. case 5:
  633. args.v5.ucCRTC = radeon_crtc->crtc_id;
  634. args.v5.usPixelClock = cpu_to_le16(mode->clock / 10);
  635. args.v5.ucRefDiv = ref_div;
  636. args.v5.usFbDiv = cpu_to_le16(fb_div);
  637. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  638. args.v5.ucPostDiv = post_div;
  639. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  640. args.v5.ucTransmitterID = radeon_encoder->encoder_id;
  641. args.v5.ucEncoderMode = encoder_mode;
  642. args.v5.ucPpll = radeon_crtc->pll_id;
  643. break;
  644. default:
  645. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  646. return;
  647. }
  648. break;
  649. default:
  650. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  651. return;
  652. }
  653. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  654. }
  655. static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  656. struct drm_framebuffer *old_fb)
  657. {
  658. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  659. struct drm_device *dev = crtc->dev;
  660. struct radeon_device *rdev = dev->dev_private;
  661. struct radeon_framebuffer *radeon_fb;
  662. struct drm_gem_object *obj;
  663. struct radeon_bo *rbo;
  664. uint64_t fb_location;
  665. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  666. int r;
  667. /* no fb bound */
  668. if (!crtc->fb) {
  669. DRM_DEBUG("No FB bound\n");
  670. return 0;
  671. }
  672. radeon_fb = to_radeon_framebuffer(crtc->fb);
  673. /* Pin framebuffer & get tilling informations */
  674. obj = radeon_fb->obj;
  675. rbo = obj->driver_private;
  676. r = radeon_bo_reserve(rbo, false);
  677. if (unlikely(r != 0))
  678. return r;
  679. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  680. if (unlikely(r != 0)) {
  681. radeon_bo_unreserve(rbo);
  682. return -EINVAL;
  683. }
  684. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  685. radeon_bo_unreserve(rbo);
  686. switch (crtc->fb->bits_per_pixel) {
  687. case 8:
  688. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  689. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  690. break;
  691. case 15:
  692. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  693. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  694. break;
  695. case 16:
  696. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  697. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  698. break;
  699. case 24:
  700. case 32:
  701. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  702. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  703. break;
  704. default:
  705. DRM_ERROR("Unsupported screen depth %d\n",
  706. crtc->fb->bits_per_pixel);
  707. return -EINVAL;
  708. }
  709. switch (radeon_crtc->crtc_id) {
  710. case 0:
  711. WREG32(AVIVO_D1VGA_CONTROL, 0);
  712. break;
  713. case 1:
  714. WREG32(AVIVO_D2VGA_CONTROL, 0);
  715. break;
  716. case 2:
  717. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  718. break;
  719. case 3:
  720. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  721. break;
  722. case 4:
  723. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  724. break;
  725. case 5:
  726. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  727. break;
  728. default:
  729. break;
  730. }
  731. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  732. upper_32_bits(fb_location));
  733. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  734. upper_32_bits(fb_location));
  735. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  736. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  737. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  738. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  739. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  740. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  741. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  742. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  743. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  744. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  745. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  746. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  747. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  748. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  749. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  750. crtc->mode.vdisplay);
  751. x &= ~3;
  752. y &= ~1;
  753. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  754. (x << 16) | y);
  755. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  756. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  757. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  758. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  759. EVERGREEN_INTERLEAVE_EN);
  760. else
  761. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  762. if (old_fb && old_fb != crtc->fb) {
  763. radeon_fb = to_radeon_framebuffer(old_fb);
  764. rbo = radeon_fb->obj->driver_private;
  765. r = radeon_bo_reserve(rbo, false);
  766. if (unlikely(r != 0))
  767. return r;
  768. radeon_bo_unpin(rbo);
  769. radeon_bo_unreserve(rbo);
  770. }
  771. /* Bytes per pixel may have changed */
  772. radeon_bandwidth_update(rdev);
  773. return 0;
  774. }
  775. static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  776. struct drm_framebuffer *old_fb)
  777. {
  778. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  779. struct drm_device *dev = crtc->dev;
  780. struct radeon_device *rdev = dev->dev_private;
  781. struct radeon_framebuffer *radeon_fb;
  782. struct drm_gem_object *obj;
  783. struct radeon_bo *rbo;
  784. uint64_t fb_location;
  785. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  786. int r;
  787. /* no fb bound */
  788. if (!crtc->fb) {
  789. DRM_DEBUG("No FB bound\n");
  790. return 0;
  791. }
  792. radeon_fb = to_radeon_framebuffer(crtc->fb);
  793. /* Pin framebuffer & get tilling informations */
  794. obj = radeon_fb->obj;
  795. rbo = obj->driver_private;
  796. r = radeon_bo_reserve(rbo, false);
  797. if (unlikely(r != 0))
  798. return r;
  799. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  800. if (unlikely(r != 0)) {
  801. radeon_bo_unreserve(rbo);
  802. return -EINVAL;
  803. }
  804. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  805. radeon_bo_unreserve(rbo);
  806. switch (crtc->fb->bits_per_pixel) {
  807. case 8:
  808. fb_format =
  809. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  810. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  811. break;
  812. case 15:
  813. fb_format =
  814. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  815. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  816. break;
  817. case 16:
  818. fb_format =
  819. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  820. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  821. break;
  822. case 24:
  823. case 32:
  824. fb_format =
  825. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  826. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  827. break;
  828. default:
  829. DRM_ERROR("Unsupported screen depth %d\n",
  830. crtc->fb->bits_per_pixel);
  831. return -EINVAL;
  832. }
  833. if (tiling_flags & RADEON_TILING_MACRO)
  834. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  835. if (tiling_flags & RADEON_TILING_MICRO)
  836. fb_format |= AVIVO_D1GRPH_TILED;
  837. if (radeon_crtc->crtc_id == 0)
  838. WREG32(AVIVO_D1VGA_CONTROL, 0);
  839. else
  840. WREG32(AVIVO_D2VGA_CONTROL, 0);
  841. if (rdev->family >= CHIP_RV770) {
  842. if (radeon_crtc->crtc_id) {
  843. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  844. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  845. } else {
  846. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  847. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  848. }
  849. }
  850. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  851. (u32) fb_location);
  852. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  853. radeon_crtc->crtc_offset, (u32) fb_location);
  854. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  855. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  856. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  857. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  858. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  859. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  860. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  861. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  862. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  863. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  864. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  865. crtc->mode.vdisplay);
  866. x &= ~3;
  867. y &= ~1;
  868. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  869. (x << 16) | y);
  870. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  871. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  872. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  873. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  874. AVIVO_D1MODE_INTERLEAVE_EN);
  875. else
  876. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  877. if (old_fb && old_fb != crtc->fb) {
  878. radeon_fb = to_radeon_framebuffer(old_fb);
  879. rbo = radeon_fb->obj->driver_private;
  880. r = radeon_bo_reserve(rbo, false);
  881. if (unlikely(r != 0))
  882. return r;
  883. radeon_bo_unpin(rbo);
  884. radeon_bo_unreserve(rbo);
  885. }
  886. /* Bytes per pixel may have changed */
  887. radeon_bandwidth_update(rdev);
  888. return 0;
  889. }
  890. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  891. struct drm_framebuffer *old_fb)
  892. {
  893. struct drm_device *dev = crtc->dev;
  894. struct radeon_device *rdev = dev->dev_private;
  895. if (ASIC_IS_DCE4(rdev))
  896. return evergreen_crtc_set_base(crtc, x, y, old_fb);
  897. else if (ASIC_IS_AVIVO(rdev))
  898. return avivo_crtc_set_base(crtc, x, y, old_fb);
  899. else
  900. return radeon_crtc_set_base(crtc, x, y, old_fb);
  901. }
  902. /* properly set additional regs when using atombios */
  903. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  904. {
  905. struct drm_device *dev = crtc->dev;
  906. struct radeon_device *rdev = dev->dev_private;
  907. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  908. u32 disp_merge_cntl;
  909. switch (radeon_crtc->crtc_id) {
  910. case 0:
  911. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  912. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  913. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  914. break;
  915. case 1:
  916. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  917. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  918. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  919. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  920. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  921. break;
  922. }
  923. }
  924. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  925. {
  926. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  927. struct drm_device *dev = crtc->dev;
  928. struct radeon_device *rdev = dev->dev_private;
  929. struct drm_encoder *test_encoder;
  930. struct drm_crtc *test_crtc;
  931. uint32_t pll_in_use = 0;
  932. if (ASIC_IS_DCE4(rdev)) {
  933. /* if crtc is driving DP and we have an ext clock, use that */
  934. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  935. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  936. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  937. if (rdev->clock.dp_extclk)
  938. return ATOM_PPLL_INVALID;
  939. }
  940. }
  941. }
  942. /* otherwise, pick one of the plls */
  943. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  944. struct radeon_crtc *radeon_test_crtc;
  945. if (crtc == test_crtc)
  946. continue;
  947. radeon_test_crtc = to_radeon_crtc(test_crtc);
  948. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  949. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  950. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  951. }
  952. if (!(pll_in_use & 1))
  953. return ATOM_PPLL1;
  954. return ATOM_PPLL2;
  955. } else
  956. return radeon_crtc->crtc_id;
  957. }
  958. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  959. struct drm_display_mode *mode,
  960. struct drm_display_mode *adjusted_mode,
  961. int x, int y, struct drm_framebuffer *old_fb)
  962. {
  963. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  964. struct drm_device *dev = crtc->dev;
  965. struct radeon_device *rdev = dev->dev_private;
  966. /* TODO color tiling */
  967. /* pick pll */
  968. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  969. atombios_set_ss(crtc, 0);
  970. /* always set DCPLL */
  971. if (ASIC_IS_DCE4(rdev))
  972. atombios_crtc_set_dcpll(crtc);
  973. atombios_crtc_set_pll(crtc, adjusted_mode);
  974. atombios_set_ss(crtc, 1);
  975. if (ASIC_IS_DCE4(rdev))
  976. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  977. else if (ASIC_IS_AVIVO(rdev))
  978. atombios_crtc_set_timing(crtc, adjusted_mode);
  979. else {
  980. atombios_crtc_set_timing(crtc, adjusted_mode);
  981. if (radeon_crtc->crtc_id == 0)
  982. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  983. radeon_legacy_atom_fixup(crtc);
  984. }
  985. atombios_crtc_set_base(crtc, x, y, old_fb);
  986. atombios_overscan_setup(crtc, mode, adjusted_mode);
  987. atombios_scaler_setup(crtc);
  988. return 0;
  989. }
  990. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  991. struct drm_display_mode *mode,
  992. struct drm_display_mode *adjusted_mode)
  993. {
  994. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  995. return false;
  996. return true;
  997. }
  998. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  999. {
  1000. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1001. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1002. }
  1003. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1004. {
  1005. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1006. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1007. }
  1008. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1009. .dpms = atombios_crtc_dpms,
  1010. .mode_fixup = atombios_crtc_mode_fixup,
  1011. .mode_set = atombios_crtc_mode_set,
  1012. .mode_set_base = atombios_crtc_set_base,
  1013. .prepare = atombios_crtc_prepare,
  1014. .commit = atombios_crtc_commit,
  1015. .load_lut = radeon_crtc_load_lut,
  1016. };
  1017. void radeon_atombios_init_crtc(struct drm_device *dev,
  1018. struct radeon_crtc *radeon_crtc)
  1019. {
  1020. struct radeon_device *rdev = dev->dev_private;
  1021. if (ASIC_IS_DCE4(rdev)) {
  1022. switch (radeon_crtc->crtc_id) {
  1023. case 0:
  1024. default:
  1025. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1026. break;
  1027. case 1:
  1028. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1029. break;
  1030. case 2:
  1031. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1032. break;
  1033. case 3:
  1034. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1035. break;
  1036. case 4:
  1037. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1038. break;
  1039. case 5:
  1040. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1041. break;
  1042. }
  1043. } else {
  1044. if (radeon_crtc->crtc_id == 1)
  1045. radeon_crtc->crtc_offset =
  1046. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1047. else
  1048. radeon_crtc->crtc_offset = 0;
  1049. }
  1050. radeon_crtc->pll_id = -1;
  1051. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1052. }