i915_irq.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #define MAX_NOPID ((u32)~0)
  36. /**
  37. * Interrupts that are always left unmasked.
  38. *
  39. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  40. * we leave them always unmasked in IMR and then control enabling them through
  41. * PIPESTAT alone.
  42. */
  43. #define I915_INTERRUPT_ENABLE_FIX \
  44. (I915_ASLE_INTERRUPT | \
  45. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  46. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  48. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  49. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  50. /** Interrupts that we mask and unmask at runtime. */
  51. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
  52. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  53. PIPE_VBLANK_INTERRUPT_STATUS)
  54. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  55. PIPE_VBLANK_INTERRUPT_ENABLE)
  56. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  57. DRM_I915_VBLANK_PIPE_B)
  58. void
  59. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  60. {
  61. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  62. dev_priv->gt_irq_mask_reg &= ~mask;
  63. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  64. (void) I915_READ(GTIMR);
  65. }
  66. }
  67. static inline void
  68. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  69. {
  70. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  71. dev_priv->gt_irq_mask_reg |= mask;
  72. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  73. (void) I915_READ(GTIMR);
  74. }
  75. }
  76. /* For display hotplug interrupt */
  77. void
  78. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  79. {
  80. if ((dev_priv->irq_mask_reg & mask) != 0) {
  81. dev_priv->irq_mask_reg &= ~mask;
  82. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  83. (void) I915_READ(DEIMR);
  84. }
  85. }
  86. static inline void
  87. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  88. {
  89. if ((dev_priv->irq_mask_reg & mask) != mask) {
  90. dev_priv->irq_mask_reg |= mask;
  91. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  92. (void) I915_READ(DEIMR);
  93. }
  94. }
  95. void
  96. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  97. {
  98. if ((dev_priv->irq_mask_reg & mask) != 0) {
  99. dev_priv->irq_mask_reg &= ~mask;
  100. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  101. (void) I915_READ(IMR);
  102. }
  103. }
  104. static inline void
  105. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  106. {
  107. if ((dev_priv->irq_mask_reg & mask) != mask) {
  108. dev_priv->irq_mask_reg |= mask;
  109. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  110. (void) I915_READ(IMR);
  111. }
  112. }
  113. static inline u32
  114. i915_pipestat(int pipe)
  115. {
  116. if (pipe == 0)
  117. return PIPEASTAT;
  118. if (pipe == 1)
  119. return PIPEBSTAT;
  120. BUG();
  121. }
  122. void
  123. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  124. {
  125. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  126. u32 reg = i915_pipestat(pipe);
  127. dev_priv->pipestat[pipe] |= mask;
  128. /* Enable the interrupt, clear any pending status */
  129. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  130. (void) I915_READ(reg);
  131. }
  132. }
  133. void
  134. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  135. {
  136. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  137. u32 reg = i915_pipestat(pipe);
  138. dev_priv->pipestat[pipe] &= ~mask;
  139. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  140. (void) I915_READ(reg);
  141. }
  142. }
  143. /**
  144. * intel_enable_asle - enable ASLE interrupt for OpRegion
  145. */
  146. void intel_enable_asle (struct drm_device *dev)
  147. {
  148. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  149. if (HAS_PCH_SPLIT(dev))
  150. ironlake_enable_display_irq(dev_priv, DE_GSE);
  151. else
  152. i915_enable_pipestat(dev_priv, 1,
  153. I915_LEGACY_BLC_EVENT_ENABLE);
  154. }
  155. /**
  156. * i915_pipe_enabled - check if a pipe is enabled
  157. * @dev: DRM device
  158. * @pipe: pipe to check
  159. *
  160. * Reading certain registers when the pipe is disabled can hang the chip.
  161. * Use this routine to make sure the PLL is running and the pipe is active
  162. * before reading such registers if unsure.
  163. */
  164. static int
  165. i915_pipe_enabled(struct drm_device *dev, int pipe)
  166. {
  167. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  168. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  169. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  170. return 1;
  171. return 0;
  172. }
  173. /* Called from drm generic code, passed a 'crtc', which
  174. * we use as a pipe index
  175. */
  176. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  177. {
  178. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  179. unsigned long high_frame;
  180. unsigned long low_frame;
  181. u32 high1, high2, low, count;
  182. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  183. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  184. if (!i915_pipe_enabled(dev, pipe)) {
  185. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  186. "pipe %d\n", pipe);
  187. return 0;
  188. }
  189. /*
  190. * High & low register fields aren't synchronized, so make sure
  191. * we get a low value that's stable across two reads of the high
  192. * register.
  193. */
  194. do {
  195. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  196. PIPE_FRAME_HIGH_SHIFT);
  197. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  198. PIPE_FRAME_LOW_SHIFT);
  199. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  200. PIPE_FRAME_HIGH_SHIFT);
  201. } while (high1 != high2);
  202. count = (high1 << 8) | low;
  203. return count;
  204. }
  205. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  206. {
  207. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  208. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  209. if (!i915_pipe_enabled(dev, pipe)) {
  210. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  211. "pipe %d\n", pipe);
  212. return 0;
  213. }
  214. return I915_READ(reg);
  215. }
  216. /*
  217. * Handle hotplug events outside the interrupt handler proper.
  218. */
  219. static void i915_hotplug_work_func(struct work_struct *work)
  220. {
  221. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  222. hotplug_work);
  223. struct drm_device *dev = dev_priv->dev;
  224. struct drm_mode_config *mode_config = &dev->mode_config;
  225. struct drm_connector *connector;
  226. if (mode_config->num_connector) {
  227. list_for_each_entry(connector, &mode_config->connector_list, head) {
  228. struct intel_output *intel_output = to_intel_output(connector);
  229. if (intel_output->hot_plug)
  230. (*intel_output->hot_plug) (intel_output);
  231. }
  232. }
  233. /* Just fire off a uevent and let userspace tell us what to do */
  234. drm_sysfs_hotplug_event(dev);
  235. }
  236. static void i915_handle_rps_change(struct drm_device *dev)
  237. {
  238. drm_i915_private_t *dev_priv = dev->dev_private;
  239. u32 busy_up, busy_down, max_avg, min_avg;
  240. u16 rgvswctl;
  241. u8 new_delay = dev_priv->cur_delay;
  242. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG);
  243. busy_up = I915_READ(RCPREVBSYTUPAVG);
  244. busy_down = I915_READ(RCPREVBSYTDNAVG);
  245. max_avg = I915_READ(RCBMAXAVG);
  246. min_avg = I915_READ(RCBMINAVG);
  247. /* Handle RCS change request from hw */
  248. if (busy_up > max_avg) {
  249. if (dev_priv->cur_delay != dev_priv->max_delay)
  250. new_delay = dev_priv->cur_delay - 1;
  251. if (new_delay < dev_priv->max_delay)
  252. new_delay = dev_priv->max_delay;
  253. } else if (busy_down < min_avg) {
  254. if (dev_priv->cur_delay != dev_priv->min_delay)
  255. new_delay = dev_priv->cur_delay + 1;
  256. if (new_delay > dev_priv->min_delay)
  257. new_delay = dev_priv->min_delay;
  258. }
  259. DRM_DEBUG("rps change requested: %d -> %d\n",
  260. dev_priv->cur_delay, new_delay);
  261. rgvswctl = I915_READ(MEMSWCTL);
  262. if (rgvswctl & MEMCTL_CMD_STS) {
  263. DRM_ERROR("gpu busy, RCS change rejected\n");
  264. return; /* still busy with another command */
  265. }
  266. /* Program the new state */
  267. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  268. (new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  269. I915_WRITE(MEMSWCTL, rgvswctl);
  270. POSTING_READ(MEMSWCTL);
  271. rgvswctl |= MEMCTL_CMD_STS;
  272. I915_WRITE(MEMSWCTL, rgvswctl);
  273. dev_priv->cur_delay = new_delay;
  274. DRM_DEBUG("rps changed\n");
  275. return;
  276. }
  277. irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  278. {
  279. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  280. int ret = IRQ_NONE;
  281. u32 de_iir, gt_iir, de_ier, pch_iir;
  282. struct drm_i915_master_private *master_priv;
  283. /* disable master interrupt before clearing iir */
  284. de_ier = I915_READ(DEIER);
  285. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  286. (void)I915_READ(DEIER);
  287. de_iir = I915_READ(DEIIR);
  288. gt_iir = I915_READ(GTIIR);
  289. pch_iir = I915_READ(SDEIIR);
  290. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  291. goto done;
  292. ret = IRQ_HANDLED;
  293. if (dev->primary->master) {
  294. master_priv = dev->primary->master->driver_priv;
  295. if (master_priv->sarea_priv)
  296. master_priv->sarea_priv->last_dispatch =
  297. READ_BREADCRUMB(dev_priv);
  298. }
  299. if (gt_iir & GT_USER_INTERRUPT) {
  300. u32 seqno = i915_get_gem_seqno(dev);
  301. dev_priv->mm.irq_gem_seqno = seqno;
  302. trace_i915_gem_request_complete(dev, seqno);
  303. DRM_WAKEUP(&dev_priv->irq_queue);
  304. dev_priv->hangcheck_count = 0;
  305. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  306. }
  307. if (de_iir & DE_GSE)
  308. ironlake_opregion_gse_intr(dev);
  309. if (de_iir & DE_PLANEA_FLIP_DONE) {
  310. intel_prepare_page_flip(dev, 0);
  311. intel_finish_page_flip(dev, 0);
  312. }
  313. if (de_iir & DE_PLANEB_FLIP_DONE) {
  314. intel_prepare_page_flip(dev, 1);
  315. intel_finish_page_flip(dev, 1);
  316. }
  317. if (de_iir & DE_PIPEA_VBLANK)
  318. drm_handle_vblank(dev, 0);
  319. if (de_iir & DE_PIPEB_VBLANK)
  320. drm_handle_vblank(dev, 1);
  321. /* check event from PCH */
  322. if ((de_iir & DE_PCH_EVENT) &&
  323. (pch_iir & SDE_HOTPLUG_MASK)) {
  324. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  325. }
  326. if (de_iir & DE_PCU_EVENT) {
  327. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS));
  328. i915_handle_rps_change(dev);
  329. }
  330. /* should clear PCH hotplug event before clear CPU irq */
  331. I915_WRITE(SDEIIR, pch_iir);
  332. I915_WRITE(GTIIR, gt_iir);
  333. I915_WRITE(DEIIR, de_iir);
  334. done:
  335. I915_WRITE(DEIER, de_ier);
  336. (void)I915_READ(DEIER);
  337. return ret;
  338. }
  339. /**
  340. * i915_error_work_func - do process context error handling work
  341. * @work: work struct
  342. *
  343. * Fire an error uevent so userspace can see that a hang or error
  344. * was detected.
  345. */
  346. static void i915_error_work_func(struct work_struct *work)
  347. {
  348. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  349. error_work);
  350. struct drm_device *dev = dev_priv->dev;
  351. char *error_event[] = { "ERROR=1", NULL };
  352. char *reset_event[] = { "RESET=1", NULL };
  353. char *reset_done_event[] = { "ERROR=0", NULL };
  354. DRM_DEBUG_DRIVER("generating error event\n");
  355. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  356. if (atomic_read(&dev_priv->mm.wedged)) {
  357. if (IS_I965G(dev)) {
  358. DRM_DEBUG_DRIVER("resetting chip\n");
  359. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  360. if (!i965_reset(dev, GDRST_RENDER)) {
  361. atomic_set(&dev_priv->mm.wedged, 0);
  362. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  363. }
  364. } else {
  365. DRM_DEBUG_DRIVER("reboot required\n");
  366. }
  367. }
  368. }
  369. static struct drm_i915_error_object *
  370. i915_error_object_create(struct drm_device *dev,
  371. struct drm_gem_object *src)
  372. {
  373. struct drm_i915_error_object *dst;
  374. struct drm_i915_gem_object *src_priv;
  375. int page, page_count;
  376. if (src == NULL)
  377. return NULL;
  378. src_priv = src->driver_private;
  379. if (src_priv->pages == NULL)
  380. return NULL;
  381. page_count = src->size / PAGE_SIZE;
  382. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  383. if (dst == NULL)
  384. return NULL;
  385. for (page = 0; page < page_count; page++) {
  386. void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  387. if (d == NULL)
  388. goto unwind;
  389. s = kmap_atomic(src_priv->pages[page], KM_USER0);
  390. memcpy(d, s, PAGE_SIZE);
  391. kunmap_atomic(s, KM_USER0);
  392. dst->pages[page] = d;
  393. }
  394. dst->page_count = page_count;
  395. dst->gtt_offset = src_priv->gtt_offset;
  396. return dst;
  397. unwind:
  398. while (page--)
  399. kfree(dst->pages[page]);
  400. kfree(dst);
  401. return NULL;
  402. }
  403. static void
  404. i915_error_object_free(struct drm_i915_error_object *obj)
  405. {
  406. int page;
  407. if (obj == NULL)
  408. return;
  409. for (page = 0; page < obj->page_count; page++)
  410. kfree(obj->pages[page]);
  411. kfree(obj);
  412. }
  413. static void
  414. i915_error_state_free(struct drm_device *dev,
  415. struct drm_i915_error_state *error)
  416. {
  417. i915_error_object_free(error->batchbuffer[0]);
  418. i915_error_object_free(error->batchbuffer[1]);
  419. i915_error_object_free(error->ringbuffer);
  420. kfree(error->active_bo);
  421. kfree(error);
  422. }
  423. static u32
  424. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  425. {
  426. u32 cmd;
  427. if (IS_I830(dev) || IS_845G(dev))
  428. cmd = MI_BATCH_BUFFER;
  429. else if (IS_I965G(dev))
  430. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  431. MI_BATCH_NON_SECURE_I965);
  432. else
  433. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  434. return ring[0] == cmd ? ring[1] : 0;
  435. }
  436. static u32
  437. i915_ringbuffer_last_batch(struct drm_device *dev)
  438. {
  439. struct drm_i915_private *dev_priv = dev->dev_private;
  440. u32 head, bbaddr;
  441. u32 *ring;
  442. /* Locate the current position in the ringbuffer and walk back
  443. * to find the most recently dispatched batch buffer.
  444. */
  445. bbaddr = 0;
  446. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  447. ring = (u32 *)(dev_priv->ring.virtual_start + head);
  448. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  449. bbaddr = i915_get_bbaddr(dev, ring);
  450. if (bbaddr)
  451. break;
  452. }
  453. if (bbaddr == 0) {
  454. ring = (u32 *)(dev_priv->ring.virtual_start + dev_priv->ring.Size);
  455. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  456. bbaddr = i915_get_bbaddr(dev, ring);
  457. if (bbaddr)
  458. break;
  459. }
  460. }
  461. return bbaddr;
  462. }
  463. /**
  464. * i915_capture_error_state - capture an error record for later analysis
  465. * @dev: drm device
  466. *
  467. * Should be called when an error is detected (either a hang or an error
  468. * interrupt) to capture error state from the time of the error. Fills
  469. * out a structure which becomes available in debugfs for user level tools
  470. * to pick up.
  471. */
  472. static void i915_capture_error_state(struct drm_device *dev)
  473. {
  474. struct drm_i915_private *dev_priv = dev->dev_private;
  475. struct drm_i915_gem_object *obj_priv;
  476. struct drm_i915_error_state *error;
  477. struct drm_gem_object *batchbuffer[2];
  478. unsigned long flags;
  479. u32 bbaddr;
  480. int count;
  481. spin_lock_irqsave(&dev_priv->error_lock, flags);
  482. error = dev_priv->first_error;
  483. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  484. if (error)
  485. return;
  486. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  487. if (!error) {
  488. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  489. return;
  490. }
  491. error->seqno = i915_get_gem_seqno(dev);
  492. error->eir = I915_READ(EIR);
  493. error->pgtbl_er = I915_READ(PGTBL_ER);
  494. error->pipeastat = I915_READ(PIPEASTAT);
  495. error->pipebstat = I915_READ(PIPEBSTAT);
  496. error->instpm = I915_READ(INSTPM);
  497. if (!IS_I965G(dev)) {
  498. error->ipeir = I915_READ(IPEIR);
  499. error->ipehr = I915_READ(IPEHR);
  500. error->instdone = I915_READ(INSTDONE);
  501. error->acthd = I915_READ(ACTHD);
  502. error->bbaddr = 0;
  503. } else {
  504. error->ipeir = I915_READ(IPEIR_I965);
  505. error->ipehr = I915_READ(IPEHR_I965);
  506. error->instdone = I915_READ(INSTDONE_I965);
  507. error->instps = I915_READ(INSTPS);
  508. error->instdone1 = I915_READ(INSTDONE1);
  509. error->acthd = I915_READ(ACTHD_I965);
  510. error->bbaddr = I915_READ64(BB_ADDR);
  511. }
  512. bbaddr = i915_ringbuffer_last_batch(dev);
  513. /* Grab the current batchbuffer, most likely to have crashed. */
  514. batchbuffer[0] = NULL;
  515. batchbuffer[1] = NULL;
  516. count = 0;
  517. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  518. struct drm_gem_object *obj = obj_priv->obj;
  519. if (batchbuffer[0] == NULL &&
  520. bbaddr >= obj_priv->gtt_offset &&
  521. bbaddr < obj_priv->gtt_offset + obj->size)
  522. batchbuffer[0] = obj;
  523. if (batchbuffer[1] == NULL &&
  524. error->acthd >= obj_priv->gtt_offset &&
  525. error->acthd < obj_priv->gtt_offset + obj->size &&
  526. batchbuffer[0] != obj)
  527. batchbuffer[1] = obj;
  528. count++;
  529. }
  530. /* We need to copy these to an anonymous buffer as the simplest
  531. * method to avoid being overwritten by userpace.
  532. */
  533. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  534. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  535. /* Record the ringbuffer */
  536. error->ringbuffer = i915_error_object_create(dev, dev_priv->ring.ring_obj);
  537. /* Record buffers on the active list. */
  538. error->active_bo = NULL;
  539. error->active_bo_count = 0;
  540. if (count)
  541. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  542. GFP_ATOMIC);
  543. if (error->active_bo) {
  544. int i = 0;
  545. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  546. struct drm_gem_object *obj = obj_priv->obj;
  547. error->active_bo[i].size = obj->size;
  548. error->active_bo[i].name = obj->name;
  549. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  550. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  551. error->active_bo[i].read_domains = obj->read_domains;
  552. error->active_bo[i].write_domain = obj->write_domain;
  553. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  554. error->active_bo[i].pinned = 0;
  555. if (obj_priv->pin_count > 0)
  556. error->active_bo[i].pinned = 1;
  557. if (obj_priv->user_pin_count > 0)
  558. error->active_bo[i].pinned = -1;
  559. error->active_bo[i].tiling = obj_priv->tiling_mode;
  560. error->active_bo[i].dirty = obj_priv->dirty;
  561. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  562. if (++i == count)
  563. break;
  564. }
  565. error->active_bo_count = i;
  566. }
  567. do_gettimeofday(&error->time);
  568. spin_lock_irqsave(&dev_priv->error_lock, flags);
  569. if (dev_priv->first_error == NULL) {
  570. dev_priv->first_error = error;
  571. error = NULL;
  572. }
  573. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  574. if (error)
  575. i915_error_state_free(dev, error);
  576. }
  577. void i915_destroy_error_state(struct drm_device *dev)
  578. {
  579. struct drm_i915_private *dev_priv = dev->dev_private;
  580. struct drm_i915_error_state *error;
  581. spin_lock(&dev_priv->error_lock);
  582. error = dev_priv->first_error;
  583. dev_priv->first_error = NULL;
  584. spin_unlock(&dev_priv->error_lock);
  585. if (error)
  586. i915_error_state_free(dev, error);
  587. }
  588. /**
  589. * i915_handle_error - handle an error interrupt
  590. * @dev: drm device
  591. *
  592. * Do some basic checking of regsiter state at error interrupt time and
  593. * dump it to the syslog. Also call i915_capture_error_state() to make
  594. * sure we get a record and make it available in debugfs. Fire a uevent
  595. * so userspace knows something bad happened (should trigger collection
  596. * of a ring dump etc.).
  597. */
  598. static void i915_handle_error(struct drm_device *dev, bool wedged)
  599. {
  600. struct drm_i915_private *dev_priv = dev->dev_private;
  601. u32 eir = I915_READ(EIR);
  602. u32 pipea_stats = I915_READ(PIPEASTAT);
  603. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  604. i915_capture_error_state(dev);
  605. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  606. eir);
  607. if (IS_G4X(dev)) {
  608. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  609. u32 ipeir = I915_READ(IPEIR_I965);
  610. printk(KERN_ERR " IPEIR: 0x%08x\n",
  611. I915_READ(IPEIR_I965));
  612. printk(KERN_ERR " IPEHR: 0x%08x\n",
  613. I915_READ(IPEHR_I965));
  614. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  615. I915_READ(INSTDONE_I965));
  616. printk(KERN_ERR " INSTPS: 0x%08x\n",
  617. I915_READ(INSTPS));
  618. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  619. I915_READ(INSTDONE1));
  620. printk(KERN_ERR " ACTHD: 0x%08x\n",
  621. I915_READ(ACTHD_I965));
  622. I915_WRITE(IPEIR_I965, ipeir);
  623. (void)I915_READ(IPEIR_I965);
  624. }
  625. if (eir & GM45_ERROR_PAGE_TABLE) {
  626. u32 pgtbl_err = I915_READ(PGTBL_ER);
  627. printk(KERN_ERR "page table error\n");
  628. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  629. pgtbl_err);
  630. I915_WRITE(PGTBL_ER, pgtbl_err);
  631. (void)I915_READ(PGTBL_ER);
  632. }
  633. }
  634. if (IS_I9XX(dev)) {
  635. if (eir & I915_ERROR_PAGE_TABLE) {
  636. u32 pgtbl_err = I915_READ(PGTBL_ER);
  637. printk(KERN_ERR "page table error\n");
  638. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  639. pgtbl_err);
  640. I915_WRITE(PGTBL_ER, pgtbl_err);
  641. (void)I915_READ(PGTBL_ER);
  642. }
  643. }
  644. if (eir & I915_ERROR_MEMORY_REFRESH) {
  645. printk(KERN_ERR "memory refresh error\n");
  646. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  647. pipea_stats);
  648. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  649. pipeb_stats);
  650. /* pipestat has already been acked */
  651. }
  652. if (eir & I915_ERROR_INSTRUCTION) {
  653. printk(KERN_ERR "instruction error\n");
  654. printk(KERN_ERR " INSTPM: 0x%08x\n",
  655. I915_READ(INSTPM));
  656. if (!IS_I965G(dev)) {
  657. u32 ipeir = I915_READ(IPEIR);
  658. printk(KERN_ERR " IPEIR: 0x%08x\n",
  659. I915_READ(IPEIR));
  660. printk(KERN_ERR " IPEHR: 0x%08x\n",
  661. I915_READ(IPEHR));
  662. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  663. I915_READ(INSTDONE));
  664. printk(KERN_ERR " ACTHD: 0x%08x\n",
  665. I915_READ(ACTHD));
  666. I915_WRITE(IPEIR, ipeir);
  667. (void)I915_READ(IPEIR);
  668. } else {
  669. u32 ipeir = I915_READ(IPEIR_I965);
  670. printk(KERN_ERR " IPEIR: 0x%08x\n",
  671. I915_READ(IPEIR_I965));
  672. printk(KERN_ERR " IPEHR: 0x%08x\n",
  673. I915_READ(IPEHR_I965));
  674. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  675. I915_READ(INSTDONE_I965));
  676. printk(KERN_ERR " INSTPS: 0x%08x\n",
  677. I915_READ(INSTPS));
  678. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  679. I915_READ(INSTDONE1));
  680. printk(KERN_ERR " ACTHD: 0x%08x\n",
  681. I915_READ(ACTHD_I965));
  682. I915_WRITE(IPEIR_I965, ipeir);
  683. (void)I915_READ(IPEIR_I965);
  684. }
  685. }
  686. I915_WRITE(EIR, eir);
  687. (void)I915_READ(EIR);
  688. eir = I915_READ(EIR);
  689. if (eir) {
  690. /*
  691. * some errors might have become stuck,
  692. * mask them.
  693. */
  694. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  695. I915_WRITE(EMR, I915_READ(EMR) | eir);
  696. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  697. }
  698. if (wedged) {
  699. atomic_set(&dev_priv->mm.wedged, 1);
  700. /*
  701. * Wakeup waiting processes so they don't hang
  702. */
  703. DRM_WAKEUP(&dev_priv->irq_queue);
  704. }
  705. queue_work(dev_priv->wq, &dev_priv->error_work);
  706. }
  707. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  708. {
  709. struct drm_device *dev = (struct drm_device *) arg;
  710. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  711. struct drm_i915_master_private *master_priv;
  712. u32 iir, new_iir;
  713. u32 pipea_stats, pipeb_stats;
  714. u32 vblank_status;
  715. u32 vblank_enable;
  716. int vblank = 0;
  717. unsigned long irqflags;
  718. int irq_received;
  719. int ret = IRQ_NONE;
  720. atomic_inc(&dev_priv->irq_received);
  721. if (HAS_PCH_SPLIT(dev))
  722. return ironlake_irq_handler(dev);
  723. iir = I915_READ(IIR);
  724. if (IS_I965G(dev)) {
  725. vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
  726. vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
  727. } else {
  728. vblank_status = I915_VBLANK_INTERRUPT_STATUS;
  729. vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
  730. }
  731. for (;;) {
  732. irq_received = iir != 0;
  733. /* Can't rely on pipestat interrupt bit in iir as it might
  734. * have been cleared after the pipestat interrupt was received.
  735. * It doesn't set the bit in iir again, but it still produces
  736. * interrupts (for non-MSI).
  737. */
  738. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  739. pipea_stats = I915_READ(PIPEASTAT);
  740. pipeb_stats = I915_READ(PIPEBSTAT);
  741. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  742. i915_handle_error(dev, false);
  743. /*
  744. * Clear the PIPE(A|B)STAT regs before the IIR
  745. */
  746. if (pipea_stats & 0x8000ffff) {
  747. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  748. DRM_DEBUG_DRIVER("pipe a underrun\n");
  749. I915_WRITE(PIPEASTAT, pipea_stats);
  750. irq_received = 1;
  751. }
  752. if (pipeb_stats & 0x8000ffff) {
  753. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  754. DRM_DEBUG_DRIVER("pipe b underrun\n");
  755. I915_WRITE(PIPEBSTAT, pipeb_stats);
  756. irq_received = 1;
  757. }
  758. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  759. if (!irq_received)
  760. break;
  761. ret = IRQ_HANDLED;
  762. /* Consume port. Then clear IIR or we'll miss events */
  763. if ((I915_HAS_HOTPLUG(dev)) &&
  764. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  765. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  766. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  767. hotplug_status);
  768. if (hotplug_status & dev_priv->hotplug_supported_mask)
  769. queue_work(dev_priv->wq,
  770. &dev_priv->hotplug_work);
  771. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  772. I915_READ(PORT_HOTPLUG_STAT);
  773. }
  774. I915_WRITE(IIR, iir);
  775. new_iir = I915_READ(IIR); /* Flush posted writes */
  776. if (dev->primary->master) {
  777. master_priv = dev->primary->master->driver_priv;
  778. if (master_priv->sarea_priv)
  779. master_priv->sarea_priv->last_dispatch =
  780. READ_BREADCRUMB(dev_priv);
  781. }
  782. if (iir & I915_USER_INTERRUPT) {
  783. u32 seqno = i915_get_gem_seqno(dev);
  784. dev_priv->mm.irq_gem_seqno = seqno;
  785. trace_i915_gem_request_complete(dev, seqno);
  786. DRM_WAKEUP(&dev_priv->irq_queue);
  787. dev_priv->hangcheck_count = 0;
  788. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  789. }
  790. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  791. intel_prepare_page_flip(dev, 0);
  792. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  793. intel_prepare_page_flip(dev, 1);
  794. if (pipea_stats & vblank_status) {
  795. vblank++;
  796. drm_handle_vblank(dev, 0);
  797. intel_finish_page_flip(dev, 0);
  798. }
  799. if (pipeb_stats & vblank_status) {
  800. vblank++;
  801. drm_handle_vblank(dev, 1);
  802. intel_finish_page_flip(dev, 1);
  803. }
  804. if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  805. (iir & I915_ASLE_INTERRUPT))
  806. opregion_asle_intr(dev);
  807. /* With MSI, interrupts are only generated when iir
  808. * transitions from zero to nonzero. If another bit got
  809. * set while we were handling the existing iir bits, then
  810. * we would never get another interrupt.
  811. *
  812. * This is fine on non-MSI as well, as if we hit this path
  813. * we avoid exiting the interrupt handler only to generate
  814. * another one.
  815. *
  816. * Note that for MSI this could cause a stray interrupt report
  817. * if an interrupt landed in the time between writing IIR and
  818. * the posting read. This should be rare enough to never
  819. * trigger the 99% of 100,000 interrupts test for disabling
  820. * stray interrupts.
  821. */
  822. iir = new_iir;
  823. }
  824. return ret;
  825. }
  826. static int i915_emit_irq(struct drm_device * dev)
  827. {
  828. drm_i915_private_t *dev_priv = dev->dev_private;
  829. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  830. RING_LOCALS;
  831. i915_kernel_lost_context(dev);
  832. DRM_DEBUG_DRIVER("\n");
  833. dev_priv->counter++;
  834. if (dev_priv->counter > 0x7FFFFFFFUL)
  835. dev_priv->counter = 1;
  836. if (master_priv->sarea_priv)
  837. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  838. BEGIN_LP_RING(4);
  839. OUT_RING(MI_STORE_DWORD_INDEX);
  840. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  841. OUT_RING(dev_priv->counter);
  842. OUT_RING(MI_USER_INTERRUPT);
  843. ADVANCE_LP_RING();
  844. return dev_priv->counter;
  845. }
  846. void i915_user_irq_get(struct drm_device *dev)
  847. {
  848. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  849. unsigned long irqflags;
  850. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  851. if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
  852. if (HAS_PCH_SPLIT(dev))
  853. ironlake_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
  854. else
  855. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  856. }
  857. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  858. }
  859. void i915_user_irq_put(struct drm_device *dev)
  860. {
  861. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  862. unsigned long irqflags;
  863. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  864. BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
  865. if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
  866. if (HAS_PCH_SPLIT(dev))
  867. ironlake_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
  868. else
  869. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  870. }
  871. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  872. }
  873. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  874. {
  875. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  876. if (dev_priv->trace_irq_seqno == 0)
  877. i915_user_irq_get(dev);
  878. dev_priv->trace_irq_seqno = seqno;
  879. }
  880. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  881. {
  882. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  883. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  884. int ret = 0;
  885. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  886. READ_BREADCRUMB(dev_priv));
  887. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  888. if (master_priv->sarea_priv)
  889. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  890. return 0;
  891. }
  892. if (master_priv->sarea_priv)
  893. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  894. i915_user_irq_get(dev);
  895. DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
  896. READ_BREADCRUMB(dev_priv) >= irq_nr);
  897. i915_user_irq_put(dev);
  898. if (ret == -EBUSY) {
  899. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  900. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  901. }
  902. return ret;
  903. }
  904. /* Needs the lock as it touches the ring.
  905. */
  906. int i915_irq_emit(struct drm_device *dev, void *data,
  907. struct drm_file *file_priv)
  908. {
  909. drm_i915_private_t *dev_priv = dev->dev_private;
  910. drm_i915_irq_emit_t *emit = data;
  911. int result;
  912. if (!dev_priv || !dev_priv->ring.virtual_start) {
  913. DRM_ERROR("called with no initialization\n");
  914. return -EINVAL;
  915. }
  916. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  917. mutex_lock(&dev->struct_mutex);
  918. result = i915_emit_irq(dev);
  919. mutex_unlock(&dev->struct_mutex);
  920. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  921. DRM_ERROR("copy_to_user\n");
  922. return -EFAULT;
  923. }
  924. return 0;
  925. }
  926. /* Doesn't need the hardware lock.
  927. */
  928. int i915_irq_wait(struct drm_device *dev, void *data,
  929. struct drm_file *file_priv)
  930. {
  931. drm_i915_private_t *dev_priv = dev->dev_private;
  932. drm_i915_irq_wait_t *irqwait = data;
  933. if (!dev_priv) {
  934. DRM_ERROR("called with no initialization\n");
  935. return -EINVAL;
  936. }
  937. return i915_wait_irq(dev, irqwait->irq_seq);
  938. }
  939. /* Called from drm generic code, passed 'crtc' which
  940. * we use as a pipe index
  941. */
  942. int i915_enable_vblank(struct drm_device *dev, int pipe)
  943. {
  944. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  945. unsigned long irqflags;
  946. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  947. u32 pipeconf;
  948. pipeconf = I915_READ(pipeconf_reg);
  949. if (!(pipeconf & PIPEACONF_ENABLE))
  950. return -EINVAL;
  951. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  952. if (HAS_PCH_SPLIT(dev))
  953. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  954. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  955. else if (IS_I965G(dev))
  956. i915_enable_pipestat(dev_priv, pipe,
  957. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  958. else
  959. i915_enable_pipestat(dev_priv, pipe,
  960. PIPE_VBLANK_INTERRUPT_ENABLE);
  961. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  962. return 0;
  963. }
  964. /* Called from drm generic code, passed 'crtc' which
  965. * we use as a pipe index
  966. */
  967. void i915_disable_vblank(struct drm_device *dev, int pipe)
  968. {
  969. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  970. unsigned long irqflags;
  971. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  972. if (HAS_PCH_SPLIT(dev))
  973. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  974. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  975. else
  976. i915_disable_pipestat(dev_priv, pipe,
  977. PIPE_VBLANK_INTERRUPT_ENABLE |
  978. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  979. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  980. }
  981. void i915_enable_interrupt (struct drm_device *dev)
  982. {
  983. struct drm_i915_private *dev_priv = dev->dev_private;
  984. if (!HAS_PCH_SPLIT(dev))
  985. opregion_enable_asle(dev);
  986. dev_priv->irq_enabled = 1;
  987. }
  988. /* Set the vblank monitor pipe
  989. */
  990. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  991. struct drm_file *file_priv)
  992. {
  993. drm_i915_private_t *dev_priv = dev->dev_private;
  994. if (!dev_priv) {
  995. DRM_ERROR("called with no initialization\n");
  996. return -EINVAL;
  997. }
  998. return 0;
  999. }
  1000. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1001. struct drm_file *file_priv)
  1002. {
  1003. drm_i915_private_t *dev_priv = dev->dev_private;
  1004. drm_i915_vblank_pipe_t *pipe = data;
  1005. if (!dev_priv) {
  1006. DRM_ERROR("called with no initialization\n");
  1007. return -EINVAL;
  1008. }
  1009. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1010. return 0;
  1011. }
  1012. /**
  1013. * Schedule buffer swap at given vertical blank.
  1014. */
  1015. int i915_vblank_swap(struct drm_device *dev, void *data,
  1016. struct drm_file *file_priv)
  1017. {
  1018. /* The delayed swap mechanism was fundamentally racy, and has been
  1019. * removed. The model was that the client requested a delayed flip/swap
  1020. * from the kernel, then waited for vblank before continuing to perform
  1021. * rendering. The problem was that the kernel might wake the client
  1022. * up before it dispatched the vblank swap (since the lock has to be
  1023. * held while touching the ringbuffer), in which case the client would
  1024. * clear and start the next frame before the swap occurred, and
  1025. * flicker would occur in addition to likely missing the vblank.
  1026. *
  1027. * In the absence of this ioctl, userland falls back to a correct path
  1028. * of waiting for a vblank, then dispatching the swap on its own.
  1029. * Context switching to userland and back is plenty fast enough for
  1030. * meeting the requirements of vblank swapping.
  1031. */
  1032. return -EINVAL;
  1033. }
  1034. struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
  1035. drm_i915_private_t *dev_priv = dev->dev_private;
  1036. return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
  1037. }
  1038. /**
  1039. * This is called when the chip hasn't reported back with completed
  1040. * batchbuffers in a long time. The first time this is called we simply record
  1041. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1042. * again, we assume the chip is wedged and try to fix it.
  1043. */
  1044. void i915_hangcheck_elapsed(unsigned long data)
  1045. {
  1046. struct drm_device *dev = (struct drm_device *)data;
  1047. drm_i915_private_t *dev_priv = dev->dev_private;
  1048. uint32_t acthd;
  1049. /* No reset support on this chip yet. */
  1050. if (IS_GEN6(dev))
  1051. return;
  1052. if (!IS_I965G(dev))
  1053. acthd = I915_READ(ACTHD);
  1054. else
  1055. acthd = I915_READ(ACTHD_I965);
  1056. /* If all work is done then ACTHD clearly hasn't advanced. */
  1057. if (list_empty(&dev_priv->mm.request_list) ||
  1058. i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
  1059. dev_priv->hangcheck_count = 0;
  1060. return;
  1061. }
  1062. if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
  1063. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1064. i915_handle_error(dev, true);
  1065. return;
  1066. }
  1067. /* Reset timer case chip hangs without another request being added */
  1068. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1069. if (acthd != dev_priv->last_acthd)
  1070. dev_priv->hangcheck_count = 0;
  1071. else
  1072. dev_priv->hangcheck_count++;
  1073. dev_priv->last_acthd = acthd;
  1074. }
  1075. /* drm_dma.h hooks
  1076. */
  1077. static void ironlake_irq_preinstall(struct drm_device *dev)
  1078. {
  1079. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1080. I915_WRITE(HWSTAM, 0xeffe);
  1081. /* XXX hotplug from PCH */
  1082. I915_WRITE(DEIMR, 0xffffffff);
  1083. I915_WRITE(DEIER, 0x0);
  1084. (void) I915_READ(DEIER);
  1085. /* and GT */
  1086. I915_WRITE(GTIMR, 0xffffffff);
  1087. I915_WRITE(GTIER, 0x0);
  1088. (void) I915_READ(GTIER);
  1089. /* south display irq */
  1090. I915_WRITE(SDEIMR, 0xffffffff);
  1091. I915_WRITE(SDEIER, 0x0);
  1092. (void) I915_READ(SDEIER);
  1093. }
  1094. static int ironlake_irq_postinstall(struct drm_device *dev)
  1095. {
  1096. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1097. /* enable kind of interrupts always enabled */
  1098. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1099. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1100. u32 render_mask = GT_USER_INTERRUPT;
  1101. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1102. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1103. dev_priv->irq_mask_reg = ~display_mask;
  1104. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1105. /* should always can generate irq */
  1106. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1107. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1108. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1109. (void) I915_READ(DEIER);
  1110. /* user interrupt should be enabled, but masked initial */
  1111. dev_priv->gt_irq_mask_reg = 0xffffffff;
  1112. dev_priv->gt_irq_enable_reg = render_mask;
  1113. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1114. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1115. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1116. (void) I915_READ(GTIER);
  1117. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1118. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1119. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1120. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1121. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1122. (void) I915_READ(SDEIER);
  1123. if (IS_IRONLAKE_M(dev)) {
  1124. /* Clear & enable PCU event interrupts */
  1125. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1126. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1127. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1128. }
  1129. return 0;
  1130. }
  1131. void i915_driver_irq_preinstall(struct drm_device * dev)
  1132. {
  1133. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1134. atomic_set(&dev_priv->irq_received, 0);
  1135. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1136. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1137. if (HAS_PCH_SPLIT(dev)) {
  1138. ironlake_irq_preinstall(dev);
  1139. return;
  1140. }
  1141. if (I915_HAS_HOTPLUG(dev)) {
  1142. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1143. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1144. }
  1145. I915_WRITE(HWSTAM, 0xeffe);
  1146. I915_WRITE(PIPEASTAT, 0);
  1147. I915_WRITE(PIPEBSTAT, 0);
  1148. I915_WRITE(IMR, 0xffffffff);
  1149. I915_WRITE(IER, 0x0);
  1150. (void) I915_READ(IER);
  1151. }
  1152. /*
  1153. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1154. * enabled correctly.
  1155. */
  1156. int i915_driver_irq_postinstall(struct drm_device *dev)
  1157. {
  1158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1159. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1160. u32 error_mask;
  1161. DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
  1162. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1163. if (HAS_PCH_SPLIT(dev))
  1164. return ironlake_irq_postinstall(dev);
  1165. /* Unmask the interrupts that we always want on. */
  1166. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1167. dev_priv->pipestat[0] = 0;
  1168. dev_priv->pipestat[1] = 0;
  1169. if (I915_HAS_HOTPLUG(dev)) {
  1170. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1171. /* Note HDMI and DP share bits */
  1172. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1173. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1174. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1175. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1176. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1177. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1178. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1179. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1180. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1181. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1182. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
  1183. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1184. /* Ignore TV since it's buggy */
  1185. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1186. /* Enable in IER... */
  1187. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1188. /* and unmask in IMR */
  1189. i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
  1190. }
  1191. /*
  1192. * Enable some error detection, note the instruction error mask
  1193. * bit is reserved, so we leave it masked.
  1194. */
  1195. if (IS_G4X(dev)) {
  1196. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1197. GM45_ERROR_MEM_PRIV |
  1198. GM45_ERROR_CP_PRIV |
  1199. I915_ERROR_MEMORY_REFRESH);
  1200. } else {
  1201. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1202. I915_ERROR_MEMORY_REFRESH);
  1203. }
  1204. I915_WRITE(EMR, error_mask);
  1205. /* Disable pipe interrupt enables, clear pending pipe status */
  1206. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1207. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1208. /* Clear pending interrupt status */
  1209. I915_WRITE(IIR, I915_READ(IIR));
  1210. I915_WRITE(IER, enable_mask);
  1211. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1212. (void) I915_READ(IER);
  1213. opregion_enable_asle(dev);
  1214. return 0;
  1215. }
  1216. static void ironlake_irq_uninstall(struct drm_device *dev)
  1217. {
  1218. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1219. I915_WRITE(HWSTAM, 0xffffffff);
  1220. I915_WRITE(DEIMR, 0xffffffff);
  1221. I915_WRITE(DEIER, 0x0);
  1222. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1223. I915_WRITE(GTIMR, 0xffffffff);
  1224. I915_WRITE(GTIER, 0x0);
  1225. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1226. }
  1227. void i915_driver_irq_uninstall(struct drm_device * dev)
  1228. {
  1229. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1230. if (!dev_priv)
  1231. return;
  1232. dev_priv->vblank_pipe = 0;
  1233. if (HAS_PCH_SPLIT(dev)) {
  1234. ironlake_irq_uninstall(dev);
  1235. return;
  1236. }
  1237. if (I915_HAS_HOTPLUG(dev)) {
  1238. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1239. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1240. }
  1241. I915_WRITE(HWSTAM, 0xffffffff);
  1242. I915_WRITE(PIPEASTAT, 0);
  1243. I915_WRITE(PIPEBSTAT, 0);
  1244. I915_WRITE(IMR, 0xffffffff);
  1245. I915_WRITE(IER, 0x0);
  1246. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1247. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1248. I915_WRITE(IIR, I915_READ(IIR));
  1249. }