i915_drv.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include <linux/io-mapping.h>
  34. /* General customization:
  35. */
  36. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  37. #define DRIVER_NAME "i915"
  38. #define DRIVER_DESC "Intel Graphics"
  39. #define DRIVER_DATE "20080730"
  40. enum pipe {
  41. PIPE_A = 0,
  42. PIPE_B,
  43. };
  44. enum plane {
  45. PLANE_A = 0,
  46. PLANE_B,
  47. };
  48. #define I915_NUM_PIPE 2
  49. /* Interface history:
  50. *
  51. * 1.1: Original.
  52. * 1.2: Add Power Management
  53. * 1.3: Add vblank support
  54. * 1.4: Fix cmdbuffer path, add heap destroy
  55. * 1.5: Add vblank pipe configuration
  56. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  57. * - Support vertical blank on secondary display pipe
  58. */
  59. #define DRIVER_MAJOR 1
  60. #define DRIVER_MINOR 6
  61. #define DRIVER_PATCHLEVEL 0
  62. #define WATCH_COHERENCY 0
  63. #define WATCH_BUF 0
  64. #define WATCH_EXEC 0
  65. #define WATCH_LRU 0
  66. #define WATCH_RELOC 0
  67. #define WATCH_INACTIVE 0
  68. #define WATCH_PWRITE 0
  69. #define I915_GEM_PHYS_CURSOR_0 1
  70. #define I915_GEM_PHYS_CURSOR_1 2
  71. #define I915_GEM_PHYS_OVERLAY_REGS 3
  72. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  73. struct drm_i915_gem_phys_object {
  74. int id;
  75. struct page **page_list;
  76. drm_dma_handle_t *handle;
  77. struct drm_gem_object *cur_obj;
  78. };
  79. typedef struct _drm_i915_ring_buffer {
  80. unsigned long Size;
  81. u8 *virtual_start;
  82. int head;
  83. int tail;
  84. int space;
  85. drm_local_map_t map;
  86. struct drm_gem_object *ring_obj;
  87. } drm_i915_ring_buffer_t;
  88. struct mem_block {
  89. struct mem_block *next;
  90. struct mem_block *prev;
  91. int start;
  92. int size;
  93. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  94. };
  95. struct opregion_header;
  96. struct opregion_acpi;
  97. struct opregion_swsci;
  98. struct opregion_asle;
  99. struct intel_opregion {
  100. struct opregion_header *header;
  101. struct opregion_acpi *acpi;
  102. struct opregion_swsci *swsci;
  103. struct opregion_asle *asle;
  104. int enabled;
  105. };
  106. struct drm_i915_master_private {
  107. drm_local_map_t *sarea;
  108. struct _drm_i915_sarea *sarea_priv;
  109. };
  110. #define I915_FENCE_REG_NONE -1
  111. struct drm_i915_fence_reg {
  112. struct drm_gem_object *obj;
  113. };
  114. struct sdvo_device_mapping {
  115. u8 dvo_port;
  116. u8 slave_addr;
  117. u8 dvo_wiring;
  118. u8 initialized;
  119. };
  120. struct drm_i915_error_state {
  121. u32 eir;
  122. u32 pgtbl_er;
  123. u32 pipeastat;
  124. u32 pipebstat;
  125. u32 ipeir;
  126. u32 ipehr;
  127. u32 instdone;
  128. u32 acthd;
  129. u32 instpm;
  130. u32 instps;
  131. u32 instdone1;
  132. u32 seqno;
  133. u64 bbaddr;
  134. struct timeval time;
  135. struct drm_i915_error_object {
  136. int page_count;
  137. u32 gtt_offset;
  138. u32 *pages[0];
  139. } *ringbuffer, *batchbuffer[2];
  140. struct drm_i915_error_buffer {
  141. size_t size;
  142. u32 name;
  143. u32 seqno;
  144. u32 gtt_offset;
  145. u32 read_domains;
  146. u32 write_domain;
  147. u32 fence_reg;
  148. s32 pinned:2;
  149. u32 tiling:2;
  150. u32 dirty:1;
  151. u32 purgeable:1;
  152. } *active_bo;
  153. u32 active_bo_count;
  154. };
  155. struct drm_i915_display_funcs {
  156. void (*dpms)(struct drm_crtc *crtc, int mode);
  157. bool (*fbc_enabled)(struct drm_crtc *crtc);
  158. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  159. void (*disable_fbc)(struct drm_device *dev);
  160. int (*get_display_clock_speed)(struct drm_device *dev);
  161. int (*get_fifo_size)(struct drm_device *dev, int plane);
  162. void (*update_wm)(struct drm_device *dev, int planea_clock,
  163. int planeb_clock, int sr_hdisplay, int pixel_size);
  164. /* clock updates for mode set */
  165. /* cursor updates */
  166. /* render clock increase/decrease */
  167. /* display clock increase/decrease */
  168. /* pll clock increase/decrease */
  169. /* clock gating init */
  170. };
  171. struct intel_overlay;
  172. struct intel_device_info {
  173. u8 is_mobile : 1;
  174. u8 is_i8xx : 1;
  175. u8 is_i915g : 1;
  176. u8 is_i9xx : 1;
  177. u8 is_i945gm : 1;
  178. u8 is_i965g : 1;
  179. u8 is_i965gm : 1;
  180. u8 is_g33 : 1;
  181. u8 need_gfx_hws : 1;
  182. u8 is_g4x : 1;
  183. u8 is_pineview : 1;
  184. u8 is_ironlake : 1;
  185. u8 has_fbc : 1;
  186. u8 has_rc6 : 1;
  187. u8 has_pipe_cxsr : 1;
  188. u8 has_hotplug : 1;
  189. u8 cursor_needs_physical : 1;
  190. };
  191. enum no_fbc_reason {
  192. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  193. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  194. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  195. FBC_BAD_PLANE, /* fbc not supported on plane */
  196. FBC_NOT_TILED, /* buffer not tiled */
  197. };
  198. typedef struct drm_i915_private {
  199. struct drm_device *dev;
  200. const struct intel_device_info *info;
  201. int has_gem;
  202. void __iomem *regs;
  203. struct pci_dev *bridge_dev;
  204. drm_i915_ring_buffer_t ring;
  205. drm_dma_handle_t *status_page_dmah;
  206. void *hw_status_page;
  207. dma_addr_t dma_status_page;
  208. uint32_t counter;
  209. unsigned int status_gfx_addr;
  210. drm_local_map_t hws_map;
  211. struct drm_gem_object *hws_obj;
  212. struct drm_gem_object *pwrctx;
  213. struct resource mch_res;
  214. unsigned int cpp;
  215. int back_offset;
  216. int front_offset;
  217. int current_page;
  218. int page_flipping;
  219. wait_queue_head_t irq_queue;
  220. atomic_t irq_received;
  221. /** Protects user_irq_refcount and irq_mask_reg */
  222. spinlock_t user_irq_lock;
  223. /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
  224. int user_irq_refcount;
  225. u32 trace_irq_seqno;
  226. /** Cached value of IMR to avoid reads in updating the bitfield */
  227. u32 irq_mask_reg;
  228. u32 pipestat[2];
  229. /** splitted irq regs for graphics and display engine on Ironlake,
  230. irq_mask_reg is still used for display irq. */
  231. u32 gt_irq_mask_reg;
  232. u32 gt_irq_enable_reg;
  233. u32 de_irq_enable_reg;
  234. u32 pch_irq_mask_reg;
  235. u32 pch_irq_enable_reg;
  236. u32 hotplug_supported_mask;
  237. struct work_struct hotplug_work;
  238. int tex_lru_log_granularity;
  239. int allow_batchbuffer;
  240. struct mem_block *agp_heap;
  241. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  242. int vblank_pipe;
  243. /* For hangcheck timer */
  244. #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
  245. struct timer_list hangcheck_timer;
  246. int hangcheck_count;
  247. uint32_t last_acthd;
  248. struct drm_mm vram;
  249. unsigned long cfb_size;
  250. unsigned long cfb_pitch;
  251. int cfb_fence;
  252. int cfb_plane;
  253. int irq_enabled;
  254. struct intel_opregion opregion;
  255. /* overlay */
  256. struct intel_overlay *overlay;
  257. /* LVDS info */
  258. int backlight_duty_cycle; /* restore backlight to this value */
  259. bool panel_wants_dither;
  260. struct drm_display_mode *panel_fixed_mode;
  261. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  262. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  263. /* Feature bits from the VBIOS */
  264. unsigned int int_tv_support:1;
  265. unsigned int lvds_dither:1;
  266. unsigned int lvds_vbt:1;
  267. unsigned int int_crt_support:1;
  268. unsigned int lvds_use_ssc:1;
  269. unsigned int edp_support:1;
  270. int lvds_ssc_freq;
  271. int edp_bpp;
  272. struct notifier_block lid_notifier;
  273. int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
  274. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  275. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  276. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  277. unsigned int fsb_freq, mem_freq;
  278. spinlock_t error_lock;
  279. struct drm_i915_error_state *first_error;
  280. struct work_struct error_work;
  281. struct workqueue_struct *wq;
  282. /* Display functions */
  283. struct drm_i915_display_funcs display;
  284. /* Register state */
  285. bool modeset_on_lid;
  286. u8 saveLBB;
  287. u32 saveDSPACNTR;
  288. u32 saveDSPBCNTR;
  289. u32 saveDSPARB;
  290. u32 saveHWS;
  291. u32 savePIPEACONF;
  292. u32 savePIPEBCONF;
  293. u32 savePIPEASRC;
  294. u32 savePIPEBSRC;
  295. u32 saveFPA0;
  296. u32 saveFPA1;
  297. u32 saveDPLL_A;
  298. u32 saveDPLL_A_MD;
  299. u32 saveHTOTAL_A;
  300. u32 saveHBLANK_A;
  301. u32 saveHSYNC_A;
  302. u32 saveVTOTAL_A;
  303. u32 saveVBLANK_A;
  304. u32 saveVSYNC_A;
  305. u32 saveBCLRPAT_A;
  306. u32 saveTRANSACONF;
  307. u32 saveTRANS_HTOTAL_A;
  308. u32 saveTRANS_HBLANK_A;
  309. u32 saveTRANS_HSYNC_A;
  310. u32 saveTRANS_VTOTAL_A;
  311. u32 saveTRANS_VBLANK_A;
  312. u32 saveTRANS_VSYNC_A;
  313. u32 savePIPEASTAT;
  314. u32 saveDSPASTRIDE;
  315. u32 saveDSPASIZE;
  316. u32 saveDSPAPOS;
  317. u32 saveDSPAADDR;
  318. u32 saveDSPASURF;
  319. u32 saveDSPATILEOFF;
  320. u32 savePFIT_PGM_RATIOS;
  321. u32 saveBLC_HIST_CTL;
  322. u32 saveBLC_PWM_CTL;
  323. u32 saveBLC_PWM_CTL2;
  324. u32 saveBLC_CPU_PWM_CTL;
  325. u32 saveBLC_CPU_PWM_CTL2;
  326. u32 saveFPB0;
  327. u32 saveFPB1;
  328. u32 saveDPLL_B;
  329. u32 saveDPLL_B_MD;
  330. u32 saveHTOTAL_B;
  331. u32 saveHBLANK_B;
  332. u32 saveHSYNC_B;
  333. u32 saveVTOTAL_B;
  334. u32 saveVBLANK_B;
  335. u32 saveVSYNC_B;
  336. u32 saveBCLRPAT_B;
  337. u32 saveTRANSBCONF;
  338. u32 saveTRANS_HTOTAL_B;
  339. u32 saveTRANS_HBLANK_B;
  340. u32 saveTRANS_HSYNC_B;
  341. u32 saveTRANS_VTOTAL_B;
  342. u32 saveTRANS_VBLANK_B;
  343. u32 saveTRANS_VSYNC_B;
  344. u32 savePIPEBSTAT;
  345. u32 saveDSPBSTRIDE;
  346. u32 saveDSPBSIZE;
  347. u32 saveDSPBPOS;
  348. u32 saveDSPBADDR;
  349. u32 saveDSPBSURF;
  350. u32 saveDSPBTILEOFF;
  351. u32 saveVGA0;
  352. u32 saveVGA1;
  353. u32 saveVGA_PD;
  354. u32 saveVGACNTRL;
  355. u32 saveADPA;
  356. u32 saveLVDS;
  357. u32 savePP_ON_DELAYS;
  358. u32 savePP_OFF_DELAYS;
  359. u32 saveDVOA;
  360. u32 saveDVOB;
  361. u32 saveDVOC;
  362. u32 savePP_ON;
  363. u32 savePP_OFF;
  364. u32 savePP_CONTROL;
  365. u32 savePP_DIVISOR;
  366. u32 savePFIT_CONTROL;
  367. u32 save_palette_a[256];
  368. u32 save_palette_b[256];
  369. u32 saveDPFC_CB_BASE;
  370. u32 saveFBC_CFB_BASE;
  371. u32 saveFBC_LL_BASE;
  372. u32 saveFBC_CONTROL;
  373. u32 saveFBC_CONTROL2;
  374. u32 saveIER;
  375. u32 saveIIR;
  376. u32 saveIMR;
  377. u32 saveDEIER;
  378. u32 saveDEIMR;
  379. u32 saveGTIER;
  380. u32 saveGTIMR;
  381. u32 saveFDI_RXA_IMR;
  382. u32 saveFDI_RXB_IMR;
  383. u32 saveCACHE_MODE_0;
  384. u32 saveMI_ARB_STATE;
  385. u32 saveSWF0[16];
  386. u32 saveSWF1[16];
  387. u32 saveSWF2[3];
  388. u8 saveMSR;
  389. u8 saveSR[8];
  390. u8 saveGR[25];
  391. u8 saveAR_INDEX;
  392. u8 saveAR[21];
  393. u8 saveDACMASK;
  394. u8 saveCR[37];
  395. uint64_t saveFENCE[16];
  396. u32 saveCURACNTR;
  397. u32 saveCURAPOS;
  398. u32 saveCURABASE;
  399. u32 saveCURBCNTR;
  400. u32 saveCURBPOS;
  401. u32 saveCURBBASE;
  402. u32 saveCURSIZE;
  403. u32 saveDP_B;
  404. u32 saveDP_C;
  405. u32 saveDP_D;
  406. u32 savePIPEA_GMCH_DATA_M;
  407. u32 savePIPEB_GMCH_DATA_M;
  408. u32 savePIPEA_GMCH_DATA_N;
  409. u32 savePIPEB_GMCH_DATA_N;
  410. u32 savePIPEA_DP_LINK_M;
  411. u32 savePIPEB_DP_LINK_M;
  412. u32 savePIPEA_DP_LINK_N;
  413. u32 savePIPEB_DP_LINK_N;
  414. u32 saveFDI_RXA_CTL;
  415. u32 saveFDI_TXA_CTL;
  416. u32 saveFDI_RXB_CTL;
  417. u32 saveFDI_TXB_CTL;
  418. u32 savePFA_CTL_1;
  419. u32 savePFB_CTL_1;
  420. u32 savePFA_WIN_SZ;
  421. u32 savePFB_WIN_SZ;
  422. u32 savePFA_WIN_POS;
  423. u32 savePFB_WIN_POS;
  424. u32 savePCH_DREF_CONTROL;
  425. u32 saveDISP_ARB_CTL;
  426. u32 savePIPEA_DATA_M1;
  427. u32 savePIPEA_DATA_N1;
  428. u32 savePIPEA_LINK_M1;
  429. u32 savePIPEA_LINK_N1;
  430. u32 savePIPEB_DATA_M1;
  431. u32 savePIPEB_DATA_N1;
  432. u32 savePIPEB_LINK_M1;
  433. u32 savePIPEB_LINK_N1;
  434. u32 saveMCHBAR_RENDER_STANDBY;
  435. struct {
  436. struct drm_mm gtt_space;
  437. struct io_mapping *gtt_mapping;
  438. int gtt_mtrr;
  439. /**
  440. * Membership on list of all loaded devices, used to evict
  441. * inactive buffers under memory pressure.
  442. *
  443. * Modifications should only be done whilst holding the
  444. * shrink_list_lock spinlock.
  445. */
  446. struct list_head shrink_list;
  447. /**
  448. * List of objects currently involved in rendering from the
  449. * ringbuffer.
  450. *
  451. * Includes buffers having the contents of their GPU caches
  452. * flushed, not necessarily primitives. last_rendering_seqno
  453. * represents when the rendering involved will be completed.
  454. *
  455. * A reference is held on the buffer while on this list.
  456. */
  457. spinlock_t active_list_lock;
  458. struct list_head active_list;
  459. /**
  460. * List of objects which are not in the ringbuffer but which
  461. * still have a write_domain which needs to be flushed before
  462. * unbinding.
  463. *
  464. * last_rendering_seqno is 0 while an object is in this list.
  465. *
  466. * A reference is held on the buffer while on this list.
  467. */
  468. struct list_head flushing_list;
  469. /**
  470. * List of objects currently pending a GPU write flush.
  471. *
  472. * All elements on this list will belong to either the
  473. * active_list or flushing_list, last_rendering_seqno can
  474. * be used to differentiate between the two elements.
  475. */
  476. struct list_head gpu_write_list;
  477. /**
  478. * LRU list of objects which are not in the ringbuffer and
  479. * are ready to unbind, but are still in the GTT.
  480. *
  481. * last_rendering_seqno is 0 while an object is in this list.
  482. *
  483. * A reference is not held on the buffer while on this list,
  484. * as merely being GTT-bound shouldn't prevent its being
  485. * freed, and we'll pull it off the list in the free path.
  486. */
  487. struct list_head inactive_list;
  488. /** LRU list of objects with fence regs on them. */
  489. struct list_head fence_list;
  490. /**
  491. * List of breadcrumbs associated with GPU requests currently
  492. * outstanding.
  493. */
  494. struct list_head request_list;
  495. /**
  496. * We leave the user IRQ off as much as possible,
  497. * but this means that requests will finish and never
  498. * be retired once the system goes idle. Set a timer to
  499. * fire periodically while the ring is running. When it
  500. * fires, go retire requests.
  501. */
  502. struct delayed_work retire_work;
  503. uint32_t next_gem_seqno;
  504. /**
  505. * Waiting sequence number, if any
  506. */
  507. uint32_t waiting_gem_seqno;
  508. /**
  509. * Last seq seen at irq time
  510. */
  511. uint32_t irq_gem_seqno;
  512. /**
  513. * Flag if the X Server, and thus DRM, is not currently in
  514. * control of the device.
  515. *
  516. * This is set between LeaveVT and EnterVT. It needs to be
  517. * replaced with a semaphore. It also needs to be
  518. * transitioned away from for kernel modesetting.
  519. */
  520. int suspended;
  521. /**
  522. * Flag if the hardware appears to be wedged.
  523. *
  524. * This is set when attempts to idle the device timeout.
  525. * It prevents command submission from occuring and makes
  526. * every pending request fail
  527. */
  528. atomic_t wedged;
  529. /** Bit 6 swizzling required for X tiling */
  530. uint32_t bit_6_swizzle_x;
  531. /** Bit 6 swizzling required for Y tiling */
  532. uint32_t bit_6_swizzle_y;
  533. /* storage for physical objects */
  534. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  535. } mm;
  536. struct sdvo_device_mapping sdvo_mappings[2];
  537. /* indicate whether the LVDS_BORDER should be enabled or not */
  538. unsigned int lvds_border_bits;
  539. struct drm_crtc *plane_to_crtc_mapping[2];
  540. struct drm_crtc *pipe_to_crtc_mapping[2];
  541. wait_queue_head_t pending_flip_queue;
  542. /* Reclocking support */
  543. bool render_reclock_avail;
  544. bool lvds_downclock_avail;
  545. /* indicates the reduced downclock for LVDS*/
  546. int lvds_downclock;
  547. struct work_struct idle_work;
  548. struct timer_list idle_timer;
  549. bool busy;
  550. u16 orig_clock;
  551. int child_dev_num;
  552. struct child_device_config *child_dev;
  553. struct drm_connector *int_lvds_connector;
  554. bool mchbar_need_disable;
  555. u8 cur_delay;
  556. u8 min_delay;
  557. u8 max_delay;
  558. enum no_fbc_reason no_fbc_reason;
  559. } drm_i915_private_t;
  560. /** driver private structure attached to each drm_gem_object */
  561. struct drm_i915_gem_object {
  562. struct drm_gem_object *obj;
  563. /** Current space allocated to this object in the GTT, if any. */
  564. struct drm_mm_node *gtt_space;
  565. /** This object's place on the active/flushing/inactive lists */
  566. struct list_head list;
  567. /** This object's place on GPU write list */
  568. struct list_head gpu_write_list;
  569. /** This object's place on the fenced object LRU */
  570. struct list_head fence_list;
  571. /**
  572. * This is set if the object is on the active or flushing lists
  573. * (has pending rendering), and is not set if it's on inactive (ready
  574. * to be unbound).
  575. */
  576. int active;
  577. /**
  578. * This is set if the object has been written to since last bound
  579. * to the GTT
  580. */
  581. int dirty;
  582. /** AGP memory structure for our GTT binding. */
  583. DRM_AGP_MEM *agp_mem;
  584. struct page **pages;
  585. int pages_refcount;
  586. /**
  587. * Current offset of the object in GTT space.
  588. *
  589. * This is the same as gtt_space->start
  590. */
  591. uint32_t gtt_offset;
  592. /**
  593. * Fake offset for use by mmap(2)
  594. */
  595. uint64_t mmap_offset;
  596. /**
  597. * Fence register bits (if any) for this object. Will be set
  598. * as needed when mapped into the GTT.
  599. * Protected by dev->struct_mutex.
  600. */
  601. int fence_reg;
  602. /** How many users have pinned this object in GTT space */
  603. int pin_count;
  604. /** Breadcrumb of last rendering to the buffer. */
  605. uint32_t last_rendering_seqno;
  606. /** Current tiling mode for the object. */
  607. uint32_t tiling_mode;
  608. uint32_t stride;
  609. /** Record of address bit 17 of each page at last unbind. */
  610. long *bit_17;
  611. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  612. uint32_t agp_type;
  613. /**
  614. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  615. * flags which individual pages are valid.
  616. */
  617. uint8_t *page_cpu_valid;
  618. /** User space pin count and filp owning the pin */
  619. uint32_t user_pin_count;
  620. struct drm_file *pin_filp;
  621. /** for phy allocated objects */
  622. struct drm_i915_gem_phys_object *phys_obj;
  623. /**
  624. * Used for checking the object doesn't appear more than once
  625. * in an execbuffer object list.
  626. */
  627. int in_execbuffer;
  628. /**
  629. * Advice: are the backing pages purgeable?
  630. */
  631. int madv;
  632. /**
  633. * Number of crtcs where this object is currently the fb, but
  634. * will be page flipped away on the next vblank. When it
  635. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  636. */
  637. atomic_t pending_flip;
  638. };
  639. /**
  640. * Request queue structure.
  641. *
  642. * The request queue allows us to note sequence numbers that have been emitted
  643. * and may be associated with active buffers to be retired.
  644. *
  645. * By keeping this list, we can avoid having to do questionable
  646. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  647. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  648. */
  649. struct drm_i915_gem_request {
  650. /** GEM sequence number associated with this request. */
  651. uint32_t seqno;
  652. /** Time at which this request was emitted, in jiffies. */
  653. unsigned long emitted_jiffies;
  654. /** global list entry for this request */
  655. struct list_head list;
  656. /** file_priv list entry for this request */
  657. struct list_head client_list;
  658. };
  659. struct drm_i915_file_private {
  660. struct {
  661. struct list_head request_list;
  662. } mm;
  663. };
  664. enum intel_chip_family {
  665. CHIP_I8XX = 0x01,
  666. CHIP_I9XX = 0x02,
  667. CHIP_I915 = 0x04,
  668. CHIP_I965 = 0x08,
  669. };
  670. extern struct drm_ioctl_desc i915_ioctls[];
  671. extern int i915_max_ioctl;
  672. extern unsigned int i915_fbpercrtc;
  673. extern unsigned int i915_powersave;
  674. extern unsigned int i915_lvds_downclock;
  675. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  676. extern int i915_resume(struct drm_device *dev);
  677. extern void i915_save_display(struct drm_device *dev);
  678. extern void i915_restore_display(struct drm_device *dev);
  679. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  680. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  681. /* i915_dma.c */
  682. extern void i915_kernel_lost_context(struct drm_device * dev);
  683. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  684. extern int i915_driver_unload(struct drm_device *);
  685. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  686. extern void i915_driver_lastclose(struct drm_device * dev);
  687. extern void i915_driver_preclose(struct drm_device *dev,
  688. struct drm_file *file_priv);
  689. extern void i915_driver_postclose(struct drm_device *dev,
  690. struct drm_file *file_priv);
  691. extern int i915_driver_device_is_agp(struct drm_device * dev);
  692. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  693. unsigned long arg);
  694. extern int i915_emit_box(struct drm_device *dev,
  695. struct drm_clip_rect *boxes,
  696. int i, int DR1, int DR4);
  697. extern int i965_reset(struct drm_device *dev, u8 flags);
  698. /* i915_irq.c */
  699. void i915_hangcheck_elapsed(unsigned long data);
  700. void i915_destroy_error_state(struct drm_device *dev);
  701. extern int i915_irq_emit(struct drm_device *dev, void *data,
  702. struct drm_file *file_priv);
  703. extern int i915_irq_wait(struct drm_device *dev, void *data,
  704. struct drm_file *file_priv);
  705. void i915_user_irq_get(struct drm_device *dev);
  706. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  707. void i915_user_irq_put(struct drm_device *dev);
  708. extern void i915_enable_interrupt (struct drm_device *dev);
  709. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  710. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  711. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  712. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  713. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  714. struct drm_file *file_priv);
  715. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  716. struct drm_file *file_priv);
  717. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  718. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  719. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  720. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  721. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  722. struct drm_file *file_priv);
  723. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  724. void
  725. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  726. void
  727. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  728. void intel_enable_asle (struct drm_device *dev);
  729. /* i915_mem.c */
  730. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  731. struct drm_file *file_priv);
  732. extern int i915_mem_free(struct drm_device *dev, void *data,
  733. struct drm_file *file_priv);
  734. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  735. struct drm_file *file_priv);
  736. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  737. struct drm_file *file_priv);
  738. extern void i915_mem_takedown(struct mem_block **heap);
  739. extern void i915_mem_release(struct drm_device * dev,
  740. struct drm_file *file_priv, struct mem_block *heap);
  741. /* i915_gem.c */
  742. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  743. struct drm_file *file_priv);
  744. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  745. struct drm_file *file_priv);
  746. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  747. struct drm_file *file_priv);
  748. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  749. struct drm_file *file_priv);
  750. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  751. struct drm_file *file_priv);
  752. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  753. struct drm_file *file_priv);
  754. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  755. struct drm_file *file_priv);
  756. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  757. struct drm_file *file_priv);
  758. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  759. struct drm_file *file_priv);
  760. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  761. struct drm_file *file_priv);
  762. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  763. struct drm_file *file_priv);
  764. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  765. struct drm_file *file_priv);
  766. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  767. struct drm_file *file_priv);
  768. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  769. struct drm_file *file_priv);
  770. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  771. struct drm_file *file_priv);
  772. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  773. struct drm_file *file_priv);
  774. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  775. struct drm_file *file_priv);
  776. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  777. struct drm_file *file_priv);
  778. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  779. struct drm_file *file_priv);
  780. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  781. struct drm_file *file_priv);
  782. void i915_gem_load(struct drm_device *dev);
  783. int i915_gem_init_object(struct drm_gem_object *obj);
  784. void i915_gem_free_object(struct drm_gem_object *obj);
  785. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  786. void i915_gem_object_unpin(struct drm_gem_object *obj);
  787. int i915_gem_object_unbind(struct drm_gem_object *obj);
  788. void i915_gem_release_mmap(struct drm_gem_object *obj);
  789. void i915_gem_lastclose(struct drm_device *dev);
  790. uint32_t i915_get_gem_seqno(struct drm_device *dev);
  791. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  792. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  793. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  794. void i915_gem_retire_requests(struct drm_device *dev);
  795. void i915_gem_retire_work_handler(struct work_struct *work);
  796. void i915_gem_clflush_object(struct drm_gem_object *obj);
  797. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  798. uint32_t read_domains,
  799. uint32_t write_domain);
  800. int i915_gem_init_ringbuffer(struct drm_device *dev);
  801. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  802. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  803. unsigned long end);
  804. int i915_gem_idle(struct drm_device *dev);
  805. uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
  806. uint32_t flush_domains);
  807. int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
  808. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  809. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  810. int write);
  811. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
  812. int i915_gem_attach_phys_object(struct drm_device *dev,
  813. struct drm_gem_object *obj, int id);
  814. void i915_gem_detach_phys_object(struct drm_device *dev,
  815. struct drm_gem_object *obj);
  816. void i915_gem_free_all_phys_object(struct drm_device *dev);
  817. int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
  818. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  819. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  820. void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
  821. void i915_gem_shrinker_init(void);
  822. void i915_gem_shrinker_exit(void);
  823. /* i915_gem_tiling.c */
  824. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  825. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  826. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  827. bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
  828. int tiling_mode);
  829. bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
  830. int tiling_mode);
  831. /* i915_gem_debug.c */
  832. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  833. const char *where, uint32_t mark);
  834. #if WATCH_INACTIVE
  835. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  836. #else
  837. #define i915_verify_inactive(dev, file, line)
  838. #endif
  839. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  840. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  841. const char *where, uint32_t mark);
  842. void i915_dump_lru(struct drm_device *dev, const char *where);
  843. /* i915_debugfs.c */
  844. int i915_debugfs_init(struct drm_minor *minor);
  845. void i915_debugfs_cleanup(struct drm_minor *minor);
  846. /* i915_suspend.c */
  847. extern int i915_save_state(struct drm_device *dev);
  848. extern int i915_restore_state(struct drm_device *dev);
  849. /* i915_suspend.c */
  850. extern int i915_save_state(struct drm_device *dev);
  851. extern int i915_restore_state(struct drm_device *dev);
  852. #ifdef CONFIG_ACPI
  853. /* i915_opregion.c */
  854. extern int intel_opregion_init(struct drm_device *dev, int resume);
  855. extern void intel_opregion_free(struct drm_device *dev, int suspend);
  856. extern void opregion_asle_intr(struct drm_device *dev);
  857. extern void ironlake_opregion_gse_intr(struct drm_device *dev);
  858. extern void opregion_enable_asle(struct drm_device *dev);
  859. #else
  860. static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
  861. static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
  862. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  863. static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
  864. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  865. #endif
  866. /* modesetting */
  867. extern void intel_modeset_init(struct drm_device *dev);
  868. extern void intel_modeset_cleanup(struct drm_device *dev);
  869. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  870. extern void i8xx_disable_fbc(struct drm_device *dev);
  871. extern void g4x_disable_fbc(struct drm_device *dev);
  872. /**
  873. * Lock test for when it's just for synchronization of ring access.
  874. *
  875. * In that case, we don't need to do it when GEM is initialized as nobody else
  876. * has access to the ring.
  877. */
  878. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  879. if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
  880. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  881. } while (0)
  882. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  883. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  884. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  885. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  886. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  887. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  888. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  889. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  890. #define POSTING_READ(reg) (void)I915_READ(reg)
  891. #define I915_VERBOSE 0
  892. #define RING_LOCALS volatile unsigned int *ring_virt__;
  893. #define BEGIN_LP_RING(n) do { \
  894. int bytes__ = 4*(n); \
  895. if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
  896. /* a wrap must occur between instructions so pad beforehand */ \
  897. if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
  898. i915_wrap_ring(dev); \
  899. if (unlikely (dev_priv->ring.space < bytes__)) \
  900. i915_wait_ring(dev, bytes__, __func__); \
  901. ring_virt__ = (unsigned int *) \
  902. (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
  903. dev_priv->ring.tail += bytes__; \
  904. dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
  905. dev_priv->ring.space -= bytes__; \
  906. } while (0)
  907. #define OUT_RING(n) do { \
  908. if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
  909. *ring_virt__++ = (n); \
  910. } while (0)
  911. #define ADVANCE_LP_RING() do { \
  912. if (I915_VERBOSE) \
  913. DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
  914. I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
  915. } while(0)
  916. /**
  917. * Reads a dword out of the status page, which is written to from the command
  918. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  919. * MI_STORE_DATA_IMM.
  920. *
  921. * The following dwords have a reserved meaning:
  922. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  923. * 0x04: ring 0 head pointer
  924. * 0x05: ring 1 head pointer (915-class)
  925. * 0x06: ring 2 head pointer (915-class)
  926. * 0x10-0x1b: Context status DWords (GM45)
  927. * 0x1f: Last written status offset. (GM45)
  928. *
  929. * The area from dword 0x20 to 0x3ff is available for driver usage.
  930. */
  931. #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
  932. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  933. #define I915_GEM_HWS_INDEX 0x20
  934. #define I915_BREADCRUMB_INDEX 0x21
  935. extern int i915_wrap_ring(struct drm_device * dev);
  936. extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
  937. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  938. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  939. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  940. #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
  941. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  942. #define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
  943. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  944. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  945. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  946. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  947. #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
  948. #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
  949. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  950. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  951. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  952. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  953. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  954. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  955. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  956. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  957. #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
  958. #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
  959. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  960. #define IS_GEN3(dev) (IS_I915G(dev) || \
  961. IS_I915GM(dev) || \
  962. IS_I945G(dev) || \
  963. IS_I945GM(dev) || \
  964. IS_G33(dev) || \
  965. IS_PINEVIEW(dev))
  966. #define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
  967. (dev)->pci_device == 0x2982 || \
  968. (dev)->pci_device == 0x2992 || \
  969. (dev)->pci_device == 0x29A2 || \
  970. (dev)->pci_device == 0x2A02 || \
  971. (dev)->pci_device == 0x2A12 || \
  972. (dev)->pci_device == 0x2E02 || \
  973. (dev)->pci_device == 0x2E12 || \
  974. (dev)->pci_device == 0x2E22 || \
  975. (dev)->pci_device == 0x2E32 || \
  976. (dev)->pci_device == 0x2A42 || \
  977. (dev)->pci_device == 0x2E42)
  978. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  979. #define IS_GEN6(dev) ((dev)->pci_device == 0x0102)
  980. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  981. * rows, which changed the alignment requirements and fence programming.
  982. */
  983. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  984. IS_I915GM(dev)))
  985. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
  986. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  987. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  988. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  989. #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
  990. !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev))
  991. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  992. /* dsparb controlled by hw only */
  993. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  994. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
  995. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  996. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  997. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  998. #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
  999. IS_GEN6(dev))
  1000. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  1001. #endif