i915_dma.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. #include <linux/acpi.h>
  38. #include <linux/pnp.h>
  39. #include <linux/vga_switcheroo.h>
  40. /* Really want an OS-independent resettable timer. Would like to have
  41. * this loop run for (eg) 3 sec, but have the timer reset every time
  42. * the head pointer changes, so that EBUSY only happens if the ring
  43. * actually stalls for (eg) 3 seconds.
  44. */
  45. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  46. {
  47. drm_i915_private_t *dev_priv = dev->dev_private;
  48. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  49. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  50. u32 last_acthd = I915_READ(acthd_reg);
  51. u32 acthd;
  52. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  53. int i;
  54. trace_i915_ring_wait_begin (dev);
  55. for (i = 0; i < 100000; i++) {
  56. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  57. acthd = I915_READ(acthd_reg);
  58. ring->space = ring->head - (ring->tail + 8);
  59. if (ring->space < 0)
  60. ring->space += ring->Size;
  61. if (ring->space >= n) {
  62. trace_i915_ring_wait_end (dev);
  63. return 0;
  64. }
  65. if (dev->primary->master) {
  66. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  67. if (master_priv->sarea_priv)
  68. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  69. }
  70. if (ring->head != last_head)
  71. i = 0;
  72. if (acthd != last_acthd)
  73. i = 0;
  74. last_head = ring->head;
  75. last_acthd = acthd;
  76. msleep_interruptible(10);
  77. }
  78. trace_i915_ring_wait_end (dev);
  79. return -EBUSY;
  80. }
  81. /* As a ringbuffer is only allowed to wrap between instructions, fill
  82. * the tail with NOOPs.
  83. */
  84. int i915_wrap_ring(struct drm_device *dev)
  85. {
  86. drm_i915_private_t *dev_priv = dev->dev_private;
  87. volatile unsigned int *virt;
  88. int rem;
  89. rem = dev_priv->ring.Size - dev_priv->ring.tail;
  90. if (dev_priv->ring.space < rem) {
  91. int ret = i915_wait_ring(dev, rem, __func__);
  92. if (ret)
  93. return ret;
  94. }
  95. dev_priv->ring.space -= rem;
  96. virt = (unsigned int *)
  97. (dev_priv->ring.virtual_start + dev_priv->ring.tail);
  98. rem /= 4;
  99. while (rem--)
  100. *virt++ = MI_NOOP;
  101. dev_priv->ring.tail = 0;
  102. return 0;
  103. }
  104. /**
  105. * Sets up the hardware status page for devices that need a physical address
  106. * in the register.
  107. */
  108. static int i915_init_phys_hws(struct drm_device *dev)
  109. {
  110. drm_i915_private_t *dev_priv = dev->dev_private;
  111. /* Program Hardware Status Page */
  112. dev_priv->status_page_dmah =
  113. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  114. if (!dev_priv->status_page_dmah) {
  115. DRM_ERROR("Can not allocate hardware status page\n");
  116. return -ENOMEM;
  117. }
  118. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  119. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  120. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  121. if (IS_I965G(dev))
  122. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  123. 0xf0;
  124. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  125. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  126. return 0;
  127. }
  128. /**
  129. * Frees the hardware status page, whether it's a physical address or a virtual
  130. * address set up by the X Server.
  131. */
  132. static void i915_free_hws(struct drm_device *dev)
  133. {
  134. drm_i915_private_t *dev_priv = dev->dev_private;
  135. if (dev_priv->status_page_dmah) {
  136. drm_pci_free(dev, dev_priv->status_page_dmah);
  137. dev_priv->status_page_dmah = NULL;
  138. }
  139. if (dev_priv->status_gfx_addr) {
  140. dev_priv->status_gfx_addr = 0;
  141. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  142. }
  143. /* Need to rewrite hardware status page */
  144. I915_WRITE(HWS_PGA, 0x1ffff000);
  145. }
  146. void i915_kernel_lost_context(struct drm_device * dev)
  147. {
  148. drm_i915_private_t *dev_priv = dev->dev_private;
  149. struct drm_i915_master_private *master_priv;
  150. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  151. /*
  152. * We should never lose context on the ring with modesetting
  153. * as we don't expose it to userspace
  154. */
  155. if (drm_core_check_feature(dev, DRIVER_MODESET))
  156. return;
  157. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  158. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  159. ring->space = ring->head - (ring->tail + 8);
  160. if (ring->space < 0)
  161. ring->space += ring->Size;
  162. if (!dev->primary->master)
  163. return;
  164. master_priv = dev->primary->master->driver_priv;
  165. if (ring->head == ring->tail && master_priv->sarea_priv)
  166. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  167. }
  168. static int i915_dma_cleanup(struct drm_device * dev)
  169. {
  170. drm_i915_private_t *dev_priv = dev->dev_private;
  171. /* Make sure interrupts are disabled here because the uninstall ioctl
  172. * may not have been called from userspace and after dev_private
  173. * is freed, it's too late.
  174. */
  175. if (dev->irq_enabled)
  176. drm_irq_uninstall(dev);
  177. if (dev_priv->ring.virtual_start) {
  178. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  179. dev_priv->ring.virtual_start = NULL;
  180. dev_priv->ring.map.handle = NULL;
  181. dev_priv->ring.map.size = 0;
  182. }
  183. /* Clear the HWS virtual address at teardown */
  184. if (I915_NEED_GFX_HWS(dev))
  185. i915_free_hws(dev);
  186. return 0;
  187. }
  188. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  189. {
  190. drm_i915_private_t *dev_priv = dev->dev_private;
  191. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  192. master_priv->sarea = drm_getsarea(dev);
  193. if (master_priv->sarea) {
  194. master_priv->sarea_priv = (drm_i915_sarea_t *)
  195. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  196. } else {
  197. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  198. }
  199. if (init->ring_size != 0) {
  200. if (dev_priv->ring.ring_obj != NULL) {
  201. i915_dma_cleanup(dev);
  202. DRM_ERROR("Client tried to initialize ringbuffer in "
  203. "GEM mode\n");
  204. return -EINVAL;
  205. }
  206. dev_priv->ring.Size = init->ring_size;
  207. dev_priv->ring.map.offset = init->ring_start;
  208. dev_priv->ring.map.size = init->ring_size;
  209. dev_priv->ring.map.type = 0;
  210. dev_priv->ring.map.flags = 0;
  211. dev_priv->ring.map.mtrr = 0;
  212. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  213. if (dev_priv->ring.map.handle == NULL) {
  214. i915_dma_cleanup(dev);
  215. DRM_ERROR("can not ioremap virtual address for"
  216. " ring buffer\n");
  217. return -ENOMEM;
  218. }
  219. }
  220. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  221. dev_priv->cpp = init->cpp;
  222. dev_priv->back_offset = init->back_offset;
  223. dev_priv->front_offset = init->front_offset;
  224. dev_priv->current_page = 0;
  225. if (master_priv->sarea_priv)
  226. master_priv->sarea_priv->pf_current_page = 0;
  227. /* Allow hardware batchbuffers unless told otherwise.
  228. */
  229. dev_priv->allow_batchbuffer = 1;
  230. return 0;
  231. }
  232. static int i915_dma_resume(struct drm_device * dev)
  233. {
  234. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  235. DRM_DEBUG_DRIVER("%s\n", __func__);
  236. if (dev_priv->ring.map.handle == NULL) {
  237. DRM_ERROR("can not ioremap virtual address for"
  238. " ring buffer\n");
  239. return -ENOMEM;
  240. }
  241. /* Program Hardware Status Page */
  242. if (!dev_priv->hw_status_page) {
  243. DRM_ERROR("Can not find hardware status page\n");
  244. return -EINVAL;
  245. }
  246. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  247. dev_priv->hw_status_page);
  248. if (dev_priv->status_gfx_addr != 0)
  249. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  250. else
  251. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  252. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  253. return 0;
  254. }
  255. static int i915_dma_init(struct drm_device *dev, void *data,
  256. struct drm_file *file_priv)
  257. {
  258. drm_i915_init_t *init = data;
  259. int retcode = 0;
  260. switch (init->func) {
  261. case I915_INIT_DMA:
  262. retcode = i915_initialize(dev, init);
  263. break;
  264. case I915_CLEANUP_DMA:
  265. retcode = i915_dma_cleanup(dev);
  266. break;
  267. case I915_RESUME_DMA:
  268. retcode = i915_dma_resume(dev);
  269. break;
  270. default:
  271. retcode = -EINVAL;
  272. break;
  273. }
  274. return retcode;
  275. }
  276. /* Implement basically the same security restrictions as hardware does
  277. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  278. *
  279. * Most of the calculations below involve calculating the size of a
  280. * particular instruction. It's important to get the size right as
  281. * that tells us where the next instruction to check is. Any illegal
  282. * instruction detected will be given a size of zero, which is a
  283. * signal to abort the rest of the buffer.
  284. */
  285. static int do_validate_cmd(int cmd)
  286. {
  287. switch (((cmd >> 29) & 0x7)) {
  288. case 0x0:
  289. switch ((cmd >> 23) & 0x3f) {
  290. case 0x0:
  291. return 1; /* MI_NOOP */
  292. case 0x4:
  293. return 1; /* MI_FLUSH */
  294. default:
  295. return 0; /* disallow everything else */
  296. }
  297. break;
  298. case 0x1:
  299. return 0; /* reserved */
  300. case 0x2:
  301. return (cmd & 0xff) + 2; /* 2d commands */
  302. case 0x3:
  303. if (((cmd >> 24) & 0x1f) <= 0x18)
  304. return 1;
  305. switch ((cmd >> 24) & 0x1f) {
  306. case 0x1c:
  307. return 1;
  308. case 0x1d:
  309. switch ((cmd >> 16) & 0xff) {
  310. case 0x3:
  311. return (cmd & 0x1f) + 2;
  312. case 0x4:
  313. return (cmd & 0xf) + 2;
  314. default:
  315. return (cmd & 0xffff) + 2;
  316. }
  317. case 0x1e:
  318. if (cmd & (1 << 23))
  319. return (cmd & 0xffff) + 1;
  320. else
  321. return 1;
  322. case 0x1f:
  323. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  324. return (cmd & 0x1ffff) + 2;
  325. else if (cmd & (1 << 17)) /* indirect random */
  326. if ((cmd & 0xffff) == 0)
  327. return 0; /* unknown length, too hard */
  328. else
  329. return (((cmd & 0xffff) + 1) / 2) + 1;
  330. else
  331. return 2; /* indirect sequential */
  332. default:
  333. return 0;
  334. }
  335. default:
  336. return 0;
  337. }
  338. return 0;
  339. }
  340. static int validate_cmd(int cmd)
  341. {
  342. int ret = do_validate_cmd(cmd);
  343. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  344. return ret;
  345. }
  346. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  347. {
  348. drm_i915_private_t *dev_priv = dev->dev_private;
  349. int i;
  350. RING_LOCALS;
  351. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  352. return -EINVAL;
  353. BEGIN_LP_RING((dwords+1)&~1);
  354. for (i = 0; i < dwords;) {
  355. int cmd, sz;
  356. cmd = buffer[i];
  357. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  358. return -EINVAL;
  359. OUT_RING(cmd);
  360. while (++i, --sz) {
  361. OUT_RING(buffer[i]);
  362. }
  363. }
  364. if (dwords & 1)
  365. OUT_RING(0);
  366. ADVANCE_LP_RING();
  367. return 0;
  368. }
  369. int
  370. i915_emit_box(struct drm_device *dev,
  371. struct drm_clip_rect *boxes,
  372. int i, int DR1, int DR4)
  373. {
  374. drm_i915_private_t *dev_priv = dev->dev_private;
  375. struct drm_clip_rect box = boxes[i];
  376. RING_LOCALS;
  377. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  378. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  379. box.x1, box.y1, box.x2, box.y2);
  380. return -EINVAL;
  381. }
  382. if (IS_I965G(dev)) {
  383. BEGIN_LP_RING(4);
  384. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  385. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  386. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  387. OUT_RING(DR4);
  388. ADVANCE_LP_RING();
  389. } else {
  390. BEGIN_LP_RING(6);
  391. OUT_RING(GFX_OP_DRAWRECT_INFO);
  392. OUT_RING(DR1);
  393. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  394. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  395. OUT_RING(DR4);
  396. OUT_RING(0);
  397. ADVANCE_LP_RING();
  398. }
  399. return 0;
  400. }
  401. /* XXX: Emitting the counter should really be moved to part of the IRQ
  402. * emit. For now, do it in both places:
  403. */
  404. static void i915_emit_breadcrumb(struct drm_device *dev)
  405. {
  406. drm_i915_private_t *dev_priv = dev->dev_private;
  407. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  408. RING_LOCALS;
  409. dev_priv->counter++;
  410. if (dev_priv->counter > 0x7FFFFFFFUL)
  411. dev_priv->counter = 0;
  412. if (master_priv->sarea_priv)
  413. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  414. BEGIN_LP_RING(4);
  415. OUT_RING(MI_STORE_DWORD_INDEX);
  416. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  417. OUT_RING(dev_priv->counter);
  418. OUT_RING(0);
  419. ADVANCE_LP_RING();
  420. }
  421. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  422. drm_i915_cmdbuffer_t *cmd,
  423. struct drm_clip_rect *cliprects,
  424. void *cmdbuf)
  425. {
  426. int nbox = cmd->num_cliprects;
  427. int i = 0, count, ret;
  428. if (cmd->sz & 0x3) {
  429. DRM_ERROR("alignment");
  430. return -EINVAL;
  431. }
  432. i915_kernel_lost_context(dev);
  433. count = nbox ? nbox : 1;
  434. for (i = 0; i < count; i++) {
  435. if (i < nbox) {
  436. ret = i915_emit_box(dev, cliprects, i,
  437. cmd->DR1, cmd->DR4);
  438. if (ret)
  439. return ret;
  440. }
  441. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  442. if (ret)
  443. return ret;
  444. }
  445. i915_emit_breadcrumb(dev);
  446. return 0;
  447. }
  448. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  449. drm_i915_batchbuffer_t * batch,
  450. struct drm_clip_rect *cliprects)
  451. {
  452. drm_i915_private_t *dev_priv = dev->dev_private;
  453. int nbox = batch->num_cliprects;
  454. int i = 0, count;
  455. RING_LOCALS;
  456. if ((batch->start | batch->used) & 0x7) {
  457. DRM_ERROR("alignment");
  458. return -EINVAL;
  459. }
  460. i915_kernel_lost_context(dev);
  461. count = nbox ? nbox : 1;
  462. for (i = 0; i < count; i++) {
  463. if (i < nbox) {
  464. int ret = i915_emit_box(dev, cliprects, i,
  465. batch->DR1, batch->DR4);
  466. if (ret)
  467. return ret;
  468. }
  469. if (!IS_I830(dev) && !IS_845G(dev)) {
  470. BEGIN_LP_RING(2);
  471. if (IS_I965G(dev)) {
  472. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  473. OUT_RING(batch->start);
  474. } else {
  475. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  476. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  477. }
  478. ADVANCE_LP_RING();
  479. } else {
  480. BEGIN_LP_RING(4);
  481. OUT_RING(MI_BATCH_BUFFER);
  482. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  483. OUT_RING(batch->start + batch->used - 4);
  484. OUT_RING(0);
  485. ADVANCE_LP_RING();
  486. }
  487. }
  488. i915_emit_breadcrumb(dev);
  489. return 0;
  490. }
  491. static int i915_dispatch_flip(struct drm_device * dev)
  492. {
  493. drm_i915_private_t *dev_priv = dev->dev_private;
  494. struct drm_i915_master_private *master_priv =
  495. dev->primary->master->driver_priv;
  496. RING_LOCALS;
  497. if (!master_priv->sarea_priv)
  498. return -EINVAL;
  499. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  500. __func__,
  501. dev_priv->current_page,
  502. master_priv->sarea_priv->pf_current_page);
  503. i915_kernel_lost_context(dev);
  504. BEGIN_LP_RING(2);
  505. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  506. OUT_RING(0);
  507. ADVANCE_LP_RING();
  508. BEGIN_LP_RING(6);
  509. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  510. OUT_RING(0);
  511. if (dev_priv->current_page == 0) {
  512. OUT_RING(dev_priv->back_offset);
  513. dev_priv->current_page = 1;
  514. } else {
  515. OUT_RING(dev_priv->front_offset);
  516. dev_priv->current_page = 0;
  517. }
  518. OUT_RING(0);
  519. ADVANCE_LP_RING();
  520. BEGIN_LP_RING(2);
  521. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  522. OUT_RING(0);
  523. ADVANCE_LP_RING();
  524. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  525. BEGIN_LP_RING(4);
  526. OUT_RING(MI_STORE_DWORD_INDEX);
  527. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  528. OUT_RING(dev_priv->counter);
  529. OUT_RING(0);
  530. ADVANCE_LP_RING();
  531. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  532. return 0;
  533. }
  534. static int i915_quiescent(struct drm_device * dev)
  535. {
  536. drm_i915_private_t *dev_priv = dev->dev_private;
  537. i915_kernel_lost_context(dev);
  538. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  539. }
  540. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  541. struct drm_file *file_priv)
  542. {
  543. int ret;
  544. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  545. mutex_lock(&dev->struct_mutex);
  546. ret = i915_quiescent(dev);
  547. mutex_unlock(&dev->struct_mutex);
  548. return ret;
  549. }
  550. static int i915_batchbuffer(struct drm_device *dev, void *data,
  551. struct drm_file *file_priv)
  552. {
  553. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  554. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  555. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  556. master_priv->sarea_priv;
  557. drm_i915_batchbuffer_t *batch = data;
  558. int ret;
  559. struct drm_clip_rect *cliprects = NULL;
  560. if (!dev_priv->allow_batchbuffer) {
  561. DRM_ERROR("Batchbuffer ioctl disabled\n");
  562. return -EINVAL;
  563. }
  564. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  565. batch->start, batch->used, batch->num_cliprects);
  566. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  567. if (batch->num_cliprects < 0)
  568. return -EINVAL;
  569. if (batch->num_cliprects) {
  570. cliprects = kcalloc(batch->num_cliprects,
  571. sizeof(struct drm_clip_rect),
  572. GFP_KERNEL);
  573. if (cliprects == NULL)
  574. return -ENOMEM;
  575. ret = copy_from_user(cliprects, batch->cliprects,
  576. batch->num_cliprects *
  577. sizeof(struct drm_clip_rect));
  578. if (ret != 0)
  579. goto fail_free;
  580. }
  581. mutex_lock(&dev->struct_mutex);
  582. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  583. mutex_unlock(&dev->struct_mutex);
  584. if (sarea_priv)
  585. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  586. fail_free:
  587. kfree(cliprects);
  588. return ret;
  589. }
  590. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  591. struct drm_file *file_priv)
  592. {
  593. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  594. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  595. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  596. master_priv->sarea_priv;
  597. drm_i915_cmdbuffer_t *cmdbuf = data;
  598. struct drm_clip_rect *cliprects = NULL;
  599. void *batch_data;
  600. int ret;
  601. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  602. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  603. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  604. if (cmdbuf->num_cliprects < 0)
  605. return -EINVAL;
  606. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  607. if (batch_data == NULL)
  608. return -ENOMEM;
  609. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  610. if (ret != 0)
  611. goto fail_batch_free;
  612. if (cmdbuf->num_cliprects) {
  613. cliprects = kcalloc(cmdbuf->num_cliprects,
  614. sizeof(struct drm_clip_rect), GFP_KERNEL);
  615. if (cliprects == NULL) {
  616. ret = -ENOMEM;
  617. goto fail_batch_free;
  618. }
  619. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  620. cmdbuf->num_cliprects *
  621. sizeof(struct drm_clip_rect));
  622. if (ret != 0)
  623. goto fail_clip_free;
  624. }
  625. mutex_lock(&dev->struct_mutex);
  626. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  627. mutex_unlock(&dev->struct_mutex);
  628. if (ret) {
  629. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  630. goto fail_clip_free;
  631. }
  632. if (sarea_priv)
  633. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  634. fail_clip_free:
  635. kfree(cliprects);
  636. fail_batch_free:
  637. kfree(batch_data);
  638. return ret;
  639. }
  640. static int i915_flip_bufs(struct drm_device *dev, void *data,
  641. struct drm_file *file_priv)
  642. {
  643. int ret;
  644. DRM_DEBUG_DRIVER("%s\n", __func__);
  645. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  646. mutex_lock(&dev->struct_mutex);
  647. ret = i915_dispatch_flip(dev);
  648. mutex_unlock(&dev->struct_mutex);
  649. return ret;
  650. }
  651. static int i915_getparam(struct drm_device *dev, void *data,
  652. struct drm_file *file_priv)
  653. {
  654. drm_i915_private_t *dev_priv = dev->dev_private;
  655. drm_i915_getparam_t *param = data;
  656. int value;
  657. if (!dev_priv) {
  658. DRM_ERROR("called with no initialization\n");
  659. return -EINVAL;
  660. }
  661. switch (param->param) {
  662. case I915_PARAM_IRQ_ACTIVE:
  663. value = dev->pdev->irq ? 1 : 0;
  664. break;
  665. case I915_PARAM_ALLOW_BATCHBUFFER:
  666. value = dev_priv->allow_batchbuffer ? 1 : 0;
  667. break;
  668. case I915_PARAM_LAST_DISPATCH:
  669. value = READ_BREADCRUMB(dev_priv);
  670. break;
  671. case I915_PARAM_CHIPSET_ID:
  672. value = dev->pci_device;
  673. break;
  674. case I915_PARAM_HAS_GEM:
  675. value = dev_priv->has_gem;
  676. break;
  677. case I915_PARAM_NUM_FENCES_AVAIL:
  678. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  679. break;
  680. case I915_PARAM_HAS_OVERLAY:
  681. value = dev_priv->overlay ? 1 : 0;
  682. break;
  683. case I915_PARAM_HAS_PAGEFLIPPING:
  684. value = 1;
  685. break;
  686. case I915_PARAM_HAS_EXECBUF2:
  687. /* depends on GEM */
  688. value = dev_priv->has_gem;
  689. break;
  690. default:
  691. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  692. param->param);
  693. return -EINVAL;
  694. }
  695. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  696. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  697. return -EFAULT;
  698. }
  699. return 0;
  700. }
  701. static int i915_setparam(struct drm_device *dev, void *data,
  702. struct drm_file *file_priv)
  703. {
  704. drm_i915_private_t *dev_priv = dev->dev_private;
  705. drm_i915_setparam_t *param = data;
  706. if (!dev_priv) {
  707. DRM_ERROR("called with no initialization\n");
  708. return -EINVAL;
  709. }
  710. switch (param->param) {
  711. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  712. break;
  713. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  714. dev_priv->tex_lru_log_granularity = param->value;
  715. break;
  716. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  717. dev_priv->allow_batchbuffer = param->value;
  718. break;
  719. case I915_SETPARAM_NUM_USED_FENCES:
  720. if (param->value > dev_priv->num_fence_regs ||
  721. param->value < 0)
  722. return -EINVAL;
  723. /* Userspace can use first N regs */
  724. dev_priv->fence_reg_start = param->value;
  725. break;
  726. default:
  727. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  728. param->param);
  729. return -EINVAL;
  730. }
  731. return 0;
  732. }
  733. static int i915_set_status_page(struct drm_device *dev, void *data,
  734. struct drm_file *file_priv)
  735. {
  736. drm_i915_private_t *dev_priv = dev->dev_private;
  737. drm_i915_hws_addr_t *hws = data;
  738. if (!I915_NEED_GFX_HWS(dev))
  739. return -EINVAL;
  740. if (!dev_priv) {
  741. DRM_ERROR("called with no initialization\n");
  742. return -EINVAL;
  743. }
  744. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  745. WARN(1, "tried to set status page when mode setting active\n");
  746. return 0;
  747. }
  748. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  749. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  750. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  751. dev_priv->hws_map.size = 4*1024;
  752. dev_priv->hws_map.type = 0;
  753. dev_priv->hws_map.flags = 0;
  754. dev_priv->hws_map.mtrr = 0;
  755. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  756. if (dev_priv->hws_map.handle == NULL) {
  757. i915_dma_cleanup(dev);
  758. dev_priv->status_gfx_addr = 0;
  759. DRM_ERROR("can not ioremap virtual address for"
  760. " G33 hw status page\n");
  761. return -ENOMEM;
  762. }
  763. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  764. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  765. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  766. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  767. dev_priv->status_gfx_addr);
  768. DRM_DEBUG_DRIVER("load hws at %p\n",
  769. dev_priv->hw_status_page);
  770. return 0;
  771. }
  772. static int i915_get_bridge_dev(struct drm_device *dev)
  773. {
  774. struct drm_i915_private *dev_priv = dev->dev_private;
  775. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  776. if (!dev_priv->bridge_dev) {
  777. DRM_ERROR("bridge device not found\n");
  778. return -1;
  779. }
  780. return 0;
  781. }
  782. #define MCHBAR_I915 0x44
  783. #define MCHBAR_I965 0x48
  784. #define MCHBAR_SIZE (4*4096)
  785. #define DEVEN_REG 0x54
  786. #define DEVEN_MCHBAR_EN (1 << 28)
  787. /* Allocate space for the MCH regs if needed, return nonzero on error */
  788. static int
  789. intel_alloc_mchbar_resource(struct drm_device *dev)
  790. {
  791. drm_i915_private_t *dev_priv = dev->dev_private;
  792. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  793. u32 temp_lo, temp_hi = 0;
  794. u64 mchbar_addr;
  795. int ret = 0;
  796. if (IS_I965G(dev))
  797. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  798. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  799. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  800. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  801. #ifdef CONFIG_PNP
  802. if (mchbar_addr &&
  803. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  804. ret = 0;
  805. goto out;
  806. }
  807. #endif
  808. /* Get some space for it */
  809. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  810. MCHBAR_SIZE, MCHBAR_SIZE,
  811. PCIBIOS_MIN_MEM,
  812. 0, pcibios_align_resource,
  813. dev_priv->bridge_dev);
  814. if (ret) {
  815. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  816. dev_priv->mch_res.start = 0;
  817. goto out;
  818. }
  819. if (IS_I965G(dev))
  820. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  821. upper_32_bits(dev_priv->mch_res.start));
  822. pci_write_config_dword(dev_priv->bridge_dev, reg,
  823. lower_32_bits(dev_priv->mch_res.start));
  824. out:
  825. return ret;
  826. }
  827. /* Setup MCHBAR if possible, return true if we should disable it again */
  828. static void
  829. intel_setup_mchbar(struct drm_device *dev)
  830. {
  831. drm_i915_private_t *dev_priv = dev->dev_private;
  832. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  833. u32 temp;
  834. bool enabled;
  835. dev_priv->mchbar_need_disable = false;
  836. if (IS_I915G(dev) || IS_I915GM(dev)) {
  837. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  838. enabled = !!(temp & DEVEN_MCHBAR_EN);
  839. } else {
  840. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  841. enabled = temp & 1;
  842. }
  843. /* If it's already enabled, don't have to do anything */
  844. if (enabled)
  845. return;
  846. if (intel_alloc_mchbar_resource(dev))
  847. return;
  848. dev_priv->mchbar_need_disable = true;
  849. /* Space is allocated or reserved, so enable it. */
  850. if (IS_I915G(dev) || IS_I915GM(dev)) {
  851. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  852. temp | DEVEN_MCHBAR_EN);
  853. } else {
  854. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  855. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  856. }
  857. }
  858. static void
  859. intel_teardown_mchbar(struct drm_device *dev)
  860. {
  861. drm_i915_private_t *dev_priv = dev->dev_private;
  862. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  863. u32 temp;
  864. if (dev_priv->mchbar_need_disable) {
  865. if (IS_I915G(dev) || IS_I915GM(dev)) {
  866. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  867. temp &= ~DEVEN_MCHBAR_EN;
  868. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  869. } else {
  870. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  871. temp &= ~1;
  872. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  873. }
  874. }
  875. if (dev_priv->mch_res.start)
  876. release_resource(&dev_priv->mch_res);
  877. }
  878. /**
  879. * i915_probe_agp - get AGP bootup configuration
  880. * @pdev: PCI device
  881. * @aperture_size: returns AGP aperture configured size
  882. * @preallocated_size: returns size of BIOS preallocated AGP space
  883. *
  884. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  885. * some RAM for the framebuffer at early boot. This code figures out
  886. * how much was set aside so we can use it for our own purposes.
  887. */
  888. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  889. uint32_t *preallocated_size,
  890. uint32_t *start)
  891. {
  892. struct drm_i915_private *dev_priv = dev->dev_private;
  893. u16 tmp = 0;
  894. unsigned long overhead;
  895. unsigned long stolen;
  896. /* Get the fb aperture size and "stolen" memory amount. */
  897. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  898. *aperture_size = 1024 * 1024;
  899. *preallocated_size = 1024 * 1024;
  900. switch (dev->pdev->device) {
  901. case PCI_DEVICE_ID_INTEL_82830_CGC:
  902. case PCI_DEVICE_ID_INTEL_82845G_IG:
  903. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  904. case PCI_DEVICE_ID_INTEL_82865_IG:
  905. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  906. *aperture_size *= 64;
  907. else
  908. *aperture_size *= 128;
  909. break;
  910. default:
  911. /* 9xx supports large sizes, just look at the length */
  912. *aperture_size = pci_resource_len(dev->pdev, 2);
  913. break;
  914. }
  915. /*
  916. * Some of the preallocated space is taken by the GTT
  917. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  918. */
  919. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  920. overhead = 4096;
  921. else
  922. overhead = (*aperture_size / 1024) + 4096;
  923. if (IS_GEN6(dev)) {
  924. /* SNB has memory control reg at 0x50.w */
  925. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  926. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  927. case INTEL_855_GMCH_GMS_DISABLED:
  928. DRM_ERROR("video memory is disabled\n");
  929. return -1;
  930. case SNB_GMCH_GMS_STOLEN_32M:
  931. stolen = 32 * 1024 * 1024;
  932. break;
  933. case SNB_GMCH_GMS_STOLEN_64M:
  934. stolen = 64 * 1024 * 1024;
  935. break;
  936. case SNB_GMCH_GMS_STOLEN_96M:
  937. stolen = 96 * 1024 * 1024;
  938. break;
  939. case SNB_GMCH_GMS_STOLEN_128M:
  940. stolen = 128 * 1024 * 1024;
  941. break;
  942. case SNB_GMCH_GMS_STOLEN_160M:
  943. stolen = 160 * 1024 * 1024;
  944. break;
  945. case SNB_GMCH_GMS_STOLEN_192M:
  946. stolen = 192 * 1024 * 1024;
  947. break;
  948. case SNB_GMCH_GMS_STOLEN_224M:
  949. stolen = 224 * 1024 * 1024;
  950. break;
  951. case SNB_GMCH_GMS_STOLEN_256M:
  952. stolen = 256 * 1024 * 1024;
  953. break;
  954. case SNB_GMCH_GMS_STOLEN_288M:
  955. stolen = 288 * 1024 * 1024;
  956. break;
  957. case SNB_GMCH_GMS_STOLEN_320M:
  958. stolen = 320 * 1024 * 1024;
  959. break;
  960. case SNB_GMCH_GMS_STOLEN_352M:
  961. stolen = 352 * 1024 * 1024;
  962. break;
  963. case SNB_GMCH_GMS_STOLEN_384M:
  964. stolen = 384 * 1024 * 1024;
  965. break;
  966. case SNB_GMCH_GMS_STOLEN_416M:
  967. stolen = 416 * 1024 * 1024;
  968. break;
  969. case SNB_GMCH_GMS_STOLEN_448M:
  970. stolen = 448 * 1024 * 1024;
  971. break;
  972. case SNB_GMCH_GMS_STOLEN_480M:
  973. stolen = 480 * 1024 * 1024;
  974. break;
  975. case SNB_GMCH_GMS_STOLEN_512M:
  976. stolen = 512 * 1024 * 1024;
  977. break;
  978. default:
  979. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  980. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  981. return -1;
  982. }
  983. } else {
  984. switch (tmp & INTEL_GMCH_GMS_MASK) {
  985. case INTEL_855_GMCH_GMS_DISABLED:
  986. DRM_ERROR("video memory is disabled\n");
  987. return -1;
  988. case INTEL_855_GMCH_GMS_STOLEN_1M:
  989. stolen = 1 * 1024 * 1024;
  990. break;
  991. case INTEL_855_GMCH_GMS_STOLEN_4M:
  992. stolen = 4 * 1024 * 1024;
  993. break;
  994. case INTEL_855_GMCH_GMS_STOLEN_8M:
  995. stolen = 8 * 1024 * 1024;
  996. break;
  997. case INTEL_855_GMCH_GMS_STOLEN_16M:
  998. stolen = 16 * 1024 * 1024;
  999. break;
  1000. case INTEL_855_GMCH_GMS_STOLEN_32M:
  1001. stolen = 32 * 1024 * 1024;
  1002. break;
  1003. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  1004. stolen = 48 * 1024 * 1024;
  1005. break;
  1006. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  1007. stolen = 64 * 1024 * 1024;
  1008. break;
  1009. case INTEL_GMCH_GMS_STOLEN_128M:
  1010. stolen = 128 * 1024 * 1024;
  1011. break;
  1012. case INTEL_GMCH_GMS_STOLEN_256M:
  1013. stolen = 256 * 1024 * 1024;
  1014. break;
  1015. case INTEL_GMCH_GMS_STOLEN_96M:
  1016. stolen = 96 * 1024 * 1024;
  1017. break;
  1018. case INTEL_GMCH_GMS_STOLEN_160M:
  1019. stolen = 160 * 1024 * 1024;
  1020. break;
  1021. case INTEL_GMCH_GMS_STOLEN_224M:
  1022. stolen = 224 * 1024 * 1024;
  1023. break;
  1024. case INTEL_GMCH_GMS_STOLEN_352M:
  1025. stolen = 352 * 1024 * 1024;
  1026. break;
  1027. default:
  1028. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  1029. tmp & INTEL_GMCH_GMS_MASK);
  1030. return -1;
  1031. }
  1032. }
  1033. *preallocated_size = stolen - overhead;
  1034. *start = overhead;
  1035. return 0;
  1036. }
  1037. #define PTE_ADDRESS_MASK 0xfffff000
  1038. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  1039. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  1040. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  1041. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  1042. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  1043. #define PTE_VALID (1 << 0)
  1044. /**
  1045. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  1046. * @dev: drm device
  1047. * @gtt_addr: address to translate
  1048. *
  1049. * Some chip functions require allocations from stolen space but need the
  1050. * physical address of the memory in question. We use this routine
  1051. * to get a physical address suitable for register programming from a given
  1052. * GTT address.
  1053. */
  1054. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  1055. unsigned long gtt_addr)
  1056. {
  1057. unsigned long *gtt;
  1058. unsigned long entry, phys;
  1059. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  1060. int gtt_offset, gtt_size;
  1061. if (IS_I965G(dev)) {
  1062. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1063. gtt_offset = 2*1024*1024;
  1064. gtt_size = 2*1024*1024;
  1065. } else {
  1066. gtt_offset = 512*1024;
  1067. gtt_size = 512*1024;
  1068. }
  1069. } else {
  1070. gtt_bar = 3;
  1071. gtt_offset = 0;
  1072. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1073. }
  1074. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1075. gtt_size);
  1076. if (!gtt) {
  1077. DRM_ERROR("ioremap of GTT failed\n");
  1078. return 0;
  1079. }
  1080. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1081. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1082. /* Mask out these reserved bits on this hardware. */
  1083. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1084. IS_I945G(dev) || IS_I945GM(dev)) {
  1085. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1086. }
  1087. /* If it's not a mapping type we know, then bail. */
  1088. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1089. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1090. iounmap(gtt);
  1091. return 0;
  1092. }
  1093. if (!(entry & PTE_VALID)) {
  1094. DRM_ERROR("bad GTT entry in stolen space\n");
  1095. iounmap(gtt);
  1096. return 0;
  1097. }
  1098. iounmap(gtt);
  1099. phys =(entry & PTE_ADDRESS_MASK) |
  1100. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1101. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1102. return phys;
  1103. }
  1104. static void i915_warn_stolen(struct drm_device *dev)
  1105. {
  1106. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1107. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1108. }
  1109. static void i915_setup_compression(struct drm_device *dev, int size)
  1110. {
  1111. struct drm_i915_private *dev_priv = dev->dev_private;
  1112. struct drm_mm_node *compressed_fb, *compressed_llb;
  1113. unsigned long cfb_base;
  1114. unsigned long ll_base = 0;
  1115. /* Leave 1M for line length buffer & misc. */
  1116. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1117. if (!compressed_fb) {
  1118. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1119. i915_warn_stolen(dev);
  1120. return;
  1121. }
  1122. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1123. if (!compressed_fb) {
  1124. i915_warn_stolen(dev);
  1125. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1126. return;
  1127. }
  1128. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1129. if (!cfb_base) {
  1130. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1131. drm_mm_put_block(compressed_fb);
  1132. }
  1133. if (!IS_GM45(dev)) {
  1134. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1135. 4096, 0);
  1136. if (!compressed_llb) {
  1137. i915_warn_stolen(dev);
  1138. return;
  1139. }
  1140. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1141. if (!compressed_llb) {
  1142. i915_warn_stolen(dev);
  1143. return;
  1144. }
  1145. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1146. if (!ll_base) {
  1147. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1148. drm_mm_put_block(compressed_fb);
  1149. drm_mm_put_block(compressed_llb);
  1150. }
  1151. }
  1152. dev_priv->cfb_size = size;
  1153. if (IS_GM45(dev)) {
  1154. g4x_disable_fbc(dev);
  1155. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1156. } else {
  1157. i8xx_disable_fbc(dev);
  1158. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1159. I915_WRITE(FBC_LL_BASE, ll_base);
  1160. }
  1161. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1162. ll_base, size >> 20);
  1163. }
  1164. /* true = enable decode, false = disable decoder */
  1165. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1166. {
  1167. struct drm_device *dev = cookie;
  1168. intel_modeset_vga_set_state(dev, state);
  1169. if (state)
  1170. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1171. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1172. else
  1173. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1174. }
  1175. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1176. {
  1177. struct drm_device *dev = pci_get_drvdata(pdev);
  1178. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1179. if (state == VGA_SWITCHEROO_ON) {
  1180. printk(KERN_INFO "i915: switched off\n");
  1181. /* i915 resume handler doesn't set to D0 */
  1182. pci_set_power_state(dev->pdev, PCI_D0);
  1183. i915_resume(dev);
  1184. } else {
  1185. printk(KERN_ERR "i915: switched off\n");
  1186. i915_suspend(dev, pmm);
  1187. }
  1188. }
  1189. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1190. {
  1191. struct drm_device *dev = pci_get_drvdata(pdev);
  1192. bool can_switch;
  1193. spin_lock(&dev->count_lock);
  1194. can_switch = (dev->open_count == 0);
  1195. spin_unlock(&dev->count_lock);
  1196. return can_switch;
  1197. }
  1198. static int i915_load_modeset_init(struct drm_device *dev,
  1199. unsigned long prealloc_start,
  1200. unsigned long prealloc_size,
  1201. unsigned long agp_size)
  1202. {
  1203. struct drm_i915_private *dev_priv = dev->dev_private;
  1204. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1205. int ret = 0;
  1206. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1207. 0xff000000;
  1208. /* Basic memrange allocator for stolen space (aka vram) */
  1209. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1210. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1211. /* We're off and running w/KMS */
  1212. dev_priv->mm.suspended = 0;
  1213. /* Let GEM Manage from end of prealloc space to end of aperture.
  1214. *
  1215. * However, leave one page at the end still bound to the scratch page.
  1216. * There are a number of places where the hardware apparently
  1217. * prefetches past the end of the object, and we've seen multiple
  1218. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1219. * at the last page of the aperture. One page should be enough to
  1220. * keep any prefetching inside of the aperture.
  1221. */
  1222. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1223. mutex_lock(&dev->struct_mutex);
  1224. ret = i915_gem_init_ringbuffer(dev);
  1225. mutex_unlock(&dev->struct_mutex);
  1226. if (ret)
  1227. goto out;
  1228. /* Try to set up FBC with a reasonable compressed buffer size */
  1229. if (I915_HAS_FBC(dev) && i915_powersave) {
  1230. int cfb_size;
  1231. /* Try to get an 8M buffer... */
  1232. if (prealloc_size > (9*1024*1024))
  1233. cfb_size = 8*1024*1024;
  1234. else /* fall back to 7/8 of the stolen space */
  1235. cfb_size = prealloc_size * 7 / 8;
  1236. i915_setup_compression(dev, cfb_size);
  1237. }
  1238. /* Allow hardware batchbuffers unless told otherwise.
  1239. */
  1240. dev_priv->allow_batchbuffer = 1;
  1241. ret = intel_init_bios(dev);
  1242. if (ret)
  1243. DRM_INFO("failed to find VBIOS tables\n");
  1244. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1245. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1246. if (ret)
  1247. goto destroy_ringbuffer;
  1248. ret = vga_switcheroo_register_client(dev->pdev,
  1249. i915_switcheroo_set_state,
  1250. i915_switcheroo_can_switch);
  1251. if (ret)
  1252. goto destroy_ringbuffer;
  1253. intel_modeset_init(dev);
  1254. ret = drm_irq_install(dev);
  1255. if (ret)
  1256. goto destroy_ringbuffer;
  1257. /* Always safe in the mode setting case. */
  1258. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1259. dev->vblank_disable_allowed = 1;
  1260. /*
  1261. * Initialize the hardware status page IRQ location.
  1262. */
  1263. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1264. drm_helper_initial_config(dev);
  1265. return 0;
  1266. destroy_ringbuffer:
  1267. mutex_lock(&dev->struct_mutex);
  1268. i915_gem_cleanup_ringbuffer(dev);
  1269. mutex_unlock(&dev->struct_mutex);
  1270. out:
  1271. return ret;
  1272. }
  1273. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1274. {
  1275. struct drm_i915_master_private *master_priv;
  1276. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1277. if (!master_priv)
  1278. return -ENOMEM;
  1279. master->driver_priv = master_priv;
  1280. return 0;
  1281. }
  1282. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1283. {
  1284. struct drm_i915_master_private *master_priv = master->driver_priv;
  1285. if (!master_priv)
  1286. return;
  1287. kfree(master_priv);
  1288. master->driver_priv = NULL;
  1289. }
  1290. static void i915_get_mem_freq(struct drm_device *dev)
  1291. {
  1292. drm_i915_private_t *dev_priv = dev->dev_private;
  1293. u32 tmp;
  1294. if (!IS_PINEVIEW(dev))
  1295. return;
  1296. tmp = I915_READ(CLKCFG);
  1297. switch (tmp & CLKCFG_FSB_MASK) {
  1298. case CLKCFG_FSB_533:
  1299. dev_priv->fsb_freq = 533; /* 133*4 */
  1300. break;
  1301. case CLKCFG_FSB_800:
  1302. dev_priv->fsb_freq = 800; /* 200*4 */
  1303. break;
  1304. case CLKCFG_FSB_667:
  1305. dev_priv->fsb_freq = 667; /* 167*4 */
  1306. break;
  1307. case CLKCFG_FSB_400:
  1308. dev_priv->fsb_freq = 400; /* 100*4 */
  1309. break;
  1310. }
  1311. switch (tmp & CLKCFG_MEM_MASK) {
  1312. case CLKCFG_MEM_533:
  1313. dev_priv->mem_freq = 533;
  1314. break;
  1315. case CLKCFG_MEM_667:
  1316. dev_priv->mem_freq = 667;
  1317. break;
  1318. case CLKCFG_MEM_800:
  1319. dev_priv->mem_freq = 800;
  1320. break;
  1321. }
  1322. }
  1323. /**
  1324. * i915_driver_load - setup chip and create an initial config
  1325. * @dev: DRM device
  1326. * @flags: startup flags
  1327. *
  1328. * The driver load routine has to do several things:
  1329. * - drive output discovery via intel_modeset_init()
  1330. * - initialize the memory manager
  1331. * - allocate initial config memory
  1332. * - setup the DRM framebuffer with the allocated memory
  1333. */
  1334. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1335. {
  1336. struct drm_i915_private *dev_priv = dev->dev_private;
  1337. resource_size_t base, size;
  1338. int ret = 0, mmio_bar;
  1339. uint32_t agp_size, prealloc_size, prealloc_start;
  1340. /* i915 has 4 more counters */
  1341. dev->counters += 4;
  1342. dev->types[6] = _DRM_STAT_IRQ;
  1343. dev->types[7] = _DRM_STAT_PRIMARY;
  1344. dev->types[8] = _DRM_STAT_SECONDARY;
  1345. dev->types[9] = _DRM_STAT_DMA;
  1346. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1347. if (dev_priv == NULL)
  1348. return -ENOMEM;
  1349. dev->dev_private = (void *)dev_priv;
  1350. dev_priv->dev = dev;
  1351. dev_priv->info = (struct intel_device_info *) flags;
  1352. /* Add register map (needed for suspend/resume) */
  1353. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1354. base = drm_get_resource_start(dev, mmio_bar);
  1355. size = drm_get_resource_len(dev, mmio_bar);
  1356. if (i915_get_bridge_dev(dev)) {
  1357. ret = -EIO;
  1358. goto free_priv;
  1359. }
  1360. dev_priv->regs = ioremap(base, size);
  1361. if (!dev_priv->regs) {
  1362. DRM_ERROR("failed to map registers\n");
  1363. ret = -EIO;
  1364. goto put_bridge;
  1365. }
  1366. dev_priv->mm.gtt_mapping =
  1367. io_mapping_create_wc(dev->agp->base,
  1368. dev->agp->agp_info.aper_size * 1024*1024);
  1369. if (dev_priv->mm.gtt_mapping == NULL) {
  1370. ret = -EIO;
  1371. goto out_rmmap;
  1372. }
  1373. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1374. * one would think, because the kernel disables PAT on first
  1375. * generation Core chips because WC PAT gets overridden by a UC
  1376. * MTRR if present. Even if a UC MTRR isn't present.
  1377. */
  1378. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1379. dev->agp->agp_info.aper_size *
  1380. 1024 * 1024,
  1381. MTRR_TYPE_WRCOMB, 1);
  1382. if (dev_priv->mm.gtt_mtrr < 0) {
  1383. DRM_INFO("MTRR allocation failed. Graphics "
  1384. "performance may suffer.\n");
  1385. }
  1386. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1387. if (ret)
  1388. goto out_iomapfree;
  1389. dev_priv->wq = create_singlethread_workqueue("i915");
  1390. if (dev_priv->wq == NULL) {
  1391. DRM_ERROR("Failed to create our workqueue.\n");
  1392. ret = -ENOMEM;
  1393. goto out_iomapfree;
  1394. }
  1395. /* enable GEM by default */
  1396. dev_priv->has_gem = 1;
  1397. if (prealloc_size > agp_size * 3 / 4) {
  1398. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1399. "memory stolen.\n",
  1400. prealloc_size / 1024, agp_size / 1024);
  1401. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1402. "updating the BIOS to fix).\n");
  1403. dev_priv->has_gem = 0;
  1404. }
  1405. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1406. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1407. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1408. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1409. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1410. }
  1411. /* Try to make sure MCHBAR is enabled before poking at it */
  1412. intel_setup_mchbar(dev);
  1413. i915_gem_load(dev);
  1414. /* Init HWS */
  1415. if (!I915_NEED_GFX_HWS(dev)) {
  1416. ret = i915_init_phys_hws(dev);
  1417. if (ret != 0)
  1418. goto out_workqueue_free;
  1419. }
  1420. i915_get_mem_freq(dev);
  1421. /* On the 945G/GM, the chipset reports the MSI capability on the
  1422. * integrated graphics even though the support isn't actually there
  1423. * according to the published specs. It doesn't appear to function
  1424. * correctly in testing on 945G.
  1425. * This may be a side effect of MSI having been made available for PEG
  1426. * and the registers being closely associated.
  1427. *
  1428. * According to chipset errata, on the 965GM, MSI interrupts may
  1429. * be lost or delayed, but we use them anyways to avoid
  1430. * stuck interrupts on some machines.
  1431. */
  1432. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1433. pci_enable_msi(dev->pdev);
  1434. spin_lock_init(&dev_priv->user_irq_lock);
  1435. spin_lock_init(&dev_priv->error_lock);
  1436. dev_priv->user_irq_refcount = 0;
  1437. dev_priv->trace_irq_seqno = 0;
  1438. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1439. if (ret) {
  1440. (void) i915_driver_unload(dev);
  1441. return ret;
  1442. }
  1443. /* Start out suspended */
  1444. dev_priv->mm.suspended = 1;
  1445. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1446. ret = i915_load_modeset_init(dev, prealloc_start,
  1447. prealloc_size, agp_size);
  1448. if (ret < 0) {
  1449. DRM_ERROR("failed to init modeset\n");
  1450. goto out_workqueue_free;
  1451. }
  1452. }
  1453. /* Must be done after probing outputs */
  1454. intel_opregion_init(dev, 0);
  1455. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1456. (unsigned long) dev);
  1457. return 0;
  1458. out_workqueue_free:
  1459. destroy_workqueue(dev_priv->wq);
  1460. out_iomapfree:
  1461. io_mapping_free(dev_priv->mm.gtt_mapping);
  1462. out_rmmap:
  1463. iounmap(dev_priv->regs);
  1464. put_bridge:
  1465. pci_dev_put(dev_priv->bridge_dev);
  1466. free_priv:
  1467. kfree(dev_priv);
  1468. return ret;
  1469. }
  1470. int i915_driver_unload(struct drm_device *dev)
  1471. {
  1472. struct drm_i915_private *dev_priv = dev->dev_private;
  1473. i915_destroy_error_state(dev);
  1474. destroy_workqueue(dev_priv->wq);
  1475. del_timer_sync(&dev_priv->hangcheck_timer);
  1476. io_mapping_free(dev_priv->mm.gtt_mapping);
  1477. if (dev_priv->mm.gtt_mtrr >= 0) {
  1478. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1479. dev->agp->agp_info.aper_size * 1024 * 1024);
  1480. dev_priv->mm.gtt_mtrr = -1;
  1481. }
  1482. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1483. /*
  1484. * free the memory space allocated for the child device
  1485. * config parsed from VBT
  1486. */
  1487. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1488. kfree(dev_priv->child_dev);
  1489. dev_priv->child_dev = NULL;
  1490. dev_priv->child_dev_num = 0;
  1491. }
  1492. drm_irq_uninstall(dev);
  1493. vga_switcheroo_unregister_client(dev->pdev);
  1494. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1495. }
  1496. if (dev->pdev->msi_enabled)
  1497. pci_disable_msi(dev->pdev);
  1498. if (dev_priv->regs != NULL)
  1499. iounmap(dev_priv->regs);
  1500. intel_opregion_free(dev, 0);
  1501. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1502. intel_modeset_cleanup(dev);
  1503. i915_gem_free_all_phys_object(dev);
  1504. mutex_lock(&dev->struct_mutex);
  1505. i915_gem_cleanup_ringbuffer(dev);
  1506. mutex_unlock(&dev->struct_mutex);
  1507. drm_mm_takedown(&dev_priv->vram);
  1508. i915_gem_lastclose(dev);
  1509. intel_cleanup_overlay(dev);
  1510. }
  1511. intel_teardown_mchbar(dev);
  1512. pci_dev_put(dev_priv->bridge_dev);
  1513. kfree(dev->dev_private);
  1514. return 0;
  1515. }
  1516. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1517. {
  1518. struct drm_i915_file_private *i915_file_priv;
  1519. DRM_DEBUG_DRIVER("\n");
  1520. i915_file_priv = (struct drm_i915_file_private *)
  1521. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1522. if (!i915_file_priv)
  1523. return -ENOMEM;
  1524. file_priv->driver_priv = i915_file_priv;
  1525. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1526. return 0;
  1527. }
  1528. /**
  1529. * i915_driver_lastclose - clean up after all DRM clients have exited
  1530. * @dev: DRM device
  1531. *
  1532. * Take care of cleaning up after all DRM clients have exited. In the
  1533. * mode setting case, we want to restore the kernel's initial mode (just
  1534. * in case the last client left us in a bad state).
  1535. *
  1536. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1537. * and DMA structures, since the kernel won't be using them, and clea
  1538. * up any GEM state.
  1539. */
  1540. void i915_driver_lastclose(struct drm_device * dev)
  1541. {
  1542. drm_i915_private_t *dev_priv = dev->dev_private;
  1543. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1544. drm_fb_helper_restore();
  1545. vga_switcheroo_process_delayed_switch();
  1546. return;
  1547. }
  1548. i915_gem_lastclose(dev);
  1549. if (dev_priv->agp_heap)
  1550. i915_mem_takedown(&(dev_priv->agp_heap));
  1551. i915_dma_cleanup(dev);
  1552. }
  1553. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1554. {
  1555. drm_i915_private_t *dev_priv = dev->dev_private;
  1556. i915_gem_release(dev, file_priv);
  1557. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1558. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1559. }
  1560. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1561. {
  1562. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1563. kfree(i915_file_priv);
  1564. }
  1565. struct drm_ioctl_desc i915_ioctls[] = {
  1566. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1567. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1568. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1569. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1570. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1571. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1572. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1573. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1574. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1575. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1576. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1577. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1578. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1579. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1580. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1581. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1582. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1583. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1584. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1585. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH),
  1586. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1587. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1588. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1589. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1590. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1591. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1592. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1593. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1594. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1595. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1596. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1597. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1598. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1599. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1600. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1601. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1602. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
  1603. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, 0),
  1604. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
  1605. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
  1606. };
  1607. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1608. /**
  1609. * Determine if the device really is AGP or not.
  1610. *
  1611. * All Intel graphics chipsets are treated as AGP, even if they are really
  1612. * PCI-e.
  1613. *
  1614. * \param dev The device to be tested.
  1615. *
  1616. * \returns
  1617. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1618. */
  1619. int i915_driver_device_is_agp(struct drm_device * dev)
  1620. {
  1621. return 1;
  1622. }