mpc85xx_edac.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084
  1. /*
  2. * Freescale MPC85xx Memory Controller kenel module
  3. *
  4. * Author: Dave Jiang <djiang@mvista.com>
  5. *
  6. * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/slab.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/ctype.h>
  17. #include <linux/io.h>
  18. #include <linux/mod_devicetable.h>
  19. #include <linux/edac.h>
  20. #include <linux/smp.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/of_device.h>
  23. #include "edac_module.h"
  24. #include "edac_core.h"
  25. #include "mpc85xx_edac.h"
  26. static int edac_dev_idx;
  27. #ifdef CONFIG_PCI
  28. static int edac_pci_idx;
  29. #endif
  30. static int edac_mc_idx;
  31. static u32 orig_ddr_err_disable;
  32. static u32 orig_ddr_err_sbe;
  33. /*
  34. * PCI Err defines
  35. */
  36. #ifdef CONFIG_PCI
  37. static u32 orig_pci_err_cap_dr;
  38. static u32 orig_pci_err_en;
  39. #endif
  40. static u32 orig_l2_err_disable;
  41. #ifdef CONFIG_MPC85xx
  42. static u32 orig_hid1[2];
  43. #endif
  44. /************************ MC SYSFS parts ***********************************/
  45. static ssize_t mpc85xx_mc_inject_data_hi_show(struct mem_ctl_info *mci,
  46. char *data)
  47. {
  48. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  49. return sprintf(data, "0x%08x",
  50. in_be32(pdata->mc_vbase +
  51. MPC85XX_MC_DATA_ERR_INJECT_HI));
  52. }
  53. static ssize_t mpc85xx_mc_inject_data_lo_show(struct mem_ctl_info *mci,
  54. char *data)
  55. {
  56. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  57. return sprintf(data, "0x%08x",
  58. in_be32(pdata->mc_vbase +
  59. MPC85XX_MC_DATA_ERR_INJECT_LO));
  60. }
  61. static ssize_t mpc85xx_mc_inject_ctrl_show(struct mem_ctl_info *mci, char *data)
  62. {
  63. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  64. return sprintf(data, "0x%08x",
  65. in_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT));
  66. }
  67. static ssize_t mpc85xx_mc_inject_data_hi_store(struct mem_ctl_info *mci,
  68. const char *data, size_t count)
  69. {
  70. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  71. if (isdigit(*data)) {
  72. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_HI,
  73. simple_strtoul(data, NULL, 0));
  74. return count;
  75. }
  76. return 0;
  77. }
  78. static ssize_t mpc85xx_mc_inject_data_lo_store(struct mem_ctl_info *mci,
  79. const char *data, size_t count)
  80. {
  81. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  82. if (isdigit(*data)) {
  83. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_LO,
  84. simple_strtoul(data, NULL, 0));
  85. return count;
  86. }
  87. return 0;
  88. }
  89. static ssize_t mpc85xx_mc_inject_ctrl_store(struct mem_ctl_info *mci,
  90. const char *data, size_t count)
  91. {
  92. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  93. if (isdigit(*data)) {
  94. out_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT,
  95. simple_strtoul(data, NULL, 0));
  96. return count;
  97. }
  98. return 0;
  99. }
  100. static struct mcidev_sysfs_attribute mpc85xx_mc_sysfs_attributes[] = {
  101. {
  102. .attr = {
  103. .name = "inject_data_hi",
  104. .mode = (S_IRUGO | S_IWUSR)
  105. },
  106. .show = mpc85xx_mc_inject_data_hi_show,
  107. .store = mpc85xx_mc_inject_data_hi_store},
  108. {
  109. .attr = {
  110. .name = "inject_data_lo",
  111. .mode = (S_IRUGO | S_IWUSR)
  112. },
  113. .show = mpc85xx_mc_inject_data_lo_show,
  114. .store = mpc85xx_mc_inject_data_lo_store},
  115. {
  116. .attr = {
  117. .name = "inject_ctrl",
  118. .mode = (S_IRUGO | S_IWUSR)
  119. },
  120. .show = mpc85xx_mc_inject_ctrl_show,
  121. .store = mpc85xx_mc_inject_ctrl_store},
  122. /* End of list */
  123. {
  124. .attr = {.name = NULL}
  125. }
  126. };
  127. static void mpc85xx_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
  128. {
  129. mci->mc_driver_sysfs_attributes = mpc85xx_mc_sysfs_attributes;
  130. }
  131. /**************************** PCI Err device ***************************/
  132. #ifdef CONFIG_PCI
  133. static void mpc85xx_pci_check(struct edac_pci_ctl_info *pci)
  134. {
  135. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  136. u32 err_detect;
  137. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  138. /* master aborts can happen during PCI config cycles */
  139. if (!(err_detect & ~(PCI_EDE_MULTI_ERR | PCI_EDE_MST_ABRT))) {
  140. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  141. return;
  142. }
  143. printk(KERN_ERR "PCI error(s) detected\n");
  144. printk(KERN_ERR "PCI/X ERR_DR register: %#08x\n", err_detect);
  145. printk(KERN_ERR "PCI/X ERR_ATTRIB register: %#08x\n",
  146. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ATTRIB));
  147. printk(KERN_ERR "PCI/X ERR_ADDR register: %#08x\n",
  148. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR));
  149. printk(KERN_ERR "PCI/X ERR_EXT_ADDR register: %#08x\n",
  150. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EXT_ADDR));
  151. printk(KERN_ERR "PCI/X ERR_DL register: %#08x\n",
  152. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DL));
  153. printk(KERN_ERR "PCI/X ERR_DH register: %#08x\n",
  154. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DH));
  155. /* clear error bits */
  156. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  157. if (err_detect & PCI_EDE_PERR_MASK)
  158. edac_pci_handle_pe(pci, pci->ctl_name);
  159. if ((err_detect & ~PCI_EDE_MULTI_ERR) & ~PCI_EDE_PERR_MASK)
  160. edac_pci_handle_npe(pci, pci->ctl_name);
  161. }
  162. static irqreturn_t mpc85xx_pci_isr(int irq, void *dev_id)
  163. {
  164. struct edac_pci_ctl_info *pci = dev_id;
  165. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  166. u32 err_detect;
  167. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  168. if (!err_detect)
  169. return IRQ_NONE;
  170. mpc85xx_pci_check(pci);
  171. return IRQ_HANDLED;
  172. }
  173. static int __devinit mpc85xx_pci_err_probe(struct of_device *op,
  174. const struct of_device_id *match)
  175. {
  176. struct edac_pci_ctl_info *pci;
  177. struct mpc85xx_pci_pdata *pdata;
  178. struct resource r;
  179. int res = 0;
  180. if (!devres_open_group(&op->dev, mpc85xx_pci_err_probe, GFP_KERNEL))
  181. return -ENOMEM;
  182. pci = edac_pci_alloc_ctl_info(sizeof(*pdata), "mpc85xx_pci_err");
  183. if (!pci)
  184. return -ENOMEM;
  185. pdata = pci->pvt_info;
  186. pdata->name = "mpc85xx_pci_err";
  187. pdata->irq = NO_IRQ;
  188. dev_set_drvdata(&op->dev, pci);
  189. pci->dev = &op->dev;
  190. pci->mod_name = EDAC_MOD_STR;
  191. pci->ctl_name = pdata->name;
  192. pci->dev_name = dev_name(&op->dev);
  193. if (edac_op_state == EDAC_OPSTATE_POLL)
  194. pci->edac_check = mpc85xx_pci_check;
  195. pdata->edac_idx = edac_pci_idx++;
  196. res = of_address_to_resource(op->node, 0, &r);
  197. if (res) {
  198. printk(KERN_ERR "%s: Unable to get resource for "
  199. "PCI err regs\n", __func__);
  200. goto err;
  201. }
  202. /* we only need the error registers */
  203. r.start += 0xe00;
  204. if (!devm_request_mem_region(&op->dev, r.start,
  205. r.end - r.start + 1, pdata->name)) {
  206. printk(KERN_ERR "%s: Error while requesting mem region\n",
  207. __func__);
  208. res = -EBUSY;
  209. goto err;
  210. }
  211. pdata->pci_vbase = devm_ioremap(&op->dev, r.start,
  212. r.end - r.start + 1);
  213. if (!pdata->pci_vbase) {
  214. printk(KERN_ERR "%s: Unable to setup PCI err regs\n", __func__);
  215. res = -ENOMEM;
  216. goto err;
  217. }
  218. orig_pci_err_cap_dr =
  219. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR);
  220. /* PCI master abort is expected during config cycles */
  221. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR, 0x40);
  222. orig_pci_err_en = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN);
  223. /* disable master abort reporting */
  224. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, ~0x40);
  225. /* clear error bits */
  226. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, ~0);
  227. if (edac_pci_add_device(pci, pdata->edac_idx) > 0) {
  228. debugf3("%s(): failed edac_pci_add_device()\n", __func__);
  229. goto err;
  230. }
  231. if (edac_op_state == EDAC_OPSTATE_INT) {
  232. pdata->irq = irq_of_parse_and_map(op->node, 0);
  233. res = devm_request_irq(&op->dev, pdata->irq,
  234. mpc85xx_pci_isr, IRQF_DISABLED,
  235. "[EDAC] PCI err", pci);
  236. if (res < 0) {
  237. printk(KERN_ERR
  238. "%s: Unable to requiest irq %d for "
  239. "MPC85xx PCI err\n", __func__, pdata->irq);
  240. irq_dispose_mapping(pdata->irq);
  241. res = -ENODEV;
  242. goto err2;
  243. }
  244. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for PCI Err\n",
  245. pdata->irq);
  246. }
  247. devres_remove_group(&op->dev, mpc85xx_pci_err_probe);
  248. debugf3("%s(): success\n", __func__);
  249. printk(KERN_INFO EDAC_MOD_STR " PCI err registered\n");
  250. return 0;
  251. err2:
  252. edac_pci_del_device(&op->dev);
  253. err:
  254. edac_pci_free_ctl_info(pci);
  255. devres_release_group(&op->dev, mpc85xx_pci_err_probe);
  256. return res;
  257. }
  258. static int mpc85xx_pci_err_remove(struct of_device *op)
  259. {
  260. struct edac_pci_ctl_info *pci = dev_get_drvdata(&op->dev);
  261. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  262. debugf0("%s()\n", __func__);
  263. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR,
  264. orig_pci_err_cap_dr);
  265. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, orig_pci_err_en);
  266. edac_pci_del_device(pci->dev);
  267. if (edac_op_state == EDAC_OPSTATE_INT)
  268. irq_dispose_mapping(pdata->irq);
  269. edac_pci_free_ctl_info(pci);
  270. return 0;
  271. }
  272. static struct of_device_id mpc85xx_pci_err_of_match[] = {
  273. {
  274. .compatible = "fsl,mpc8540-pcix",
  275. },
  276. {
  277. .compatible = "fsl,mpc8540-pci",
  278. },
  279. {},
  280. };
  281. static struct of_platform_driver mpc85xx_pci_err_driver = {
  282. .owner = THIS_MODULE,
  283. .name = "mpc85xx_pci_err",
  284. .match_table = mpc85xx_pci_err_of_match,
  285. .probe = mpc85xx_pci_err_probe,
  286. .remove = __devexit_p(mpc85xx_pci_err_remove),
  287. .driver = {
  288. .name = "mpc85xx_pci_err",
  289. .owner = THIS_MODULE,
  290. },
  291. };
  292. #endif /* CONFIG_PCI */
  293. /**************************** L2 Err device ***************************/
  294. /************************ L2 SYSFS parts ***********************************/
  295. static ssize_t mpc85xx_l2_inject_data_hi_show(struct edac_device_ctl_info
  296. *edac_dev, char *data)
  297. {
  298. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  299. return sprintf(data, "0x%08x",
  300. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI));
  301. }
  302. static ssize_t mpc85xx_l2_inject_data_lo_show(struct edac_device_ctl_info
  303. *edac_dev, char *data)
  304. {
  305. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  306. return sprintf(data, "0x%08x",
  307. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO));
  308. }
  309. static ssize_t mpc85xx_l2_inject_ctrl_show(struct edac_device_ctl_info
  310. *edac_dev, char *data)
  311. {
  312. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  313. return sprintf(data, "0x%08x",
  314. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL));
  315. }
  316. static ssize_t mpc85xx_l2_inject_data_hi_store(struct edac_device_ctl_info
  317. *edac_dev, const char *data,
  318. size_t count)
  319. {
  320. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  321. if (isdigit(*data)) {
  322. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI,
  323. simple_strtoul(data, NULL, 0));
  324. return count;
  325. }
  326. return 0;
  327. }
  328. static ssize_t mpc85xx_l2_inject_data_lo_store(struct edac_device_ctl_info
  329. *edac_dev, const char *data,
  330. size_t count)
  331. {
  332. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  333. if (isdigit(*data)) {
  334. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO,
  335. simple_strtoul(data, NULL, 0));
  336. return count;
  337. }
  338. return 0;
  339. }
  340. static ssize_t mpc85xx_l2_inject_ctrl_store(struct edac_device_ctl_info
  341. *edac_dev, const char *data,
  342. size_t count)
  343. {
  344. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  345. if (isdigit(*data)) {
  346. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL,
  347. simple_strtoul(data, NULL, 0));
  348. return count;
  349. }
  350. return 0;
  351. }
  352. static struct edac_dev_sysfs_attribute mpc85xx_l2_sysfs_attributes[] = {
  353. {
  354. .attr = {
  355. .name = "inject_data_hi",
  356. .mode = (S_IRUGO | S_IWUSR)
  357. },
  358. .show = mpc85xx_l2_inject_data_hi_show,
  359. .store = mpc85xx_l2_inject_data_hi_store},
  360. {
  361. .attr = {
  362. .name = "inject_data_lo",
  363. .mode = (S_IRUGO | S_IWUSR)
  364. },
  365. .show = mpc85xx_l2_inject_data_lo_show,
  366. .store = mpc85xx_l2_inject_data_lo_store},
  367. {
  368. .attr = {
  369. .name = "inject_ctrl",
  370. .mode = (S_IRUGO | S_IWUSR)
  371. },
  372. .show = mpc85xx_l2_inject_ctrl_show,
  373. .store = mpc85xx_l2_inject_ctrl_store},
  374. /* End of list */
  375. {
  376. .attr = {.name = NULL}
  377. }
  378. };
  379. static void mpc85xx_set_l2_sysfs_attributes(struct edac_device_ctl_info
  380. *edac_dev)
  381. {
  382. edac_dev->sysfs_attributes = mpc85xx_l2_sysfs_attributes;
  383. }
  384. /***************************** L2 ops ***********************************/
  385. static void mpc85xx_l2_check(struct edac_device_ctl_info *edac_dev)
  386. {
  387. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  388. u32 err_detect;
  389. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  390. if (!(err_detect & L2_EDE_MASK))
  391. return;
  392. printk(KERN_ERR "ECC Error in CPU L2 cache\n");
  393. printk(KERN_ERR "L2 Error Detect Register: 0x%08x\n", err_detect);
  394. printk(KERN_ERR "L2 Error Capture Data High Register: 0x%08x\n",
  395. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATAHI));
  396. printk(KERN_ERR "L2 Error Capture Data Lo Register: 0x%08x\n",
  397. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATALO));
  398. printk(KERN_ERR "L2 Error Syndrome Register: 0x%08x\n",
  399. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTECC));
  400. printk(KERN_ERR "L2 Error Attributes Capture Register: 0x%08x\n",
  401. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRATTR));
  402. printk(KERN_ERR "L2 Error Address Capture Register: 0x%08x\n",
  403. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRADDR));
  404. /* clear error detect register */
  405. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, err_detect);
  406. if (err_detect & L2_EDE_CE_MASK)
  407. edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
  408. if (err_detect & L2_EDE_UE_MASK)
  409. edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
  410. }
  411. static irqreturn_t mpc85xx_l2_isr(int irq, void *dev_id)
  412. {
  413. struct edac_device_ctl_info *edac_dev = dev_id;
  414. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  415. u32 err_detect;
  416. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  417. if (!(err_detect & L2_EDE_MASK))
  418. return IRQ_NONE;
  419. mpc85xx_l2_check(edac_dev);
  420. return IRQ_HANDLED;
  421. }
  422. static int __devinit mpc85xx_l2_err_probe(struct of_device *op,
  423. const struct of_device_id *match)
  424. {
  425. struct edac_device_ctl_info *edac_dev;
  426. struct mpc85xx_l2_pdata *pdata;
  427. struct resource r;
  428. int res;
  429. if (!devres_open_group(&op->dev, mpc85xx_l2_err_probe, GFP_KERNEL))
  430. return -ENOMEM;
  431. edac_dev = edac_device_alloc_ctl_info(sizeof(*pdata),
  432. "cpu", 1, "L", 1, 2, NULL, 0,
  433. edac_dev_idx);
  434. if (!edac_dev) {
  435. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  436. return -ENOMEM;
  437. }
  438. pdata = edac_dev->pvt_info;
  439. pdata->name = "mpc85xx_l2_err";
  440. pdata->irq = NO_IRQ;
  441. edac_dev->dev = &op->dev;
  442. dev_set_drvdata(edac_dev->dev, edac_dev);
  443. edac_dev->ctl_name = pdata->name;
  444. edac_dev->dev_name = pdata->name;
  445. res = of_address_to_resource(op->node, 0, &r);
  446. if (res) {
  447. printk(KERN_ERR "%s: Unable to get resource for "
  448. "L2 err regs\n", __func__);
  449. goto err;
  450. }
  451. /* we only need the error registers */
  452. r.start += 0xe00;
  453. if (!devm_request_mem_region(&op->dev, r.start,
  454. r.end - r.start + 1, pdata->name)) {
  455. printk(KERN_ERR "%s: Error while requesting mem region\n",
  456. __func__);
  457. res = -EBUSY;
  458. goto err;
  459. }
  460. pdata->l2_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  461. if (!pdata->l2_vbase) {
  462. printk(KERN_ERR "%s: Unable to setup L2 err regs\n", __func__);
  463. res = -ENOMEM;
  464. goto err;
  465. }
  466. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, ~0);
  467. orig_l2_err_disable = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS);
  468. /* clear the err_dis */
  469. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, 0);
  470. edac_dev->mod_name = EDAC_MOD_STR;
  471. if (edac_op_state == EDAC_OPSTATE_POLL)
  472. edac_dev->edac_check = mpc85xx_l2_check;
  473. mpc85xx_set_l2_sysfs_attributes(edac_dev);
  474. pdata->edac_idx = edac_dev_idx++;
  475. if (edac_device_add_device(edac_dev) > 0) {
  476. debugf3("%s(): failed edac_device_add_device()\n", __func__);
  477. goto err;
  478. }
  479. if (edac_op_state == EDAC_OPSTATE_INT) {
  480. pdata->irq = irq_of_parse_and_map(op->node, 0);
  481. res = devm_request_irq(&op->dev, pdata->irq,
  482. mpc85xx_l2_isr, IRQF_DISABLED,
  483. "[EDAC] L2 err", edac_dev);
  484. if (res < 0) {
  485. printk(KERN_ERR
  486. "%s: Unable to requiest irq %d for "
  487. "MPC85xx L2 err\n", __func__, pdata->irq);
  488. irq_dispose_mapping(pdata->irq);
  489. res = -ENODEV;
  490. goto err2;
  491. }
  492. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for L2 Err\n",
  493. pdata->irq);
  494. edac_dev->op_state = OP_RUNNING_INTERRUPT;
  495. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, L2_EIE_MASK);
  496. }
  497. devres_remove_group(&op->dev, mpc85xx_l2_err_probe);
  498. debugf3("%s(): success\n", __func__);
  499. printk(KERN_INFO EDAC_MOD_STR " L2 err registered\n");
  500. return 0;
  501. err2:
  502. edac_device_del_device(&op->dev);
  503. err:
  504. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  505. edac_device_free_ctl_info(edac_dev);
  506. return res;
  507. }
  508. static int mpc85xx_l2_err_remove(struct of_device *op)
  509. {
  510. struct edac_device_ctl_info *edac_dev = dev_get_drvdata(&op->dev);
  511. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  512. debugf0("%s()\n", __func__);
  513. if (edac_op_state == EDAC_OPSTATE_INT) {
  514. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, 0);
  515. irq_dispose_mapping(pdata->irq);
  516. }
  517. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, orig_l2_err_disable);
  518. edac_device_del_device(&op->dev);
  519. edac_device_free_ctl_info(edac_dev);
  520. return 0;
  521. }
  522. static struct of_device_id mpc85xx_l2_err_of_match[] = {
  523. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  524. { .compatible = "fsl,8540-l2-cache-controller", },
  525. { .compatible = "fsl,8541-l2-cache-controller", },
  526. { .compatible = "fsl,8544-l2-cache-controller", },
  527. { .compatible = "fsl,8548-l2-cache-controller", },
  528. { .compatible = "fsl,8555-l2-cache-controller", },
  529. { .compatible = "fsl,8568-l2-cache-controller", },
  530. { .compatible = "fsl,mpc8536-l2-cache-controller", },
  531. { .compatible = "fsl,mpc8540-l2-cache-controller", },
  532. { .compatible = "fsl,mpc8541-l2-cache-controller", },
  533. { .compatible = "fsl,mpc8544-l2-cache-controller", },
  534. { .compatible = "fsl,mpc8548-l2-cache-controller", },
  535. { .compatible = "fsl,mpc8555-l2-cache-controller", },
  536. { .compatible = "fsl,mpc8560-l2-cache-controller", },
  537. { .compatible = "fsl,mpc8568-l2-cache-controller", },
  538. { .compatible = "fsl,mpc8572-l2-cache-controller", },
  539. { .compatible = "fsl,p2020-l2-cache-controller", },
  540. {},
  541. };
  542. static struct of_platform_driver mpc85xx_l2_err_driver = {
  543. .owner = THIS_MODULE,
  544. .name = "mpc85xx_l2_err",
  545. .match_table = mpc85xx_l2_err_of_match,
  546. .probe = mpc85xx_l2_err_probe,
  547. .remove = mpc85xx_l2_err_remove,
  548. .driver = {
  549. .name = "mpc85xx_l2_err",
  550. .owner = THIS_MODULE,
  551. },
  552. };
  553. /**************************** MC Err device ***************************/
  554. static void mpc85xx_mc_check(struct mem_ctl_info *mci)
  555. {
  556. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  557. struct csrow_info *csrow;
  558. u32 err_detect;
  559. u32 syndrome;
  560. u32 err_addr;
  561. u32 pfn;
  562. int row_index;
  563. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  564. if (!err_detect)
  565. return;
  566. mpc85xx_mc_printk(mci, KERN_ERR, "Err Detect Register: %#8.8x\n",
  567. err_detect);
  568. /* no more processing if not ECC bit errors */
  569. if (!(err_detect & (DDR_EDE_SBE | DDR_EDE_MBE))) {
  570. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  571. return;
  572. }
  573. syndrome = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ECC);
  574. err_addr = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ADDRESS);
  575. pfn = err_addr >> PAGE_SHIFT;
  576. for (row_index = 0; row_index < mci->nr_csrows; row_index++) {
  577. csrow = &mci->csrows[row_index];
  578. if ((pfn >= csrow->first_page) && (pfn <= csrow->last_page))
  579. break;
  580. }
  581. mpc85xx_mc_printk(mci, KERN_ERR, "Capture Data High: %#8.8x\n",
  582. in_be32(pdata->mc_vbase +
  583. MPC85XX_MC_CAPTURE_DATA_HI));
  584. mpc85xx_mc_printk(mci, KERN_ERR, "Capture Data Low: %#8.8x\n",
  585. in_be32(pdata->mc_vbase +
  586. MPC85XX_MC_CAPTURE_DATA_LO));
  587. mpc85xx_mc_printk(mci, KERN_ERR, "syndrome: %#8.8x\n", syndrome);
  588. mpc85xx_mc_printk(mci, KERN_ERR, "err addr: %#8.8x\n", err_addr);
  589. mpc85xx_mc_printk(mci, KERN_ERR, "PFN: %#8.8x\n", pfn);
  590. /* we are out of range */
  591. if (row_index == mci->nr_csrows)
  592. mpc85xx_mc_printk(mci, KERN_ERR, "PFN out of range!\n");
  593. if (err_detect & DDR_EDE_SBE)
  594. edac_mc_handle_ce(mci, pfn, err_addr & PAGE_MASK,
  595. syndrome, row_index, 0, mci->ctl_name);
  596. if (err_detect & DDR_EDE_MBE)
  597. edac_mc_handle_ue(mci, pfn, err_addr & PAGE_MASK,
  598. row_index, mci->ctl_name);
  599. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  600. }
  601. static irqreturn_t mpc85xx_mc_isr(int irq, void *dev_id)
  602. {
  603. struct mem_ctl_info *mci = dev_id;
  604. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  605. u32 err_detect;
  606. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  607. if (!err_detect)
  608. return IRQ_NONE;
  609. mpc85xx_mc_check(mci);
  610. return IRQ_HANDLED;
  611. }
  612. static void __devinit mpc85xx_init_csrows(struct mem_ctl_info *mci)
  613. {
  614. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  615. struct csrow_info *csrow;
  616. u32 sdram_ctl;
  617. u32 sdtype;
  618. enum mem_type mtype;
  619. u32 cs_bnds;
  620. int index;
  621. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  622. sdtype = sdram_ctl & DSC_SDTYPE_MASK;
  623. if (sdram_ctl & DSC_RD_EN) {
  624. switch (sdtype) {
  625. case DSC_SDTYPE_DDR:
  626. mtype = MEM_RDDR;
  627. break;
  628. case DSC_SDTYPE_DDR2:
  629. mtype = MEM_RDDR2;
  630. break;
  631. case DSC_SDTYPE_DDR3:
  632. mtype = MEM_RDDR3;
  633. break;
  634. default:
  635. mtype = MEM_UNKNOWN;
  636. break;
  637. }
  638. } else {
  639. switch (sdtype) {
  640. case DSC_SDTYPE_DDR:
  641. mtype = MEM_DDR;
  642. break;
  643. case DSC_SDTYPE_DDR2:
  644. mtype = MEM_DDR2;
  645. break;
  646. case DSC_SDTYPE_DDR3:
  647. mtype = MEM_DDR3;
  648. break;
  649. default:
  650. mtype = MEM_UNKNOWN;
  651. break;
  652. }
  653. }
  654. for (index = 0; index < mci->nr_csrows; index++) {
  655. u32 start;
  656. u32 end;
  657. csrow = &mci->csrows[index];
  658. cs_bnds = in_be32(pdata->mc_vbase + MPC85XX_MC_CS_BNDS_0 +
  659. (index * MPC85XX_MC_CS_BNDS_OFS));
  660. start = (cs_bnds & 0xffff0000) >> 16;
  661. end = (cs_bnds & 0x0000ffff);
  662. if (start == end)
  663. continue; /* not populated */
  664. start <<= (24 - PAGE_SHIFT);
  665. end <<= (24 - PAGE_SHIFT);
  666. end |= (1 << (24 - PAGE_SHIFT)) - 1;
  667. csrow->first_page = start;
  668. csrow->last_page = end;
  669. csrow->nr_pages = end + 1 - start;
  670. csrow->grain = 8;
  671. csrow->mtype = mtype;
  672. csrow->dtype = DEV_UNKNOWN;
  673. if (sdram_ctl & DSC_X32_EN)
  674. csrow->dtype = DEV_X32;
  675. csrow->edac_mode = EDAC_SECDED;
  676. }
  677. }
  678. static int __devinit mpc85xx_mc_err_probe(struct of_device *op,
  679. const struct of_device_id *match)
  680. {
  681. struct mem_ctl_info *mci;
  682. struct mpc85xx_mc_pdata *pdata;
  683. struct resource r;
  684. u32 sdram_ctl;
  685. int res;
  686. if (!devres_open_group(&op->dev, mpc85xx_mc_err_probe, GFP_KERNEL))
  687. return -ENOMEM;
  688. mci = edac_mc_alloc(sizeof(*pdata), 4, 1, edac_mc_idx);
  689. if (!mci) {
  690. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  691. return -ENOMEM;
  692. }
  693. pdata = mci->pvt_info;
  694. pdata->name = "mpc85xx_mc_err";
  695. pdata->irq = NO_IRQ;
  696. mci->dev = &op->dev;
  697. pdata->edac_idx = edac_mc_idx++;
  698. dev_set_drvdata(mci->dev, mci);
  699. mci->ctl_name = pdata->name;
  700. mci->dev_name = pdata->name;
  701. res = of_address_to_resource(op->node, 0, &r);
  702. if (res) {
  703. printk(KERN_ERR "%s: Unable to get resource for MC err regs\n",
  704. __func__);
  705. goto err;
  706. }
  707. if (!devm_request_mem_region(&op->dev, r.start,
  708. r.end - r.start + 1, pdata->name)) {
  709. printk(KERN_ERR "%s: Error while requesting mem region\n",
  710. __func__);
  711. res = -EBUSY;
  712. goto err;
  713. }
  714. pdata->mc_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  715. if (!pdata->mc_vbase) {
  716. printk(KERN_ERR "%s: Unable to setup MC err regs\n", __func__);
  717. res = -ENOMEM;
  718. goto err;
  719. }
  720. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  721. if (!(sdram_ctl & DSC_ECC_EN)) {
  722. /* no ECC */
  723. printk(KERN_WARNING "%s: No ECC DIMMs discovered\n", __func__);
  724. res = -ENODEV;
  725. goto err;
  726. }
  727. debugf3("%s(): init mci\n", __func__);
  728. mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_RDDR2 |
  729. MEM_FLAG_DDR | MEM_FLAG_DDR2;
  730. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  731. mci->edac_cap = EDAC_FLAG_SECDED;
  732. mci->mod_name = EDAC_MOD_STR;
  733. mci->mod_ver = MPC85XX_REVISION;
  734. if (edac_op_state == EDAC_OPSTATE_POLL)
  735. mci->edac_check = mpc85xx_mc_check;
  736. mci->ctl_page_to_phys = NULL;
  737. mci->scrub_mode = SCRUB_SW_SRC;
  738. mpc85xx_set_mc_sysfs_attributes(mci);
  739. mpc85xx_init_csrows(mci);
  740. /* store the original error disable bits */
  741. orig_ddr_err_disable =
  742. in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE);
  743. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE, 0);
  744. /* clear all error bits */
  745. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, ~0);
  746. if (edac_mc_add_mc(mci)) {
  747. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  748. goto err;
  749. }
  750. if (edac_op_state == EDAC_OPSTATE_INT) {
  751. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN,
  752. DDR_EIE_MBEE | DDR_EIE_SBEE);
  753. /* store the original error management threshold */
  754. orig_ddr_err_sbe = in_be32(pdata->mc_vbase +
  755. MPC85XX_MC_ERR_SBE) & 0xff0000;
  756. /* set threshold to 1 error per interrupt */
  757. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, 0x10000);
  758. /* register interrupts */
  759. pdata->irq = irq_of_parse_and_map(op->node, 0);
  760. res = devm_request_irq(&op->dev, pdata->irq,
  761. mpc85xx_mc_isr,
  762. IRQF_DISABLED | IRQF_SHARED,
  763. "[EDAC] MC err", mci);
  764. if (res < 0) {
  765. printk(KERN_ERR "%s: Unable to request irq %d for "
  766. "MPC85xx DRAM ERR\n", __func__, pdata->irq);
  767. irq_dispose_mapping(pdata->irq);
  768. res = -ENODEV;
  769. goto err2;
  770. }
  771. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for MC\n",
  772. pdata->irq);
  773. }
  774. devres_remove_group(&op->dev, mpc85xx_mc_err_probe);
  775. debugf3("%s(): success\n", __func__);
  776. printk(KERN_INFO EDAC_MOD_STR " MC err registered\n");
  777. return 0;
  778. err2:
  779. edac_mc_del_mc(&op->dev);
  780. err:
  781. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  782. edac_mc_free(mci);
  783. return res;
  784. }
  785. static int mpc85xx_mc_err_remove(struct of_device *op)
  786. {
  787. struct mem_ctl_info *mci = dev_get_drvdata(&op->dev);
  788. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  789. debugf0("%s()\n", __func__);
  790. if (edac_op_state == EDAC_OPSTATE_INT) {
  791. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN, 0);
  792. irq_dispose_mapping(pdata->irq);
  793. }
  794. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE,
  795. orig_ddr_err_disable);
  796. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, orig_ddr_err_sbe);
  797. edac_mc_del_mc(&op->dev);
  798. edac_mc_free(mci);
  799. return 0;
  800. }
  801. static struct of_device_id mpc85xx_mc_err_of_match[] = {
  802. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  803. { .compatible = "fsl,8540-memory-controller", },
  804. { .compatible = "fsl,8541-memory-controller", },
  805. { .compatible = "fsl,8544-memory-controller", },
  806. { .compatible = "fsl,8548-memory-controller", },
  807. { .compatible = "fsl,8555-memory-controller", },
  808. { .compatible = "fsl,8568-memory-controller", },
  809. { .compatible = "fsl,mpc8536-memory-controller", },
  810. { .compatible = "fsl,mpc8540-memory-controller", },
  811. { .compatible = "fsl,mpc8541-memory-controller", },
  812. { .compatible = "fsl,mpc8544-memory-controller", },
  813. { .compatible = "fsl,mpc8548-memory-controller", },
  814. { .compatible = "fsl,mpc8555-memory-controller", },
  815. { .compatible = "fsl,mpc8560-memory-controller", },
  816. { .compatible = "fsl,mpc8568-memory-controller", },
  817. { .compatible = "fsl,mpc8572-memory-controller", },
  818. { .compatible = "fsl,mpc8349-memory-controller", },
  819. { .compatible = "fsl,p2020-memory-controller", },
  820. {},
  821. };
  822. static struct of_platform_driver mpc85xx_mc_err_driver = {
  823. .owner = THIS_MODULE,
  824. .name = "mpc85xx_mc_err",
  825. .match_table = mpc85xx_mc_err_of_match,
  826. .probe = mpc85xx_mc_err_probe,
  827. .remove = mpc85xx_mc_err_remove,
  828. .driver = {
  829. .name = "mpc85xx_mc_err",
  830. .owner = THIS_MODULE,
  831. },
  832. };
  833. #ifdef CONFIG_MPC85xx
  834. static void __init mpc85xx_mc_clear_rfxe(void *data)
  835. {
  836. orig_hid1[smp_processor_id()] = mfspr(SPRN_HID1);
  837. mtspr(SPRN_HID1, (orig_hid1[smp_processor_id()] & ~0x20000));
  838. }
  839. #endif
  840. static int __init mpc85xx_mc_init(void)
  841. {
  842. int res = 0;
  843. printk(KERN_INFO "Freescale(R) MPC85xx EDAC driver, "
  844. "(C) 2006 Montavista Software\n");
  845. /* make sure error reporting method is sane */
  846. switch (edac_op_state) {
  847. case EDAC_OPSTATE_POLL:
  848. case EDAC_OPSTATE_INT:
  849. break;
  850. default:
  851. edac_op_state = EDAC_OPSTATE_INT;
  852. break;
  853. }
  854. res = of_register_platform_driver(&mpc85xx_mc_err_driver);
  855. if (res)
  856. printk(KERN_WARNING EDAC_MOD_STR "MC fails to register\n");
  857. res = of_register_platform_driver(&mpc85xx_l2_err_driver);
  858. if (res)
  859. printk(KERN_WARNING EDAC_MOD_STR "L2 fails to register\n");
  860. #ifdef CONFIG_PCI
  861. res = of_register_platform_driver(&mpc85xx_pci_err_driver);
  862. if (res)
  863. printk(KERN_WARNING EDAC_MOD_STR "PCI fails to register\n");
  864. #endif
  865. #ifdef CONFIG_MPC85xx
  866. /*
  867. * need to clear HID1[RFXE] to disable machine check int
  868. * so we can catch it
  869. */
  870. if (edac_op_state == EDAC_OPSTATE_INT)
  871. on_each_cpu(mpc85xx_mc_clear_rfxe, NULL, 0);
  872. #endif
  873. return 0;
  874. }
  875. module_init(mpc85xx_mc_init);
  876. #ifdef CONFIG_MPC85xx
  877. static void __exit mpc85xx_mc_restore_hid1(void *data)
  878. {
  879. mtspr(SPRN_HID1, orig_hid1[smp_processor_id()]);
  880. }
  881. #endif
  882. static void __exit mpc85xx_mc_exit(void)
  883. {
  884. #ifdef CONFIG_MPC85xx
  885. on_each_cpu(mpc85xx_mc_restore_hid1, NULL, 0);
  886. #endif
  887. #ifdef CONFIG_PCI
  888. of_unregister_platform_driver(&mpc85xx_pci_err_driver);
  889. #endif
  890. of_unregister_platform_driver(&mpc85xx_l2_err_driver);
  891. of_unregister_platform_driver(&mpc85xx_mc_err_driver);
  892. }
  893. module_exit(mpc85xx_mc_exit);
  894. MODULE_LICENSE("GPL");
  895. MODULE_AUTHOR("Montavista Software, Inc.");
  896. module_param(edac_op_state, int, 0444);
  897. MODULE_PARM_DESC(edac_op_state,
  898. "EDAC Error Reporting state: 0=Poll, 2=Interrupt");