ata_piix.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <scsi/scsi_host.h>
  93. #include <linux/libata.h>
  94. #include <linux/dmi.h>
  95. #define DRV_NAME "ata_piix"
  96. #define DRV_VERSION "2.13"
  97. enum {
  98. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  99. ICH5_PMR = 0x90, /* port mapping register */
  100. ICH5_PCS = 0x92, /* port control and status */
  101. PIIX_SIDPR_BAR = 5,
  102. PIIX_SIDPR_LEN = 16,
  103. PIIX_SIDPR_IDX = 0,
  104. PIIX_SIDPR_DATA = 4,
  105. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  106. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  107. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  108. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  109. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  110. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  111. /* constants for mapping table */
  112. P0 = 0, /* port 0 */
  113. P1 = 1, /* port 1 */
  114. P2 = 2, /* port 2 */
  115. P3 = 3, /* port 3 */
  116. IDE = -1, /* IDE */
  117. NA = -2, /* not avaliable */
  118. RV = -3, /* reserved */
  119. PIIX_AHCI_DEVICE = 6,
  120. /* host->flags bits */
  121. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  122. };
  123. enum piix_controller_ids {
  124. /* controller IDs */
  125. piix_pata_mwdma, /* PIIX3 MWDMA only */
  126. piix_pata_33, /* PIIX4 at 33Mhz */
  127. ich_pata_33, /* ICH up to UDMA 33 only */
  128. ich_pata_66, /* ICH up to 66 Mhz */
  129. ich_pata_100, /* ICH up to UDMA 100 */
  130. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  131. ich5_sata,
  132. ich6_sata,
  133. ich6m_sata,
  134. ich8_sata,
  135. ich8_2port_sata,
  136. ich8m_apple_sata, /* locks up on second port enable */
  137. tolapai_sata,
  138. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  139. };
  140. struct piix_map_db {
  141. const u32 mask;
  142. const u16 port_enable;
  143. const int map[][4];
  144. };
  145. struct piix_host_priv {
  146. const int *map;
  147. u32 saved_iocfg;
  148. void __iomem *sidpr;
  149. };
  150. static int piix_init_one(struct pci_dev *pdev,
  151. const struct pci_device_id *ent);
  152. static void piix_remove_one(struct pci_dev *pdev);
  153. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  154. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  155. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  156. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  157. static int ich_pata_cable_detect(struct ata_port *ap);
  158. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  159. static int piix_sidpr_scr_read(struct ata_link *link,
  160. unsigned int reg, u32 *val);
  161. static int piix_sidpr_scr_write(struct ata_link *link,
  162. unsigned int reg, u32 val);
  163. static bool piix_irq_check(struct ata_port *ap);
  164. #ifdef CONFIG_PM
  165. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  166. static int piix_pci_device_resume(struct pci_dev *pdev);
  167. #endif
  168. static unsigned int in_module_init = 1;
  169. static const struct pci_device_id piix_pci_tbl[] = {
  170. /* Intel PIIX3 for the 430HX etc */
  171. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  172. /* VMware ICH4 */
  173. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  174. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  175. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  176. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  177. /* Intel PIIX4 */
  178. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  179. /* Intel PIIX4 */
  180. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  181. /* Intel PIIX */
  182. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  183. /* Intel ICH (i810, i815, i840) UDMA 66*/
  184. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  185. /* Intel ICH0 : UDMA 33*/
  186. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  187. /* Intel ICH2M */
  188. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  190. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* Intel ICH3M */
  192. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* Intel ICH3 (E7500/1) UDMA 100 */
  194. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  196. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  198. /* Intel ICH5 */
  199. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  200. /* C-ICH (i810E2) */
  201. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  202. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  203. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  204. /* ICH6 (and 6) (i915) UDMA 100 */
  205. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  206. /* ICH7/7-R (i945, i975) UDMA 100*/
  207. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  208. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  209. /* ICH8 Mobile PATA Controller */
  210. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  211. /* SATA ports */
  212. /* 82801EB (ICH5) */
  213. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  214. /* 82801EB (ICH5) */
  215. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  216. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  217. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  218. /* 6300ESB pretending RAID */
  219. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  220. /* 82801FB/FW (ICH6/ICH6W) */
  221. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  222. /* 82801FR/FRW (ICH6R/ICH6RW) */
  223. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  224. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  225. * Attach iff the controller is in IDE mode. */
  226. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  227. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  228. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  229. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  230. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  231. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  232. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  233. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  234. /* SATA Controller 1 IDE (ICH8) */
  235. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  236. /* SATA Controller 2 IDE (ICH8) */
  237. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  238. /* Mobile SATA Controller IDE (ICH8M), Apple */
  239. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  240. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  241. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  242. /* Mobile SATA Controller IDE (ICH8M) */
  243. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  244. /* SATA Controller IDE (ICH9) */
  245. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  246. /* SATA Controller IDE (ICH9) */
  247. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  248. /* SATA Controller IDE (ICH9) */
  249. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  250. /* SATA Controller IDE (ICH9M) */
  251. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  252. /* SATA Controller IDE (ICH9M) */
  253. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  254. /* SATA Controller IDE (ICH9M) */
  255. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  256. /* SATA Controller IDE (Tolapai) */
  257. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  258. /* SATA Controller IDE (ICH10) */
  259. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  260. /* SATA Controller IDE (ICH10) */
  261. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  262. /* SATA Controller IDE (ICH10) */
  263. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  264. /* SATA Controller IDE (ICH10) */
  265. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  266. /* SATA Controller IDE (PCH) */
  267. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  268. /* SATA Controller IDE (PCH) */
  269. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  270. /* SATA Controller IDE (PCH) */
  271. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  272. /* SATA Controller IDE (PCH) */
  273. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  274. /* SATA Controller IDE (PCH) */
  275. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  276. /* SATA Controller IDE (PCH) */
  277. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  278. /* SATA Controller IDE (CPT) */
  279. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  280. /* SATA Controller IDE (CPT) */
  281. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  282. /* SATA Controller IDE (CPT) */
  283. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  284. /* SATA Controller IDE (CPT) */
  285. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  286. { } /* terminate list */
  287. };
  288. static struct pci_driver piix_pci_driver = {
  289. .name = DRV_NAME,
  290. .id_table = piix_pci_tbl,
  291. .probe = piix_init_one,
  292. .remove = piix_remove_one,
  293. #ifdef CONFIG_PM
  294. .suspend = piix_pci_device_suspend,
  295. .resume = piix_pci_device_resume,
  296. #endif
  297. };
  298. static struct scsi_host_template piix_sht = {
  299. ATA_BMDMA_SHT(DRV_NAME),
  300. };
  301. static struct ata_port_operations piix_sata_ops = {
  302. .inherits = &ata_bmdma32_port_ops,
  303. .sff_irq_check = piix_irq_check,
  304. };
  305. static struct ata_port_operations piix_pata_ops = {
  306. .inherits = &piix_sata_ops,
  307. .cable_detect = ata_cable_40wire,
  308. .set_piomode = piix_set_piomode,
  309. .set_dmamode = piix_set_dmamode,
  310. .prereset = piix_pata_prereset,
  311. };
  312. static struct ata_port_operations piix_vmw_ops = {
  313. .inherits = &piix_pata_ops,
  314. .bmdma_status = piix_vmw_bmdma_status,
  315. };
  316. static struct ata_port_operations ich_pata_ops = {
  317. .inherits = &piix_pata_ops,
  318. .cable_detect = ich_pata_cable_detect,
  319. .set_dmamode = ich_set_dmamode,
  320. };
  321. static struct ata_port_operations piix_sidpr_sata_ops = {
  322. .inherits = &piix_sata_ops,
  323. .hardreset = sata_std_hardreset,
  324. .scr_read = piix_sidpr_scr_read,
  325. .scr_write = piix_sidpr_scr_write,
  326. };
  327. static const struct piix_map_db ich5_map_db = {
  328. .mask = 0x7,
  329. .port_enable = 0x3,
  330. .map = {
  331. /* PM PS SM SS MAP */
  332. { P0, NA, P1, NA }, /* 000b */
  333. { P1, NA, P0, NA }, /* 001b */
  334. { RV, RV, RV, RV },
  335. { RV, RV, RV, RV },
  336. { P0, P1, IDE, IDE }, /* 100b */
  337. { P1, P0, IDE, IDE }, /* 101b */
  338. { IDE, IDE, P0, P1 }, /* 110b */
  339. { IDE, IDE, P1, P0 }, /* 111b */
  340. },
  341. };
  342. static const struct piix_map_db ich6_map_db = {
  343. .mask = 0x3,
  344. .port_enable = 0xf,
  345. .map = {
  346. /* PM PS SM SS MAP */
  347. { P0, P2, P1, P3 }, /* 00b */
  348. { IDE, IDE, P1, P3 }, /* 01b */
  349. { P0, P2, IDE, IDE }, /* 10b */
  350. { RV, RV, RV, RV },
  351. },
  352. };
  353. static const struct piix_map_db ich6m_map_db = {
  354. .mask = 0x3,
  355. .port_enable = 0x5,
  356. /* Map 01b isn't specified in the doc but some notebooks use
  357. * it anyway. MAP 01b have been spotted on both ICH6M and
  358. * ICH7M.
  359. */
  360. .map = {
  361. /* PM PS SM SS MAP */
  362. { P0, P2, NA, NA }, /* 00b */
  363. { IDE, IDE, P1, P3 }, /* 01b */
  364. { P0, P2, IDE, IDE }, /* 10b */
  365. { RV, RV, RV, RV },
  366. },
  367. };
  368. static const struct piix_map_db ich8_map_db = {
  369. .mask = 0x3,
  370. .port_enable = 0xf,
  371. .map = {
  372. /* PM PS SM SS MAP */
  373. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  374. { RV, RV, RV, RV },
  375. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  376. { RV, RV, RV, RV },
  377. },
  378. };
  379. static const struct piix_map_db ich8_2port_map_db = {
  380. .mask = 0x3,
  381. .port_enable = 0x3,
  382. .map = {
  383. /* PM PS SM SS MAP */
  384. { P0, NA, P1, NA }, /* 00b */
  385. { RV, RV, RV, RV }, /* 01b */
  386. { RV, RV, RV, RV }, /* 10b */
  387. { RV, RV, RV, RV },
  388. },
  389. };
  390. static const struct piix_map_db ich8m_apple_map_db = {
  391. .mask = 0x3,
  392. .port_enable = 0x1,
  393. .map = {
  394. /* PM PS SM SS MAP */
  395. { P0, NA, NA, NA }, /* 00b */
  396. { RV, RV, RV, RV },
  397. { P0, P2, IDE, IDE }, /* 10b */
  398. { RV, RV, RV, RV },
  399. },
  400. };
  401. static const struct piix_map_db tolapai_map_db = {
  402. .mask = 0x3,
  403. .port_enable = 0x3,
  404. .map = {
  405. /* PM PS SM SS MAP */
  406. { P0, NA, P1, NA }, /* 00b */
  407. { RV, RV, RV, RV }, /* 01b */
  408. { RV, RV, RV, RV }, /* 10b */
  409. { RV, RV, RV, RV },
  410. },
  411. };
  412. static const struct piix_map_db *piix_map_db_table[] = {
  413. [ich5_sata] = &ich5_map_db,
  414. [ich6_sata] = &ich6_map_db,
  415. [ich6m_sata] = &ich6m_map_db,
  416. [ich8_sata] = &ich8_map_db,
  417. [ich8_2port_sata] = &ich8_2port_map_db,
  418. [ich8m_apple_sata] = &ich8m_apple_map_db,
  419. [tolapai_sata] = &tolapai_map_db,
  420. };
  421. static struct ata_port_info piix_port_info[] = {
  422. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  423. {
  424. .flags = PIIX_PATA_FLAGS,
  425. .pio_mask = ATA_PIO4,
  426. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  427. .port_ops = &piix_pata_ops,
  428. },
  429. [piix_pata_33] = /* PIIX4 at 33MHz */
  430. {
  431. .flags = PIIX_PATA_FLAGS,
  432. .pio_mask = ATA_PIO4,
  433. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  434. .udma_mask = ATA_UDMA2,
  435. .port_ops = &piix_pata_ops,
  436. },
  437. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  438. {
  439. .flags = PIIX_PATA_FLAGS,
  440. .pio_mask = ATA_PIO4,
  441. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  442. .udma_mask = ATA_UDMA2,
  443. .port_ops = &ich_pata_ops,
  444. },
  445. [ich_pata_66] = /* ICH controllers up to 66MHz */
  446. {
  447. .flags = PIIX_PATA_FLAGS,
  448. .pio_mask = ATA_PIO4,
  449. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  450. .udma_mask = ATA_UDMA4,
  451. .port_ops = &ich_pata_ops,
  452. },
  453. [ich_pata_100] =
  454. {
  455. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  456. .pio_mask = ATA_PIO4,
  457. .mwdma_mask = ATA_MWDMA12_ONLY,
  458. .udma_mask = ATA_UDMA5,
  459. .port_ops = &ich_pata_ops,
  460. },
  461. [ich_pata_100_nomwdma1] =
  462. {
  463. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  464. .pio_mask = ATA_PIO4,
  465. .mwdma_mask = ATA_MWDMA2_ONLY,
  466. .udma_mask = ATA_UDMA5,
  467. .port_ops = &ich_pata_ops,
  468. },
  469. [ich5_sata] =
  470. {
  471. .flags = PIIX_SATA_FLAGS,
  472. .pio_mask = ATA_PIO4,
  473. .mwdma_mask = ATA_MWDMA2,
  474. .udma_mask = ATA_UDMA6,
  475. .port_ops = &piix_sata_ops,
  476. },
  477. [ich6_sata] =
  478. {
  479. .flags = PIIX_SATA_FLAGS,
  480. .pio_mask = ATA_PIO4,
  481. .mwdma_mask = ATA_MWDMA2,
  482. .udma_mask = ATA_UDMA6,
  483. .port_ops = &piix_sata_ops,
  484. },
  485. [ich6m_sata] =
  486. {
  487. .flags = PIIX_SATA_FLAGS,
  488. .pio_mask = ATA_PIO4,
  489. .mwdma_mask = ATA_MWDMA2,
  490. .udma_mask = ATA_UDMA6,
  491. .port_ops = &piix_sata_ops,
  492. },
  493. [ich8_sata] =
  494. {
  495. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  496. .pio_mask = ATA_PIO4,
  497. .mwdma_mask = ATA_MWDMA2,
  498. .udma_mask = ATA_UDMA6,
  499. .port_ops = &piix_sata_ops,
  500. },
  501. [ich8_2port_sata] =
  502. {
  503. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  504. .pio_mask = ATA_PIO4,
  505. .mwdma_mask = ATA_MWDMA2,
  506. .udma_mask = ATA_UDMA6,
  507. .port_ops = &piix_sata_ops,
  508. },
  509. [tolapai_sata] =
  510. {
  511. .flags = PIIX_SATA_FLAGS,
  512. .pio_mask = ATA_PIO4,
  513. .mwdma_mask = ATA_MWDMA2,
  514. .udma_mask = ATA_UDMA6,
  515. .port_ops = &piix_sata_ops,
  516. },
  517. [ich8m_apple_sata] =
  518. {
  519. .flags = PIIX_SATA_FLAGS,
  520. .pio_mask = ATA_PIO4,
  521. .mwdma_mask = ATA_MWDMA2,
  522. .udma_mask = ATA_UDMA6,
  523. .port_ops = &piix_sata_ops,
  524. },
  525. [piix_pata_vmw] =
  526. {
  527. .flags = PIIX_PATA_FLAGS,
  528. .pio_mask = ATA_PIO4,
  529. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  530. .udma_mask = ATA_UDMA2,
  531. .port_ops = &piix_vmw_ops,
  532. },
  533. };
  534. static struct pci_bits piix_enable_bits[] = {
  535. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  536. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  537. };
  538. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  539. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  540. MODULE_LICENSE("GPL");
  541. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  542. MODULE_VERSION(DRV_VERSION);
  543. struct ich_laptop {
  544. u16 device;
  545. u16 subvendor;
  546. u16 subdevice;
  547. };
  548. /*
  549. * List of laptops that use short cables rather than 80 wire
  550. */
  551. static const struct ich_laptop ich_laptop[] = {
  552. /* devid, subvendor, subdev */
  553. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  554. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  555. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  556. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  557. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  558. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  559. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  560. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  561. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  562. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  563. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  564. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  565. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  566. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  567. /* end marker */
  568. { 0, }
  569. };
  570. /**
  571. * ich_pata_cable_detect - Probe host controller cable detect info
  572. * @ap: Port for which cable detect info is desired
  573. *
  574. * Read 80c cable indicator from ATA PCI device's PCI config
  575. * register. This register is normally set by firmware (BIOS).
  576. *
  577. * LOCKING:
  578. * None (inherited from caller).
  579. */
  580. static int ich_pata_cable_detect(struct ata_port *ap)
  581. {
  582. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  583. struct piix_host_priv *hpriv = ap->host->private_data;
  584. const struct ich_laptop *lap = &ich_laptop[0];
  585. u8 mask;
  586. /* Check for specials - Acer Aspire 5602WLMi */
  587. while (lap->device) {
  588. if (lap->device == pdev->device &&
  589. lap->subvendor == pdev->subsystem_vendor &&
  590. lap->subdevice == pdev->subsystem_device)
  591. return ATA_CBL_PATA40_SHORT;
  592. lap++;
  593. }
  594. /* check BIOS cable detect results */
  595. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  596. if ((hpriv->saved_iocfg & mask) == 0)
  597. return ATA_CBL_PATA40;
  598. return ATA_CBL_PATA80;
  599. }
  600. /**
  601. * piix_pata_prereset - prereset for PATA host controller
  602. * @link: Target link
  603. * @deadline: deadline jiffies for the operation
  604. *
  605. * LOCKING:
  606. * None (inherited from caller).
  607. */
  608. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  609. {
  610. struct ata_port *ap = link->ap;
  611. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  612. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  613. return -ENOENT;
  614. return ata_sff_prereset(link, deadline);
  615. }
  616. static DEFINE_SPINLOCK(piix_lock);
  617. /**
  618. * piix_set_piomode - Initialize host controller PATA PIO timings
  619. * @ap: Port whose timings we are configuring
  620. * @adev: um
  621. *
  622. * Set PIO mode for device, in host controller PCI config space.
  623. *
  624. * LOCKING:
  625. * None (inherited from caller).
  626. */
  627. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  628. {
  629. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  630. unsigned long flags;
  631. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  632. unsigned int is_slave = (adev->devno != 0);
  633. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  634. unsigned int slave_port = 0x44;
  635. u16 master_data;
  636. u8 slave_data;
  637. u8 udma_enable;
  638. int control = 0;
  639. /*
  640. * See Intel Document 298600-004 for the timing programing rules
  641. * for ICH controllers.
  642. */
  643. static const /* ISP RTC */
  644. u8 timings[][2] = { { 0, 0 },
  645. { 0, 0 },
  646. { 1, 0 },
  647. { 2, 1 },
  648. { 2, 3 }, };
  649. if (pio >= 2)
  650. control |= 1; /* TIME1 enable */
  651. if (ata_pio_need_iordy(adev))
  652. control |= 2; /* IE enable */
  653. /* Intel specifies that the PPE functionality is for disk only */
  654. if (adev->class == ATA_DEV_ATA)
  655. control |= 4; /* PPE enable */
  656. spin_lock_irqsave(&piix_lock, flags);
  657. /* PIO configuration clears DTE unconditionally. It will be
  658. * programmed in set_dmamode which is guaranteed to be called
  659. * after set_piomode if any DMA mode is available.
  660. */
  661. pci_read_config_word(dev, master_port, &master_data);
  662. if (is_slave) {
  663. /* clear TIME1|IE1|PPE1|DTE1 */
  664. master_data &= 0xff0f;
  665. /* Enable SITRE (separate slave timing register) */
  666. master_data |= 0x4000;
  667. /* enable PPE1, IE1 and TIME1 as needed */
  668. master_data |= (control << 4);
  669. pci_read_config_byte(dev, slave_port, &slave_data);
  670. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  671. /* Load the timing nibble for this slave */
  672. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  673. << (ap->port_no ? 4 : 0);
  674. } else {
  675. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  676. master_data &= 0xccf0;
  677. /* Enable PPE, IE and TIME as appropriate */
  678. master_data |= control;
  679. /* load ISP and RCT */
  680. master_data |=
  681. (timings[pio][0] << 12) |
  682. (timings[pio][1] << 8);
  683. }
  684. pci_write_config_word(dev, master_port, master_data);
  685. if (is_slave)
  686. pci_write_config_byte(dev, slave_port, slave_data);
  687. /* Ensure the UDMA bit is off - it will be turned back on if
  688. UDMA is selected */
  689. if (ap->udma_mask) {
  690. pci_read_config_byte(dev, 0x48, &udma_enable);
  691. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  692. pci_write_config_byte(dev, 0x48, udma_enable);
  693. }
  694. spin_unlock_irqrestore(&piix_lock, flags);
  695. }
  696. /**
  697. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  698. * @ap: Port whose timings we are configuring
  699. * @adev: Drive in question
  700. * @isich: set if the chip is an ICH device
  701. *
  702. * Set UDMA mode for device, in host controller PCI config space.
  703. *
  704. * LOCKING:
  705. * None (inherited from caller).
  706. */
  707. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  708. {
  709. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  710. unsigned long flags;
  711. u8 master_port = ap->port_no ? 0x42 : 0x40;
  712. u16 master_data;
  713. u8 speed = adev->dma_mode;
  714. int devid = adev->devno + 2 * ap->port_no;
  715. u8 udma_enable = 0;
  716. static const /* ISP RTC */
  717. u8 timings[][2] = { { 0, 0 },
  718. { 0, 0 },
  719. { 1, 0 },
  720. { 2, 1 },
  721. { 2, 3 }, };
  722. spin_lock_irqsave(&piix_lock, flags);
  723. pci_read_config_word(dev, master_port, &master_data);
  724. if (ap->udma_mask)
  725. pci_read_config_byte(dev, 0x48, &udma_enable);
  726. if (speed >= XFER_UDMA_0) {
  727. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  728. u16 udma_timing;
  729. u16 ideconf;
  730. int u_clock, u_speed;
  731. /*
  732. * UDMA is handled by a combination of clock switching and
  733. * selection of dividers
  734. *
  735. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  736. * except UDMA0 which is 00
  737. */
  738. u_speed = min(2 - (udma & 1), udma);
  739. if (udma == 5)
  740. u_clock = 0x1000; /* 100Mhz */
  741. else if (udma > 2)
  742. u_clock = 1; /* 66Mhz */
  743. else
  744. u_clock = 0; /* 33Mhz */
  745. udma_enable |= (1 << devid);
  746. /* Load the CT/RP selection */
  747. pci_read_config_word(dev, 0x4A, &udma_timing);
  748. udma_timing &= ~(3 << (4 * devid));
  749. udma_timing |= u_speed << (4 * devid);
  750. pci_write_config_word(dev, 0x4A, udma_timing);
  751. if (isich) {
  752. /* Select a 33/66/100Mhz clock */
  753. pci_read_config_word(dev, 0x54, &ideconf);
  754. ideconf &= ~(0x1001 << devid);
  755. ideconf |= u_clock << devid;
  756. /* For ICH or later we should set bit 10 for better
  757. performance (WR_PingPong_En) */
  758. pci_write_config_word(dev, 0x54, ideconf);
  759. }
  760. } else {
  761. /*
  762. * MWDMA is driven by the PIO timings. We must also enable
  763. * IORDY unconditionally along with TIME1. PPE has already
  764. * been set when the PIO timing was set.
  765. */
  766. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  767. unsigned int control;
  768. u8 slave_data;
  769. const unsigned int needed_pio[3] = {
  770. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  771. };
  772. int pio = needed_pio[mwdma] - XFER_PIO_0;
  773. control = 3; /* IORDY|TIME1 */
  774. /* If the drive MWDMA is faster than it can do PIO then
  775. we must force PIO into PIO0 */
  776. if (adev->pio_mode < needed_pio[mwdma])
  777. /* Enable DMA timing only */
  778. control |= 8; /* PIO cycles in PIO0 */
  779. if (adev->devno) { /* Slave */
  780. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  781. master_data |= control << 4;
  782. pci_read_config_byte(dev, 0x44, &slave_data);
  783. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  784. /* Load the matching timing */
  785. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  786. pci_write_config_byte(dev, 0x44, slave_data);
  787. } else { /* Master */
  788. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  789. and master timing bits */
  790. master_data |= control;
  791. master_data |=
  792. (timings[pio][0] << 12) |
  793. (timings[pio][1] << 8);
  794. }
  795. if (ap->udma_mask)
  796. udma_enable &= ~(1 << devid);
  797. pci_write_config_word(dev, master_port, master_data);
  798. }
  799. /* Don't scribble on 0x48 if the controller does not support UDMA */
  800. if (ap->udma_mask)
  801. pci_write_config_byte(dev, 0x48, udma_enable);
  802. spin_unlock_irqrestore(&piix_lock, flags);
  803. }
  804. /**
  805. * piix_set_dmamode - Initialize host controller PATA DMA timings
  806. * @ap: Port whose timings we are configuring
  807. * @adev: um
  808. *
  809. * Set MW/UDMA mode for device, in host controller PCI config space.
  810. *
  811. * LOCKING:
  812. * None (inherited from caller).
  813. */
  814. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  815. {
  816. do_pata_set_dmamode(ap, adev, 0);
  817. }
  818. /**
  819. * ich_set_dmamode - Initialize host controller PATA DMA timings
  820. * @ap: Port whose timings we are configuring
  821. * @adev: um
  822. *
  823. * Set MW/UDMA mode for device, in host controller PCI config space.
  824. *
  825. * LOCKING:
  826. * None (inherited from caller).
  827. */
  828. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  829. {
  830. do_pata_set_dmamode(ap, adev, 1);
  831. }
  832. /*
  833. * Serial ATA Index/Data Pair Superset Registers access
  834. *
  835. * Beginning from ICH8, there's a sane way to access SCRs using index
  836. * and data register pair located at BAR5 which means that we have
  837. * separate SCRs for master and slave. This is handled using libata
  838. * slave_link facility.
  839. */
  840. static const int piix_sidx_map[] = {
  841. [SCR_STATUS] = 0,
  842. [SCR_ERROR] = 2,
  843. [SCR_CONTROL] = 1,
  844. };
  845. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  846. {
  847. struct ata_port *ap = link->ap;
  848. struct piix_host_priv *hpriv = ap->host->private_data;
  849. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  850. hpriv->sidpr + PIIX_SIDPR_IDX);
  851. }
  852. static int piix_sidpr_scr_read(struct ata_link *link,
  853. unsigned int reg, u32 *val)
  854. {
  855. struct piix_host_priv *hpriv = link->ap->host->private_data;
  856. if (reg >= ARRAY_SIZE(piix_sidx_map))
  857. return -EINVAL;
  858. piix_sidpr_sel(link, reg);
  859. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  860. return 0;
  861. }
  862. static int piix_sidpr_scr_write(struct ata_link *link,
  863. unsigned int reg, u32 val)
  864. {
  865. struct piix_host_priv *hpriv = link->ap->host->private_data;
  866. if (reg >= ARRAY_SIZE(piix_sidx_map))
  867. return -EINVAL;
  868. piix_sidpr_sel(link, reg);
  869. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  870. return 0;
  871. }
  872. static bool piix_irq_check(struct ata_port *ap)
  873. {
  874. if (unlikely(!ap->ioaddr.bmdma_addr))
  875. return false;
  876. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  877. }
  878. #ifdef CONFIG_PM
  879. static int piix_broken_suspend(void)
  880. {
  881. static const struct dmi_system_id sysids[] = {
  882. {
  883. .ident = "TECRA M3",
  884. .matches = {
  885. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  886. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  887. },
  888. },
  889. {
  890. .ident = "TECRA M3",
  891. .matches = {
  892. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  893. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  894. },
  895. },
  896. {
  897. .ident = "TECRA M4",
  898. .matches = {
  899. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  900. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  901. },
  902. },
  903. {
  904. .ident = "TECRA M4",
  905. .matches = {
  906. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  907. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  908. },
  909. },
  910. {
  911. .ident = "TECRA M5",
  912. .matches = {
  913. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  914. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  915. },
  916. },
  917. {
  918. .ident = "TECRA M6",
  919. .matches = {
  920. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  921. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  922. },
  923. },
  924. {
  925. .ident = "TECRA M7",
  926. .matches = {
  927. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  928. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  929. },
  930. },
  931. {
  932. .ident = "TECRA A8",
  933. .matches = {
  934. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  935. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  936. },
  937. },
  938. {
  939. .ident = "Satellite R20",
  940. .matches = {
  941. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  942. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  943. },
  944. },
  945. {
  946. .ident = "Satellite R25",
  947. .matches = {
  948. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  949. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  950. },
  951. },
  952. {
  953. .ident = "Satellite U200",
  954. .matches = {
  955. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  956. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  957. },
  958. },
  959. {
  960. .ident = "Satellite U200",
  961. .matches = {
  962. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  963. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  964. },
  965. },
  966. {
  967. .ident = "Satellite Pro U200",
  968. .matches = {
  969. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  970. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  971. },
  972. },
  973. {
  974. .ident = "Satellite U205",
  975. .matches = {
  976. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  977. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  978. },
  979. },
  980. {
  981. .ident = "SATELLITE U205",
  982. .matches = {
  983. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  984. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  985. },
  986. },
  987. {
  988. .ident = "Portege M500",
  989. .matches = {
  990. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  991. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  992. },
  993. },
  994. {
  995. .ident = "VGN-BX297XP",
  996. .matches = {
  997. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  998. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  999. },
  1000. },
  1001. { } /* terminate list */
  1002. };
  1003. static const char *oemstrs[] = {
  1004. "Tecra M3,",
  1005. };
  1006. int i;
  1007. if (dmi_check_system(sysids))
  1008. return 1;
  1009. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1010. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1011. return 1;
  1012. /* TECRA M4 sometimes forgets its identify and reports bogus
  1013. * DMI information. As the bogus information is a bit
  1014. * generic, match as many entries as possible. This manual
  1015. * matching is necessary because dmi_system_id.matches is
  1016. * limited to four entries.
  1017. */
  1018. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  1019. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  1020. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  1021. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  1022. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  1023. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  1024. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  1025. return 1;
  1026. return 0;
  1027. }
  1028. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1029. {
  1030. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1031. unsigned long flags;
  1032. int rc = 0;
  1033. rc = ata_host_suspend(host, mesg);
  1034. if (rc)
  1035. return rc;
  1036. /* Some braindamaged ACPI suspend implementations expect the
  1037. * controller to be awake on entry; otherwise, it burns cpu
  1038. * cycles and power trying to do something to the sleeping
  1039. * beauty.
  1040. */
  1041. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1042. pci_save_state(pdev);
  1043. /* mark its power state as "unknown", since we don't
  1044. * know if e.g. the BIOS will change its device state
  1045. * when we suspend.
  1046. */
  1047. if (pdev->current_state == PCI_D0)
  1048. pdev->current_state = PCI_UNKNOWN;
  1049. /* tell resume that it's waking up from broken suspend */
  1050. spin_lock_irqsave(&host->lock, flags);
  1051. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1052. spin_unlock_irqrestore(&host->lock, flags);
  1053. } else
  1054. ata_pci_device_do_suspend(pdev, mesg);
  1055. return 0;
  1056. }
  1057. static int piix_pci_device_resume(struct pci_dev *pdev)
  1058. {
  1059. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1060. unsigned long flags;
  1061. int rc;
  1062. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1063. spin_lock_irqsave(&host->lock, flags);
  1064. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1065. spin_unlock_irqrestore(&host->lock, flags);
  1066. pci_set_power_state(pdev, PCI_D0);
  1067. pci_restore_state(pdev);
  1068. /* PCI device wasn't disabled during suspend. Use
  1069. * pci_reenable_device() to avoid affecting the enable
  1070. * count.
  1071. */
  1072. rc = pci_reenable_device(pdev);
  1073. if (rc)
  1074. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1075. "device after resume (%d)\n", rc);
  1076. } else
  1077. rc = ata_pci_device_do_resume(pdev);
  1078. if (rc == 0)
  1079. ata_host_resume(host);
  1080. return rc;
  1081. }
  1082. #endif
  1083. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1084. {
  1085. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1086. }
  1087. #define AHCI_PCI_BAR 5
  1088. #define AHCI_GLOBAL_CTL 0x04
  1089. #define AHCI_ENABLE (1 << 31)
  1090. static int piix_disable_ahci(struct pci_dev *pdev)
  1091. {
  1092. void __iomem *mmio;
  1093. u32 tmp;
  1094. int rc = 0;
  1095. /* BUG: pci_enable_device has not yet been called. This
  1096. * works because this device is usually set up by BIOS.
  1097. */
  1098. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1099. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1100. return 0;
  1101. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1102. if (!mmio)
  1103. return -ENOMEM;
  1104. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1105. if (tmp & AHCI_ENABLE) {
  1106. tmp &= ~AHCI_ENABLE;
  1107. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1108. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1109. if (tmp & AHCI_ENABLE)
  1110. rc = -EIO;
  1111. }
  1112. pci_iounmap(pdev, mmio);
  1113. return rc;
  1114. }
  1115. /**
  1116. * piix_check_450nx_errata - Check for problem 450NX setup
  1117. * @ata_dev: the PCI device to check
  1118. *
  1119. * Check for the present of 450NX errata #19 and errata #25. If
  1120. * they are found return an error code so we can turn off DMA
  1121. */
  1122. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1123. {
  1124. struct pci_dev *pdev = NULL;
  1125. u16 cfg;
  1126. int no_piix_dma = 0;
  1127. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1128. /* Look for 450NX PXB. Check for problem configurations
  1129. A PCI quirk checks bit 6 already */
  1130. pci_read_config_word(pdev, 0x41, &cfg);
  1131. /* Only on the original revision: IDE DMA can hang */
  1132. if (pdev->revision == 0x00)
  1133. no_piix_dma = 1;
  1134. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1135. else if (cfg & (1<<14) && pdev->revision < 5)
  1136. no_piix_dma = 2;
  1137. }
  1138. if (no_piix_dma)
  1139. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1140. if (no_piix_dma == 2)
  1141. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1142. return no_piix_dma;
  1143. }
  1144. static void __devinit piix_init_pcs(struct ata_host *host,
  1145. const struct piix_map_db *map_db)
  1146. {
  1147. struct pci_dev *pdev = to_pci_dev(host->dev);
  1148. u16 pcs, new_pcs;
  1149. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1150. new_pcs = pcs | map_db->port_enable;
  1151. if (new_pcs != pcs) {
  1152. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1153. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1154. msleep(150);
  1155. }
  1156. }
  1157. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1158. struct ata_port_info *pinfo,
  1159. const struct piix_map_db *map_db)
  1160. {
  1161. const int *map;
  1162. int i, invalid_map = 0;
  1163. u8 map_value;
  1164. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1165. map = map_db->map[map_value & map_db->mask];
  1166. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1167. for (i = 0; i < 4; i++) {
  1168. switch (map[i]) {
  1169. case RV:
  1170. invalid_map = 1;
  1171. printk(" XX");
  1172. break;
  1173. case NA:
  1174. printk(" --");
  1175. break;
  1176. case IDE:
  1177. WARN_ON((i & 1) || map[i + 1] != IDE);
  1178. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1179. i++;
  1180. printk(" IDE IDE");
  1181. break;
  1182. default:
  1183. printk(" P%d", map[i]);
  1184. if (i & 1)
  1185. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1186. break;
  1187. }
  1188. }
  1189. printk(" ]\n");
  1190. if (invalid_map)
  1191. dev_printk(KERN_ERR, &pdev->dev,
  1192. "invalid MAP value %u\n", map_value);
  1193. return map;
  1194. }
  1195. static bool piix_no_sidpr(struct ata_host *host)
  1196. {
  1197. struct pci_dev *pdev = to_pci_dev(host->dev);
  1198. /*
  1199. * Samsung DB-P70 only has three ATA ports exposed and
  1200. * curiously the unconnected first port reports link online
  1201. * while not responding to SRST protocol causing excessive
  1202. * detection delay.
  1203. *
  1204. * Unfortunately, the system doesn't carry enough DMI
  1205. * information to identify the machine but does have subsystem
  1206. * vendor and device set. As it's unclear whether the
  1207. * subsystem vendor/device is used only for this specific
  1208. * board, the port can't be disabled solely with the
  1209. * information; however, turning off SIDPR access works around
  1210. * the problem. Turn it off.
  1211. *
  1212. * This problem is reported in bnc#441240.
  1213. *
  1214. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1215. */
  1216. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1217. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1218. pdev->subsystem_device == 0xb049) {
  1219. dev_printk(KERN_WARNING, host->dev,
  1220. "Samsung DB-P70 detected, disabling SIDPR\n");
  1221. return true;
  1222. }
  1223. return false;
  1224. }
  1225. static int __devinit piix_init_sidpr(struct ata_host *host)
  1226. {
  1227. struct pci_dev *pdev = to_pci_dev(host->dev);
  1228. struct piix_host_priv *hpriv = host->private_data;
  1229. struct ata_link *link0 = &host->ports[0]->link;
  1230. u32 scontrol;
  1231. int i, rc;
  1232. /* check for availability */
  1233. for (i = 0; i < 4; i++)
  1234. if (hpriv->map[i] == IDE)
  1235. return 0;
  1236. /* is it blacklisted? */
  1237. if (piix_no_sidpr(host))
  1238. return 0;
  1239. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1240. return 0;
  1241. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1242. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1243. return 0;
  1244. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1245. return 0;
  1246. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1247. /* SCR access via SIDPR doesn't work on some configurations.
  1248. * Give it a test drive by inhibiting power save modes which
  1249. * we'll do anyway.
  1250. */
  1251. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1252. /* if IPM is already 3, SCR access is probably working. Don't
  1253. * un-inhibit power save modes as BIOS might have inhibited
  1254. * them for a reason.
  1255. */
  1256. if ((scontrol & 0xf00) != 0x300) {
  1257. scontrol |= 0x300;
  1258. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1259. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1260. if ((scontrol & 0xf00) != 0x300) {
  1261. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1262. "SIDPR is available but doesn't work\n");
  1263. return 0;
  1264. }
  1265. }
  1266. /* okay, SCRs available, set ops and ask libata for slave_link */
  1267. for (i = 0; i < 2; i++) {
  1268. struct ata_port *ap = host->ports[i];
  1269. ap->ops = &piix_sidpr_sata_ops;
  1270. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1271. rc = ata_slave_link_init(ap);
  1272. if (rc)
  1273. return rc;
  1274. }
  1275. }
  1276. return 0;
  1277. }
  1278. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1279. {
  1280. static const struct dmi_system_id sysids[] = {
  1281. {
  1282. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1283. * isn't used to boot the system which
  1284. * disables the channel.
  1285. */
  1286. .ident = "M570U",
  1287. .matches = {
  1288. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1289. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1290. },
  1291. },
  1292. { } /* terminate list */
  1293. };
  1294. struct pci_dev *pdev = to_pci_dev(host->dev);
  1295. struct piix_host_priv *hpriv = host->private_data;
  1296. if (!dmi_check_system(sysids))
  1297. return;
  1298. /* The datasheet says that bit 18 is NOOP but certain systems
  1299. * seem to use it to disable a channel. Clear the bit on the
  1300. * affected systems.
  1301. */
  1302. if (hpriv->saved_iocfg & (1 << 18)) {
  1303. dev_printk(KERN_INFO, &pdev->dev,
  1304. "applying IOCFG bit18 quirk\n");
  1305. pci_write_config_dword(pdev, PIIX_IOCFG,
  1306. hpriv->saved_iocfg & ~(1 << 18));
  1307. }
  1308. }
  1309. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1310. {
  1311. static const struct dmi_system_id broken_systems[] = {
  1312. {
  1313. .ident = "HP Compaq 2510p",
  1314. .matches = {
  1315. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1316. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1317. },
  1318. /* PCI slot number of the controller */
  1319. .driver_data = (void *)0x1FUL,
  1320. },
  1321. {
  1322. .ident = "HP Compaq nc6000",
  1323. .matches = {
  1324. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1325. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1326. },
  1327. /* PCI slot number of the controller */
  1328. .driver_data = (void *)0x1FUL,
  1329. },
  1330. { } /* terminate list */
  1331. };
  1332. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1333. if (dmi) {
  1334. unsigned long slot = (unsigned long)dmi->driver_data;
  1335. /* apply the quirk only to on-board controllers */
  1336. return slot == PCI_SLOT(pdev->devfn);
  1337. }
  1338. return false;
  1339. }
  1340. /**
  1341. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1342. * @pdev: PCI device to register
  1343. * @ent: Entry in piix_pci_tbl matching with @pdev
  1344. *
  1345. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1346. * and then hand over control to libata, for it to do the rest.
  1347. *
  1348. * LOCKING:
  1349. * Inherited from PCI layer (may sleep).
  1350. *
  1351. * RETURNS:
  1352. * Zero on success, or -ERRNO value.
  1353. */
  1354. static int __devinit piix_init_one(struct pci_dev *pdev,
  1355. const struct pci_device_id *ent)
  1356. {
  1357. static int printed_version;
  1358. struct device *dev = &pdev->dev;
  1359. struct ata_port_info port_info[2];
  1360. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1361. unsigned long port_flags;
  1362. struct ata_host *host;
  1363. struct piix_host_priv *hpriv;
  1364. int rc;
  1365. if (!printed_version++)
  1366. dev_printk(KERN_DEBUG, &pdev->dev,
  1367. "version " DRV_VERSION "\n");
  1368. /* no hotplugging support for later devices (FIXME) */
  1369. if (!in_module_init && ent->driver_data >= ich5_sata)
  1370. return -ENODEV;
  1371. if (piix_broken_system_poweroff(pdev)) {
  1372. piix_port_info[ent->driver_data].flags |=
  1373. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1374. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1375. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1376. "on poweroff and hibernation\n");
  1377. }
  1378. port_info[0] = piix_port_info[ent->driver_data];
  1379. port_info[1] = piix_port_info[ent->driver_data];
  1380. port_flags = port_info[0].flags;
  1381. /* enable device and prepare host */
  1382. rc = pcim_enable_device(pdev);
  1383. if (rc)
  1384. return rc;
  1385. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1386. if (!hpriv)
  1387. return -ENOMEM;
  1388. /* Save IOCFG, this will be used for cable detection, quirk
  1389. * detection and restoration on detach. This is necessary
  1390. * because some ACPI implementations mess up cable related
  1391. * bits on _STM. Reported on kernel bz#11879.
  1392. */
  1393. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1394. /* ICH6R may be driven by either ata_piix or ahci driver
  1395. * regardless of BIOS configuration. Make sure AHCI mode is
  1396. * off.
  1397. */
  1398. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1399. rc = piix_disable_ahci(pdev);
  1400. if (rc)
  1401. return rc;
  1402. }
  1403. /* SATA map init can change port_info, do it before prepping host */
  1404. if (port_flags & ATA_FLAG_SATA)
  1405. hpriv->map = piix_init_sata_map(pdev, port_info,
  1406. piix_map_db_table[ent->driver_data]);
  1407. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  1408. if (rc)
  1409. return rc;
  1410. host->private_data = hpriv;
  1411. /* initialize controller */
  1412. if (port_flags & ATA_FLAG_SATA) {
  1413. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1414. rc = piix_init_sidpr(host);
  1415. if (rc)
  1416. return rc;
  1417. }
  1418. /* apply IOCFG bit18 quirk */
  1419. piix_iocfg_bit18_quirk(host);
  1420. /* On ICH5, some BIOSen disable the interrupt using the
  1421. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1422. * On ICH6, this bit has the same effect, but only when
  1423. * MSI is disabled (and it is disabled, as we don't use
  1424. * message-signalled interrupts currently).
  1425. */
  1426. if (port_flags & PIIX_FLAG_CHECKINTR)
  1427. pci_intx(pdev, 1);
  1428. if (piix_check_450nx_errata(pdev)) {
  1429. /* This writes into the master table but it does not
  1430. really matter for this errata as we will apply it to
  1431. all the PIIX devices on the board */
  1432. host->ports[0]->mwdma_mask = 0;
  1433. host->ports[0]->udma_mask = 0;
  1434. host->ports[1]->mwdma_mask = 0;
  1435. host->ports[1]->udma_mask = 0;
  1436. }
  1437. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1438. pci_set_master(pdev);
  1439. return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
  1440. }
  1441. static void piix_remove_one(struct pci_dev *pdev)
  1442. {
  1443. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1444. struct piix_host_priv *hpriv = host->private_data;
  1445. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1446. ata_pci_remove_one(pdev);
  1447. }
  1448. static int __init piix_init(void)
  1449. {
  1450. int rc;
  1451. DPRINTK("pci_register_driver\n");
  1452. rc = pci_register_driver(&piix_pci_driver);
  1453. if (rc)
  1454. return rc;
  1455. in_module_init = 0;
  1456. DPRINTK("done\n");
  1457. return 0;
  1458. }
  1459. static void __exit piix_exit(void)
  1460. {
  1461. pci_unregister_driver(&piix_pci_driver);
  1462. }
  1463. module_init(piix_init);
  1464. module_exit(piix_exit);