cx18-io.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /*
  2. * cx18 driver PCI memory mapped IO access routines
  3. *
  4. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  5. * Copyright (C) 2008 Andy Walls <awalls@radix.net>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
  20. * 02111-1307 USA
  21. */
  22. #include "cx18-driver.h"
  23. #include "cx18-io.h"
  24. #include "cx18-irq.h"
  25. void cx18_log_statistics(struct cx18 *cx)
  26. {
  27. int i;
  28. if (!(cx18_debug & CX18_DBGFLG_INFO))
  29. return;
  30. for (i = 0; i <= CX18_MAX_MB_ACK_DELAY; i++)
  31. if (atomic_read(&cx->mbox_stats.mb_ack_delay[i]))
  32. CX18_DEBUG_INFO("mb_ack_delay[%d] = %d\n", i,
  33. atomic_read(&cx->mbox_stats.mb_ack_delay[i]));
  34. return;
  35. }
  36. void cx18_memset_io(struct cx18 *cx, void __iomem *addr, int val, size_t count)
  37. {
  38. u8 __iomem *dst = addr;
  39. u16 val2 = val | (val << 8);
  40. u32 val4 = val2 | (val2 << 16);
  41. /* Align writes on the CX23418's addresses */
  42. if ((count > 0) && ((unsigned long)dst & 1)) {
  43. cx18_writeb(cx, (u8) val, dst);
  44. count--;
  45. dst++;
  46. }
  47. if ((count > 1) && ((unsigned long)dst & 2)) {
  48. cx18_writew(cx, val2, dst);
  49. count -= 2;
  50. dst += 2;
  51. }
  52. while (count > 3) {
  53. cx18_writel(cx, val4, dst);
  54. count -= 4;
  55. dst += 4;
  56. }
  57. if (count > 1) {
  58. cx18_writew(cx, val2, dst);
  59. count -= 2;
  60. dst += 2;
  61. }
  62. if (count > 0)
  63. cx18_writeb(cx, (u8) val, dst);
  64. }
  65. void cx18_sw1_irq_enable(struct cx18 *cx, u32 val)
  66. {
  67. cx18_write_reg_expect(cx, val, SW1_INT_STATUS, ~val, val);
  68. cx->sw1_irq_mask = cx18_read_reg(cx, SW1_INT_ENABLE_PCI) | val;
  69. cx18_write_reg(cx, cx->sw1_irq_mask, SW1_INT_ENABLE_PCI);
  70. }
  71. void cx18_sw1_irq_disable(struct cx18 *cx, u32 val)
  72. {
  73. cx->sw1_irq_mask = cx18_read_reg(cx, SW1_INT_ENABLE_PCI) & ~val;
  74. cx18_write_reg(cx, cx->sw1_irq_mask, SW1_INT_ENABLE_PCI);
  75. }
  76. void cx18_sw2_irq_enable(struct cx18 *cx, u32 val)
  77. {
  78. cx18_write_reg_expect(cx, val, SW2_INT_STATUS, ~val, val);
  79. cx->sw2_irq_mask = cx18_read_reg(cx, SW2_INT_ENABLE_PCI) | val;
  80. cx18_write_reg(cx, cx->sw2_irq_mask, SW2_INT_ENABLE_PCI);
  81. }
  82. void cx18_sw2_irq_disable(struct cx18 *cx, u32 val)
  83. {
  84. cx->sw2_irq_mask = cx18_read_reg(cx, SW2_INT_ENABLE_PCI) & ~val;
  85. cx18_write_reg(cx, cx->sw2_irq_mask, SW2_INT_ENABLE_PCI);
  86. }
  87. void cx18_sw2_irq_disable_cpu(struct cx18 *cx, u32 val)
  88. {
  89. u32 r;
  90. r = cx18_read_reg(cx, SW2_INT_ENABLE_CPU);
  91. cx18_write_reg(cx, r & ~val, SW2_INT_ENABLE_CPU);
  92. }
  93. void cx18_setup_page(struct cx18 *cx, u32 addr)
  94. {
  95. u32 val;
  96. val = cx18_read_reg(cx, 0xD000F8);
  97. val = (val & ~0x1f00) | ((addr >> 17) & 0x1f00);
  98. cx18_write_reg(cx, val, 0xD000F8);
  99. }