wm8994.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <linux/mfd/wm8994/core.h>
  29. #include <linux/mfd/wm8994/registers.h>
  30. #include <linux/mfd/wm8994/pdata.h>
  31. #include <linux/mfd/wm8994/gpio.h>
  32. #include "wm8994.h"
  33. #include "wm_hubs.h"
  34. struct fll_config {
  35. int src;
  36. int in;
  37. int out;
  38. };
  39. #define WM8994_NUM_DRC 3
  40. #define WM8994_NUM_EQ 3
  41. static int wm8994_drc_base[] = {
  42. WM8994_AIF1_DRC1_1,
  43. WM8994_AIF1_DRC2_1,
  44. WM8994_AIF2_DRC_1,
  45. };
  46. static int wm8994_retune_mobile_base[] = {
  47. WM8994_AIF1_DAC1_EQ_GAINS_1,
  48. WM8994_AIF1_DAC2_EQ_GAINS_1,
  49. WM8994_AIF2_EQ_GAINS_1,
  50. };
  51. #define WM8994_REG_CACHE_SIZE 0x621
  52. struct wm8994_micdet {
  53. struct snd_soc_jack *jack;
  54. int det;
  55. int shrt;
  56. };
  57. /* codec private data */
  58. struct wm8994_priv {
  59. struct wm_hubs_data hubs;
  60. enum snd_soc_control_type control_type;
  61. void *control_data;
  62. struct snd_soc_codec *codec;
  63. u16 reg_cache[WM8994_REG_CACHE_SIZE + 1];
  64. int sysclk[2];
  65. int sysclk_rate[2];
  66. int mclk[2];
  67. int aifclk[2];
  68. struct fll_config fll[2], fll_suspend[2];
  69. int dac_rates[2];
  70. int lrclk_shared[2];
  71. int mbc_ena[3];
  72. /* Platform dependant DRC configuration */
  73. const char **drc_texts;
  74. int drc_cfg[WM8994_NUM_DRC];
  75. struct soc_enum drc_enum;
  76. /* Platform dependant ReTune mobile configuration */
  77. int num_retune_mobile_texts;
  78. const char **retune_mobile_texts;
  79. int retune_mobile_cfg[WM8994_NUM_EQ];
  80. struct soc_enum retune_mobile_enum;
  81. struct wm8994_micdet micdet[2];
  82. int revision;
  83. struct wm8994_pdata *pdata;
  84. };
  85. static int wm8994_readable(unsigned int reg)
  86. {
  87. switch (reg) {
  88. case WM8994_GPIO_1:
  89. case WM8994_GPIO_2:
  90. case WM8994_GPIO_3:
  91. case WM8994_GPIO_4:
  92. case WM8994_GPIO_5:
  93. case WM8994_GPIO_6:
  94. case WM8994_GPIO_7:
  95. case WM8994_GPIO_8:
  96. case WM8994_GPIO_9:
  97. case WM8994_GPIO_10:
  98. case WM8994_GPIO_11:
  99. case WM8994_INTERRUPT_STATUS_1:
  100. case WM8994_INTERRUPT_STATUS_2:
  101. case WM8994_INTERRUPT_RAW_STATUS_2:
  102. return 1;
  103. default:
  104. break;
  105. }
  106. if (reg >= WM8994_CACHE_SIZE)
  107. return 0;
  108. return wm8994_access_masks[reg].readable != 0;
  109. }
  110. static int wm8994_volatile(unsigned int reg)
  111. {
  112. if (reg >= WM8994_REG_CACHE_SIZE)
  113. return 1;
  114. switch (reg) {
  115. case WM8994_SOFTWARE_RESET:
  116. case WM8994_CHIP_REVISION:
  117. case WM8994_DC_SERVO_1:
  118. case WM8994_DC_SERVO_READBACK:
  119. case WM8994_RATE_STATUS:
  120. case WM8994_LDO_1:
  121. case WM8994_LDO_2:
  122. case WM8958_DSP2_EXECCONTROL:
  123. return 1;
  124. default:
  125. return 0;
  126. }
  127. }
  128. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  129. unsigned int value)
  130. {
  131. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  132. BUG_ON(reg > WM8994_MAX_REGISTER);
  133. if (!wm8994_volatile(reg))
  134. wm8994->reg_cache[reg] = value;
  135. return wm8994_reg_write(codec->control_data, reg, value);
  136. }
  137. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  138. unsigned int reg)
  139. {
  140. u16 *reg_cache = codec->reg_cache;
  141. BUG_ON(reg > WM8994_MAX_REGISTER);
  142. if (wm8994_volatile(reg))
  143. return wm8994_reg_read(codec->control_data, reg);
  144. else
  145. return reg_cache[reg];
  146. }
  147. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  148. {
  149. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  150. int rate;
  151. int reg1 = 0;
  152. int offset;
  153. if (aif)
  154. offset = 4;
  155. else
  156. offset = 0;
  157. switch (wm8994->sysclk[aif]) {
  158. case WM8994_SYSCLK_MCLK1:
  159. rate = wm8994->mclk[0];
  160. break;
  161. case WM8994_SYSCLK_MCLK2:
  162. reg1 |= 0x8;
  163. rate = wm8994->mclk[1];
  164. break;
  165. case WM8994_SYSCLK_FLL1:
  166. reg1 |= 0x10;
  167. rate = wm8994->fll[0].out;
  168. break;
  169. case WM8994_SYSCLK_FLL2:
  170. reg1 |= 0x18;
  171. rate = wm8994->fll[1].out;
  172. break;
  173. default:
  174. return -EINVAL;
  175. }
  176. if (rate >= 13500000) {
  177. rate /= 2;
  178. reg1 |= WM8994_AIF1CLK_DIV;
  179. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  180. aif + 1, rate);
  181. }
  182. if (rate && rate < 3000000)
  183. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  184. aif + 1, rate);
  185. wm8994->aifclk[aif] = rate;
  186. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  187. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  188. reg1);
  189. return 0;
  190. }
  191. static int configure_clock(struct snd_soc_codec *codec)
  192. {
  193. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  194. int old, new;
  195. /* Bring up the AIF clocks first */
  196. configure_aif_clock(codec, 0);
  197. configure_aif_clock(codec, 1);
  198. /* Then switch CLK_SYS over to the higher of them; a change
  199. * can only happen as a result of a clocking change which can
  200. * only be made outside of DAPM so we can safely redo the
  201. * clocking.
  202. */
  203. /* If they're equal it doesn't matter which is used */
  204. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  205. return 0;
  206. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  207. new = WM8994_SYSCLK_SRC;
  208. else
  209. new = 0;
  210. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  211. /* If there's no change then we're done. */
  212. if (old == new)
  213. return 0;
  214. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  215. snd_soc_dapm_sync(&codec->dapm);
  216. return 0;
  217. }
  218. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  219. struct snd_soc_dapm_widget *sink)
  220. {
  221. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  222. const char *clk;
  223. /* Check what we're currently using for CLK_SYS */
  224. if (reg & WM8994_SYSCLK_SRC)
  225. clk = "AIF2CLK";
  226. else
  227. clk = "AIF1CLK";
  228. return strcmp(source->name, clk) == 0;
  229. }
  230. static const char *sidetone_hpf_text[] = {
  231. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  232. };
  233. static const struct soc_enum sidetone_hpf =
  234. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  235. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  236. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  237. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  238. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  239. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  240. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  241. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  242. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  243. .put = wm8994_put_drc_sw, \
  244. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  245. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  246. struct snd_ctl_elem_value *ucontrol)
  247. {
  248. struct soc_mixer_control *mc =
  249. (struct soc_mixer_control *)kcontrol->private_value;
  250. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  251. int mask, ret;
  252. /* Can't enable both ADC and DAC paths simultaneously */
  253. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  254. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  255. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  256. else
  257. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  258. ret = snd_soc_read(codec, mc->reg);
  259. if (ret < 0)
  260. return ret;
  261. if (ret & mask)
  262. return -EINVAL;
  263. return snd_soc_put_volsw(kcontrol, ucontrol);
  264. }
  265. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  266. {
  267. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  268. struct wm8994_pdata *pdata = wm8994->pdata;
  269. int base = wm8994_drc_base[drc];
  270. int cfg = wm8994->drc_cfg[drc];
  271. int save, i;
  272. /* Save any enables; the configuration should clear them. */
  273. save = snd_soc_read(codec, base);
  274. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  275. WM8994_AIF1ADC1R_DRC_ENA;
  276. for (i = 0; i < WM8994_DRC_REGS; i++)
  277. snd_soc_update_bits(codec, base + i, 0xffff,
  278. pdata->drc_cfgs[cfg].regs[i]);
  279. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  280. WM8994_AIF1ADC1L_DRC_ENA |
  281. WM8994_AIF1ADC1R_DRC_ENA, save);
  282. }
  283. /* Icky as hell but saves code duplication */
  284. static int wm8994_get_drc(const char *name)
  285. {
  286. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  287. return 0;
  288. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  289. return 1;
  290. if (strcmp(name, "AIF2DRC Mode") == 0)
  291. return 2;
  292. return -EINVAL;
  293. }
  294. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  295. struct snd_ctl_elem_value *ucontrol)
  296. {
  297. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  298. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  299. struct wm8994_pdata *pdata = wm8994->pdata;
  300. int drc = wm8994_get_drc(kcontrol->id.name);
  301. int value = ucontrol->value.integer.value[0];
  302. if (drc < 0)
  303. return drc;
  304. if (value >= pdata->num_drc_cfgs)
  305. return -EINVAL;
  306. wm8994->drc_cfg[drc] = value;
  307. wm8994_set_drc(codec, drc);
  308. return 0;
  309. }
  310. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  311. struct snd_ctl_elem_value *ucontrol)
  312. {
  313. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  314. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  315. int drc = wm8994_get_drc(kcontrol->id.name);
  316. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  317. return 0;
  318. }
  319. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  320. {
  321. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  322. struct wm8994_pdata *pdata = wm8994->pdata;
  323. int base = wm8994_retune_mobile_base[block];
  324. int iface, best, best_val, save, i, cfg;
  325. if (!pdata || !wm8994->num_retune_mobile_texts)
  326. return;
  327. switch (block) {
  328. case 0:
  329. case 1:
  330. iface = 0;
  331. break;
  332. case 2:
  333. iface = 1;
  334. break;
  335. default:
  336. return;
  337. }
  338. /* Find the version of the currently selected configuration
  339. * with the nearest sample rate. */
  340. cfg = wm8994->retune_mobile_cfg[block];
  341. best = 0;
  342. best_val = INT_MAX;
  343. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  344. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  345. wm8994->retune_mobile_texts[cfg]) == 0 &&
  346. abs(pdata->retune_mobile_cfgs[i].rate
  347. - wm8994->dac_rates[iface]) < best_val) {
  348. best = i;
  349. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  350. - wm8994->dac_rates[iface]);
  351. }
  352. }
  353. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  354. block,
  355. pdata->retune_mobile_cfgs[best].name,
  356. pdata->retune_mobile_cfgs[best].rate,
  357. wm8994->dac_rates[iface]);
  358. /* The EQ will be disabled while reconfiguring it, remember the
  359. * current configuration.
  360. */
  361. save = snd_soc_read(codec, base);
  362. save &= WM8994_AIF1DAC1_EQ_ENA;
  363. for (i = 0; i < WM8994_EQ_REGS; i++)
  364. snd_soc_update_bits(codec, base + i, 0xffff,
  365. pdata->retune_mobile_cfgs[best].regs[i]);
  366. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  367. }
  368. /* Icky as hell but saves code duplication */
  369. static int wm8994_get_retune_mobile_block(const char *name)
  370. {
  371. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  372. return 0;
  373. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  374. return 1;
  375. if (strcmp(name, "AIF2 EQ Mode") == 0)
  376. return 2;
  377. return -EINVAL;
  378. }
  379. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  380. struct snd_ctl_elem_value *ucontrol)
  381. {
  382. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  383. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  384. struct wm8994_pdata *pdata = wm8994->pdata;
  385. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  386. int value = ucontrol->value.integer.value[0];
  387. if (block < 0)
  388. return block;
  389. if (value >= pdata->num_retune_mobile_cfgs)
  390. return -EINVAL;
  391. wm8994->retune_mobile_cfg[block] = value;
  392. wm8994_set_retune_mobile(codec, block);
  393. return 0;
  394. }
  395. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  396. struct snd_ctl_elem_value *ucontrol)
  397. {
  398. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  399. struct wm8994_priv *wm8994 =snd_soc_codec_get_drvdata(codec);
  400. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  401. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  402. return 0;
  403. }
  404. static const char *aif_chan_src_text[] = {
  405. "Left", "Right"
  406. };
  407. static const struct soc_enum aif1adcl_src =
  408. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  409. static const struct soc_enum aif1adcr_src =
  410. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  411. static const struct soc_enum aif2adcl_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  413. static const struct soc_enum aif2adcr_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  415. static const struct soc_enum aif1dacl_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  417. static const struct soc_enum aif1dacr_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  419. static const struct soc_enum aif2dacl_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  421. static const struct soc_enum aif2dacr_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  423. static void wm8958_mbc_apply(struct snd_soc_codec *codec, int mbc, int start)
  424. {
  425. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  426. int pwr_reg = snd_soc_read(codec, WM8994_POWER_MANAGEMENT_5);
  427. int ena, reg, aif;
  428. switch (mbc) {
  429. case 0:
  430. pwr_reg &= (WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA);
  431. aif = 0;
  432. break;
  433. case 1:
  434. pwr_reg &= (WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  435. aif = 0;
  436. break;
  437. case 2:
  438. pwr_reg &= (WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA);
  439. aif = 1;
  440. break;
  441. default:
  442. BUG();
  443. return;
  444. }
  445. /* We can only enable the MBC if the AIF is enabled and we
  446. * want it to be enabled. */
  447. ena = pwr_reg && wm8994->mbc_ena[mbc];
  448. reg = snd_soc_read(codec, WM8958_DSP2_PROGRAM);
  449. dev_dbg(codec->dev, "MBC %d startup: %d, power: %x, DSP: %x\n",
  450. mbc, start, pwr_reg, reg);
  451. if (start && ena) {
  452. /* If the DSP is already running then noop */
  453. if (reg & WM8958_DSP2_ENA)
  454. return;
  455. /* Switch the clock over to the appropriate AIF */
  456. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  457. WM8958_DSP2CLK_SRC | WM8958_DSP2CLK_ENA,
  458. aif << WM8958_DSP2CLK_SRC_SHIFT |
  459. WM8958_DSP2CLK_ENA);
  460. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  461. WM8958_DSP2_ENA, WM8958_DSP2_ENA);
  462. /* TODO: Apply any user specified MBC settings */
  463. /* Run the DSP */
  464. snd_soc_write(codec, WM8958_DSP2_EXECCONTROL,
  465. WM8958_DSP2_RUNR);
  466. /* And we're off! */
  467. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  468. WM8958_MBC_ENA | WM8958_MBC_SEL_MASK,
  469. mbc << WM8958_MBC_SEL_SHIFT |
  470. WM8958_MBC_ENA);
  471. } else {
  472. /* If the DSP is already stopped then noop */
  473. if (!(reg & WM8958_DSP2_ENA))
  474. return;
  475. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  476. WM8958_MBC_ENA, 0);
  477. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  478. WM8958_DSP2_ENA, 0);
  479. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  480. WM8958_DSP2CLK_ENA, 0);
  481. }
  482. }
  483. static int wm8958_aif_ev(struct snd_soc_dapm_widget *w,
  484. struct snd_kcontrol *kcontrol, int event)
  485. {
  486. struct snd_soc_codec *codec = w->codec;
  487. int mbc;
  488. switch (w->shift) {
  489. case 13:
  490. case 12:
  491. mbc = 2;
  492. break;
  493. case 11:
  494. case 10:
  495. mbc = 1;
  496. break;
  497. case 9:
  498. case 8:
  499. mbc = 0;
  500. break;
  501. default:
  502. BUG();
  503. return -EINVAL;
  504. }
  505. switch (event) {
  506. case SND_SOC_DAPM_POST_PMU:
  507. wm8958_mbc_apply(codec, mbc, 1);
  508. break;
  509. case SND_SOC_DAPM_POST_PMD:
  510. wm8958_mbc_apply(codec, mbc, 0);
  511. break;
  512. }
  513. return 0;
  514. }
  515. static int wm8958_mbc_info(struct snd_kcontrol *kcontrol,
  516. struct snd_ctl_elem_info *uinfo)
  517. {
  518. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  519. uinfo->count = 1;
  520. uinfo->value.integer.min = 0;
  521. uinfo->value.integer.max = 1;
  522. return 0;
  523. }
  524. static int wm8958_mbc_get(struct snd_kcontrol *kcontrol,
  525. struct snd_ctl_elem_value *ucontrol)
  526. {
  527. int mbc = kcontrol->private_value;
  528. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  529. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  530. ucontrol->value.integer.value[0] = wm8994->mbc_ena[mbc];
  531. return 0;
  532. }
  533. static int wm8958_mbc_put(struct snd_kcontrol *kcontrol,
  534. struct snd_ctl_elem_value *ucontrol)
  535. {
  536. int mbc = kcontrol->private_value;
  537. int i;
  538. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  539. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  540. if (ucontrol->value.integer.value[0] > 1)
  541. return -EINVAL;
  542. for (i = 0; i < ARRAY_SIZE(wm8994->mbc_ena); i++) {
  543. if (mbc != i && wm8994->mbc_ena[i]) {
  544. dev_dbg(codec->dev, "MBC %d active already\n", mbc);
  545. return -EBUSY;
  546. }
  547. }
  548. wm8994->mbc_ena[mbc] = ucontrol->value.integer.value[0];
  549. wm8958_mbc_apply(codec, mbc, wm8994->mbc_ena[mbc]);
  550. return 0;
  551. }
  552. #define WM8958_MBC_SWITCH(xname, xval) {\
  553. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  554. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  555. .info = wm8958_mbc_info, \
  556. .get = wm8958_mbc_get, .put = wm8958_mbc_put, \
  557. .private_value = xval }
  558. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  559. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  560. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  561. 1, 119, 0, digital_tlv),
  562. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  563. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  564. 1, 119, 0, digital_tlv),
  565. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  566. WM8994_AIF2_ADC_RIGHT_VOLUME,
  567. 1, 119, 0, digital_tlv),
  568. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  569. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  570. SOC_ENUM("AIF2ADCL Source", aif1adcl_src),
  571. SOC_ENUM("AIF2ADCR Source", aif1adcr_src),
  572. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  573. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  574. SOC_ENUM("AIF2DACL Source", aif1dacl_src),
  575. SOC_ENUM("AIF2DACR Source", aif1dacr_src),
  576. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  577. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  578. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  579. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  580. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  581. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  582. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  583. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  584. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  585. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  586. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  587. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  588. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  589. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  590. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  591. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  592. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  593. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  594. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  595. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  596. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  597. 5, 12, 0, st_tlv),
  598. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  599. 0, 12, 0, st_tlv),
  600. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  601. 5, 12, 0, st_tlv),
  602. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  603. 0, 12, 0, st_tlv),
  604. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  605. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  606. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  607. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  608. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  609. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  610. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  611. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  612. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  613. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  614. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  615. 6, 1, 1, wm_hubs_spkmix_tlv),
  616. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  617. 2, 1, 1, wm_hubs_spkmix_tlv),
  618. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  619. 6, 1, 1, wm_hubs_spkmix_tlv),
  620. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  621. 2, 1, 1, wm_hubs_spkmix_tlv),
  622. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  623. 10, 15, 0, wm8994_3d_tlv),
  624. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  625. 8, 1, 0),
  626. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  627. 10, 15, 0, wm8994_3d_tlv),
  628. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  629. 8, 1, 0),
  630. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  631. 10, 15, 0, wm8994_3d_tlv),
  632. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  633. 8, 1, 0),
  634. };
  635. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  636. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  637. eq_tlv),
  638. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  639. eq_tlv),
  640. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  641. eq_tlv),
  642. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  643. eq_tlv),
  644. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  645. eq_tlv),
  646. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  647. eq_tlv),
  648. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  649. eq_tlv),
  650. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  651. eq_tlv),
  652. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  653. eq_tlv),
  654. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  655. eq_tlv),
  656. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  657. eq_tlv),
  658. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  659. eq_tlv),
  660. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  661. eq_tlv),
  662. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  663. eq_tlv),
  664. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  665. eq_tlv),
  666. };
  667. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  668. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  669. WM8958_MBC_SWITCH("AIF1DAC1 MBC Switch", 0),
  670. WM8958_MBC_SWITCH("AIF1DAC2 MBC Switch", 1),
  671. WM8958_MBC_SWITCH("AIF2DAC MBC Switch", 2),
  672. };
  673. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  674. struct snd_kcontrol *kcontrol, int event)
  675. {
  676. struct snd_soc_codec *codec = w->codec;
  677. switch (event) {
  678. case SND_SOC_DAPM_PRE_PMU:
  679. return configure_clock(codec);
  680. case SND_SOC_DAPM_POST_PMD:
  681. configure_clock(codec);
  682. break;
  683. }
  684. return 0;
  685. }
  686. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  687. {
  688. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  689. int enable = 1;
  690. int source = 0; /* GCC flow analysis can't track enable */
  691. int reg, reg_r;
  692. /* Only support direct DAC->headphone paths */
  693. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  694. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  695. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  696. enable = 0;
  697. }
  698. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  699. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  700. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  701. enable = 0;
  702. }
  703. /* We also need the same setting for L/R and only one path */
  704. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  705. switch (reg) {
  706. case WM8994_AIF2DACL_TO_DAC1L:
  707. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  708. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  709. break;
  710. case WM8994_AIF1DAC2L_TO_DAC1L:
  711. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  712. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  713. break;
  714. case WM8994_AIF1DAC1L_TO_DAC1L:
  715. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  716. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  717. break;
  718. default:
  719. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  720. enable = 0;
  721. break;
  722. }
  723. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  724. if (reg_r != reg) {
  725. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  726. enable = 0;
  727. }
  728. if (enable) {
  729. dev_dbg(codec->dev, "Class W enabled\n");
  730. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  731. WM8994_CP_DYN_PWR |
  732. WM8994_CP_DYN_SRC_SEL_MASK,
  733. source | WM8994_CP_DYN_PWR);
  734. wm8994->hubs.class_w = true;
  735. } else {
  736. dev_dbg(codec->dev, "Class W disabled\n");
  737. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  738. WM8994_CP_DYN_PWR, 0);
  739. wm8994->hubs.class_w = false;
  740. }
  741. }
  742. static const char *hp_mux_text[] = {
  743. "Mixer",
  744. "DAC",
  745. };
  746. #define WM8994_HP_ENUM(xname, xenum) \
  747. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  748. .info = snd_soc_info_enum_double, \
  749. .get = snd_soc_dapm_get_enum_double, \
  750. .put = wm8994_put_hp_enum, \
  751. .private_value = (unsigned long)&xenum }
  752. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  753. struct snd_ctl_elem_value *ucontrol)
  754. {
  755. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  756. struct snd_soc_codec *codec = w->codec;
  757. int ret;
  758. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  759. wm8994_update_class_w(codec);
  760. return ret;
  761. }
  762. static const struct soc_enum hpl_enum =
  763. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  764. static const struct snd_kcontrol_new hpl_mux =
  765. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  766. static const struct soc_enum hpr_enum =
  767. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  768. static const struct snd_kcontrol_new hpr_mux =
  769. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  770. static const char *adc_mux_text[] = {
  771. "ADC",
  772. "DMIC",
  773. };
  774. static const struct soc_enum adc_enum =
  775. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  776. static const struct snd_kcontrol_new adcl_mux =
  777. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  778. static const struct snd_kcontrol_new adcr_mux =
  779. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  780. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  781. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  782. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  783. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  784. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  785. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  786. };
  787. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  788. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  789. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  790. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  791. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  792. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  793. };
  794. /* Debugging; dump chip status after DAPM transitions */
  795. static int post_ev(struct snd_soc_dapm_widget *w,
  796. struct snd_kcontrol *kcontrol, int event)
  797. {
  798. struct snd_soc_codec *codec = w->codec;
  799. dev_dbg(codec->dev, "SRC status: %x\n",
  800. snd_soc_read(codec,
  801. WM8994_RATE_STATUS));
  802. return 0;
  803. }
  804. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  805. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  806. 1, 1, 0),
  807. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  808. 0, 1, 0),
  809. };
  810. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  811. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  812. 1, 1, 0),
  813. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  814. 0, 1, 0),
  815. };
  816. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  817. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  818. 1, 1, 0),
  819. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  820. 0, 1, 0),
  821. };
  822. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  823. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  824. 1, 1, 0),
  825. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  826. 0, 1, 0),
  827. };
  828. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  829. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  830. 5, 1, 0),
  831. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  832. 4, 1, 0),
  833. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  834. 2, 1, 0),
  835. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  836. 1, 1, 0),
  837. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  838. 0, 1, 0),
  839. };
  840. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  841. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  842. 5, 1, 0),
  843. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  844. 4, 1, 0),
  845. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  846. 2, 1, 0),
  847. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  848. 1, 1, 0),
  849. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  850. 0, 1, 0),
  851. };
  852. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  853. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  854. .info = snd_soc_info_volsw, \
  855. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  856. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  857. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  858. struct snd_ctl_elem_value *ucontrol)
  859. {
  860. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  861. struct snd_soc_codec *codec = w->codec;
  862. int ret;
  863. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  864. wm8994_update_class_w(codec);
  865. return ret;
  866. }
  867. static const struct snd_kcontrol_new dac1l_mix[] = {
  868. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  869. 5, 1, 0),
  870. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  871. 4, 1, 0),
  872. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  873. 2, 1, 0),
  874. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  875. 1, 1, 0),
  876. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  877. 0, 1, 0),
  878. };
  879. static const struct snd_kcontrol_new dac1r_mix[] = {
  880. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  881. 5, 1, 0),
  882. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  883. 4, 1, 0),
  884. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  885. 2, 1, 0),
  886. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  887. 1, 1, 0),
  888. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  889. 0, 1, 0),
  890. };
  891. static const char *sidetone_text[] = {
  892. "ADC/DMIC1", "DMIC2",
  893. };
  894. static const struct soc_enum sidetone1_enum =
  895. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  896. static const struct snd_kcontrol_new sidetone1_mux =
  897. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  898. static const struct soc_enum sidetone2_enum =
  899. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  900. static const struct snd_kcontrol_new sidetone2_mux =
  901. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  902. static const char *aif1dac_text[] = {
  903. "AIF1DACDAT", "AIF3DACDAT",
  904. };
  905. static const struct soc_enum aif1dac_enum =
  906. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  907. static const struct snd_kcontrol_new aif1dac_mux =
  908. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  909. static const char *aif2dac_text[] = {
  910. "AIF2DACDAT", "AIF3DACDAT",
  911. };
  912. static const struct soc_enum aif2dac_enum =
  913. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  914. static const struct snd_kcontrol_new aif2dac_mux =
  915. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  916. static const char *aif2adc_text[] = {
  917. "AIF2ADCDAT", "AIF3DACDAT",
  918. };
  919. static const struct soc_enum aif2adc_enum =
  920. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  921. static const struct snd_kcontrol_new aif2adc_mux =
  922. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  923. static const char *aif3adc_text[] = {
  924. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  925. };
  926. static const struct soc_enum wm8994_aif3adc_enum =
  927. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  928. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  929. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  930. static const struct soc_enum wm8958_aif3adc_enum =
  931. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  932. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  933. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  934. static const char *mono_pcm_out_text[] = {
  935. "None", "AIF2ADCL", "AIF2ADCR",
  936. };
  937. static const struct soc_enum mono_pcm_out_enum =
  938. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  939. static const struct snd_kcontrol_new mono_pcm_out_mux =
  940. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  941. static const char *aif2dac_src_text[] = {
  942. "AIF2", "AIF3",
  943. };
  944. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  945. static const struct soc_enum aif2dacl_src_enum =
  946. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  947. static const struct snd_kcontrol_new aif2dacl_src_mux =
  948. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  949. static const struct soc_enum aif2dacr_src_enum =
  950. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  951. static const struct snd_kcontrol_new aif2dacr_src_mux =
  952. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  953. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  954. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  955. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  956. SND_SOC_DAPM_INPUT("Clock"),
  957. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  958. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  959. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  960. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  961. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  962. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  963. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  964. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", "AIF1 Capture",
  965. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  966. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", "AIF1 Capture",
  967. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  968. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  969. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  970. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  971. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  972. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  973. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  974. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", "AIF1 Capture",
  975. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  976. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", "AIF1 Capture",
  977. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  978. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  979. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  980. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  981. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  982. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  983. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  984. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  985. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  986. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  987. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  988. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  989. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  990. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  991. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  992. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  993. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  994. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  995. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  996. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  997. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  998. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  999. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1000. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1001. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1002. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1003. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1004. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1005. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1006. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1007. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1008. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1009. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1010. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1011. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1012. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1013. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1014. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1015. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1016. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1017. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1018. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1019. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1020. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1021. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1022. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1023. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1024. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1025. /* Power is done with the muxes since the ADC power also controls the
  1026. * downsampling chain, the chip will automatically manage the analogue
  1027. * specific portions.
  1028. */
  1029. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1030. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1031. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1032. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1033. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1034. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1035. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1036. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1037. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1038. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1039. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1040. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1041. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1042. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1043. SND_SOC_DAPM_POST("Debug log", post_ev),
  1044. };
  1045. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1046. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1047. };
  1048. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1049. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1050. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1051. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1052. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1053. };
  1054. static const struct snd_soc_dapm_route intercon[] = {
  1055. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1056. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1057. { "DSP1CLK", NULL, "CLK_SYS" },
  1058. { "DSP2CLK", NULL, "CLK_SYS" },
  1059. { "DSPINTCLK", NULL, "CLK_SYS" },
  1060. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1061. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1062. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1063. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1064. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1065. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1066. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1067. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1068. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1069. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1070. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1071. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1072. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1073. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1074. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1075. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1076. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1077. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1078. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1079. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1080. { "AIF2ADCL", NULL, "AIF2CLK" },
  1081. { "AIF2ADCL", NULL, "DSP2CLK" },
  1082. { "AIF2ADCR", NULL, "AIF2CLK" },
  1083. { "AIF2ADCR", NULL, "DSP2CLK" },
  1084. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1085. { "AIF2DACL", NULL, "AIF2CLK" },
  1086. { "AIF2DACL", NULL, "DSP2CLK" },
  1087. { "AIF2DACR", NULL, "AIF2CLK" },
  1088. { "AIF2DACR", NULL, "DSP2CLK" },
  1089. { "AIF2DACR", NULL, "DSPINTCLK" },
  1090. { "DMIC1L", NULL, "DMIC1DAT" },
  1091. { "DMIC1L", NULL, "CLK_SYS" },
  1092. { "DMIC1R", NULL, "DMIC1DAT" },
  1093. { "DMIC1R", NULL, "CLK_SYS" },
  1094. { "DMIC2L", NULL, "DMIC2DAT" },
  1095. { "DMIC2L", NULL, "CLK_SYS" },
  1096. { "DMIC2R", NULL, "DMIC2DAT" },
  1097. { "DMIC2R", NULL, "CLK_SYS" },
  1098. { "ADCL", NULL, "AIF1CLK" },
  1099. { "ADCL", NULL, "DSP1CLK" },
  1100. { "ADCL", NULL, "DSPINTCLK" },
  1101. { "ADCR", NULL, "AIF1CLK" },
  1102. { "ADCR", NULL, "DSP1CLK" },
  1103. { "ADCR", NULL, "DSPINTCLK" },
  1104. { "ADCL Mux", "ADC", "ADCL" },
  1105. { "ADCL Mux", "DMIC", "DMIC1L" },
  1106. { "ADCR Mux", "ADC", "ADCR" },
  1107. { "ADCR Mux", "DMIC", "DMIC1R" },
  1108. { "DAC1L", NULL, "AIF1CLK" },
  1109. { "DAC1L", NULL, "DSP1CLK" },
  1110. { "DAC1L", NULL, "DSPINTCLK" },
  1111. { "DAC1R", NULL, "AIF1CLK" },
  1112. { "DAC1R", NULL, "DSP1CLK" },
  1113. { "DAC1R", NULL, "DSPINTCLK" },
  1114. { "DAC2L", NULL, "AIF2CLK" },
  1115. { "DAC2L", NULL, "DSP2CLK" },
  1116. { "DAC2L", NULL, "DSPINTCLK" },
  1117. { "DAC2R", NULL, "AIF2DACR" },
  1118. { "DAC2R", NULL, "AIF2CLK" },
  1119. { "DAC2R", NULL, "DSP2CLK" },
  1120. { "DAC2R", NULL, "DSPINTCLK" },
  1121. { "TOCLK", NULL, "CLK_SYS" },
  1122. /* AIF1 outputs */
  1123. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1124. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1125. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1126. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1127. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1128. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1129. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1130. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1131. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1132. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1133. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1134. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1135. /* Pin level routing for AIF3 */
  1136. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1137. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1138. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1139. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1140. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1141. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1142. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1143. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1144. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1145. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1146. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1147. /* DAC1 inputs */
  1148. { "DAC1L", NULL, "DAC1L Mixer" },
  1149. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1150. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1151. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1152. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1153. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1154. { "DAC1R", NULL, "DAC1R Mixer" },
  1155. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1156. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1157. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1158. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1159. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1160. /* DAC2/AIF2 outputs */
  1161. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1162. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1163. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1164. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1165. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1166. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1167. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1168. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1169. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1170. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1171. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1172. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1173. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1174. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1175. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1176. /* AIF3 output */
  1177. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1178. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1179. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1180. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1181. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1182. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1183. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1184. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1185. /* Sidetone */
  1186. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1187. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1188. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1189. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1190. /* Output stages */
  1191. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1192. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1193. { "SPKL", "DAC1 Switch", "DAC1L" },
  1194. { "SPKL", "DAC2 Switch", "DAC2L" },
  1195. { "SPKR", "DAC1 Switch", "DAC1R" },
  1196. { "SPKR", "DAC2 Switch", "DAC2R" },
  1197. { "Left Headphone Mux", "DAC", "DAC1L" },
  1198. { "Right Headphone Mux", "DAC", "DAC1R" },
  1199. };
  1200. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1201. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1202. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1203. };
  1204. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1205. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1206. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1207. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1208. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1209. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1210. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1211. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1212. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1213. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1214. };
  1215. /* The size in bits of the FLL divide multiplied by 10
  1216. * to allow rounding later */
  1217. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1218. struct fll_div {
  1219. u16 outdiv;
  1220. u16 n;
  1221. u16 k;
  1222. u16 clk_ref_div;
  1223. u16 fll_fratio;
  1224. };
  1225. static int wm8994_get_fll_config(struct fll_div *fll,
  1226. int freq_in, int freq_out)
  1227. {
  1228. u64 Kpart;
  1229. unsigned int K, Ndiv, Nmod;
  1230. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1231. /* Scale the input frequency down to <= 13.5MHz */
  1232. fll->clk_ref_div = 0;
  1233. while (freq_in > 13500000) {
  1234. fll->clk_ref_div++;
  1235. freq_in /= 2;
  1236. if (fll->clk_ref_div > 3)
  1237. return -EINVAL;
  1238. }
  1239. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1240. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1241. fll->outdiv = 3;
  1242. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1243. fll->outdiv++;
  1244. if (fll->outdiv > 63)
  1245. return -EINVAL;
  1246. }
  1247. freq_out *= fll->outdiv + 1;
  1248. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1249. if (freq_in > 1000000) {
  1250. fll->fll_fratio = 0;
  1251. } else if (freq_in > 256000) {
  1252. fll->fll_fratio = 1;
  1253. freq_in *= 2;
  1254. } else if (freq_in > 128000) {
  1255. fll->fll_fratio = 2;
  1256. freq_in *= 4;
  1257. } else if (freq_in > 64000) {
  1258. fll->fll_fratio = 3;
  1259. freq_in *= 8;
  1260. } else {
  1261. fll->fll_fratio = 4;
  1262. freq_in *= 16;
  1263. }
  1264. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1265. /* Now, calculate N.K */
  1266. Ndiv = freq_out / freq_in;
  1267. fll->n = Ndiv;
  1268. Nmod = freq_out % freq_in;
  1269. pr_debug("Nmod=%d\n", Nmod);
  1270. /* Calculate fractional part - scale up so we can round. */
  1271. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1272. do_div(Kpart, freq_in);
  1273. K = Kpart & 0xFFFFFFFF;
  1274. if ((K % 10) >= 5)
  1275. K += 5;
  1276. /* Move down to proper range now rounding is done */
  1277. fll->k = K / 10;
  1278. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1279. return 0;
  1280. }
  1281. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1282. unsigned int freq_in, unsigned int freq_out)
  1283. {
  1284. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1285. int reg_offset, ret;
  1286. struct fll_div fll;
  1287. u16 reg, aif1, aif2;
  1288. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1289. & WM8994_AIF1CLK_ENA;
  1290. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1291. & WM8994_AIF2CLK_ENA;
  1292. switch (id) {
  1293. case WM8994_FLL1:
  1294. reg_offset = 0;
  1295. id = 0;
  1296. break;
  1297. case WM8994_FLL2:
  1298. reg_offset = 0x20;
  1299. id = 1;
  1300. break;
  1301. default:
  1302. return -EINVAL;
  1303. }
  1304. switch (src) {
  1305. case 0:
  1306. /* Allow no source specification when stopping */
  1307. if (freq_out)
  1308. return -EINVAL;
  1309. break;
  1310. case WM8994_FLL_SRC_MCLK1:
  1311. case WM8994_FLL_SRC_MCLK2:
  1312. case WM8994_FLL_SRC_LRCLK:
  1313. case WM8994_FLL_SRC_BCLK:
  1314. break;
  1315. default:
  1316. return -EINVAL;
  1317. }
  1318. /* Are we changing anything? */
  1319. if (wm8994->fll[id].src == src &&
  1320. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1321. return 0;
  1322. /* If we're stopping the FLL redo the old config - no
  1323. * registers will actually be written but we avoid GCC flow
  1324. * analysis bugs spewing warnings.
  1325. */
  1326. if (freq_out)
  1327. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1328. else
  1329. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1330. wm8994->fll[id].out);
  1331. if (ret < 0)
  1332. return ret;
  1333. /* Gate the AIF clocks while we reclock */
  1334. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1335. WM8994_AIF1CLK_ENA, 0);
  1336. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1337. WM8994_AIF2CLK_ENA, 0);
  1338. /* We always need to disable the FLL while reconfiguring */
  1339. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1340. WM8994_FLL1_ENA, 0);
  1341. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1342. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1343. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1344. WM8994_FLL1_OUTDIV_MASK |
  1345. WM8994_FLL1_FRATIO_MASK, reg);
  1346. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1347. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1348. WM8994_FLL1_N_MASK,
  1349. fll.n << WM8994_FLL1_N_SHIFT);
  1350. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1351. WM8994_FLL1_REFCLK_DIV_MASK |
  1352. WM8994_FLL1_REFCLK_SRC_MASK,
  1353. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1354. (src - 1));
  1355. /* Enable (with fractional mode if required) */
  1356. if (freq_out) {
  1357. if (fll.k)
  1358. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1359. else
  1360. reg = WM8994_FLL1_ENA;
  1361. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1362. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1363. reg);
  1364. }
  1365. wm8994->fll[id].in = freq_in;
  1366. wm8994->fll[id].out = freq_out;
  1367. wm8994->fll[id].src = src;
  1368. /* Enable any gated AIF clocks */
  1369. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1370. WM8994_AIF1CLK_ENA, aif1);
  1371. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1372. WM8994_AIF2CLK_ENA, aif2);
  1373. configure_clock(codec);
  1374. return 0;
  1375. }
  1376. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1377. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1378. unsigned int freq_in, unsigned int freq_out)
  1379. {
  1380. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1381. }
  1382. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1383. int clk_id, unsigned int freq, int dir)
  1384. {
  1385. struct snd_soc_codec *codec = dai->codec;
  1386. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1387. int i;
  1388. switch (dai->id) {
  1389. case 1:
  1390. case 2:
  1391. break;
  1392. default:
  1393. /* AIF3 shares clocking with AIF1/2 */
  1394. return -EINVAL;
  1395. }
  1396. switch (clk_id) {
  1397. case WM8994_SYSCLK_MCLK1:
  1398. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1399. wm8994->mclk[0] = freq;
  1400. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1401. dai->id, freq);
  1402. break;
  1403. case WM8994_SYSCLK_MCLK2:
  1404. /* TODO: Set GPIO AF */
  1405. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1406. wm8994->mclk[1] = freq;
  1407. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1408. dai->id, freq);
  1409. break;
  1410. case WM8994_SYSCLK_FLL1:
  1411. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1412. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1413. break;
  1414. case WM8994_SYSCLK_FLL2:
  1415. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1416. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1417. break;
  1418. case WM8994_SYSCLK_OPCLK:
  1419. /* Special case - a division (times 10) is given and
  1420. * no effect on main clocking.
  1421. */
  1422. if (freq) {
  1423. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1424. if (opclk_divs[i] == freq)
  1425. break;
  1426. if (i == ARRAY_SIZE(opclk_divs))
  1427. return -EINVAL;
  1428. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1429. WM8994_OPCLK_DIV_MASK, i);
  1430. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1431. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1432. } else {
  1433. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1434. WM8994_OPCLK_ENA, 0);
  1435. }
  1436. default:
  1437. return -EINVAL;
  1438. }
  1439. configure_clock(codec);
  1440. return 0;
  1441. }
  1442. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1443. enum snd_soc_bias_level level)
  1444. {
  1445. struct wm8994 *control = codec->control_data;
  1446. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1447. switch (level) {
  1448. case SND_SOC_BIAS_ON:
  1449. break;
  1450. case SND_SOC_BIAS_PREPARE:
  1451. /* VMID=2x40k */
  1452. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1453. WM8994_VMID_SEL_MASK, 0x2);
  1454. break;
  1455. case SND_SOC_BIAS_STANDBY:
  1456. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1457. /* Tweak DC servo and DSP configuration for
  1458. * improved performance. */
  1459. if (control->type == WM8994 && wm8994->revision < 4) {
  1460. /* Tweak DC servo and DSP configuration for
  1461. * improved performance. */
  1462. snd_soc_write(codec, 0x102, 0x3);
  1463. snd_soc_write(codec, 0x56, 0x3);
  1464. snd_soc_write(codec, 0x817, 0);
  1465. snd_soc_write(codec, 0x102, 0);
  1466. }
  1467. /* Discharge LINEOUT1 & 2 */
  1468. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1469. WM8994_LINEOUT1_DISCH |
  1470. WM8994_LINEOUT2_DISCH,
  1471. WM8994_LINEOUT1_DISCH |
  1472. WM8994_LINEOUT2_DISCH);
  1473. /* Startup bias, VMID ramp & buffer */
  1474. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1475. WM8994_STARTUP_BIAS_ENA |
  1476. WM8994_VMID_BUF_ENA |
  1477. WM8994_VMID_RAMP_MASK,
  1478. WM8994_STARTUP_BIAS_ENA |
  1479. WM8994_VMID_BUF_ENA |
  1480. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1481. /* Main bias enable, VMID=2x40k */
  1482. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1483. WM8994_BIAS_ENA |
  1484. WM8994_VMID_SEL_MASK,
  1485. WM8994_BIAS_ENA | 0x2);
  1486. msleep(20);
  1487. }
  1488. /* VMID=2x500k */
  1489. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1490. WM8994_VMID_SEL_MASK, 0x4);
  1491. break;
  1492. case SND_SOC_BIAS_OFF:
  1493. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1494. /* Switch over to startup biases */
  1495. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1496. WM8994_BIAS_SRC |
  1497. WM8994_STARTUP_BIAS_ENA |
  1498. WM8994_VMID_BUF_ENA |
  1499. WM8994_VMID_RAMP_MASK,
  1500. WM8994_BIAS_SRC |
  1501. WM8994_STARTUP_BIAS_ENA |
  1502. WM8994_VMID_BUF_ENA |
  1503. (1 << WM8994_VMID_RAMP_SHIFT));
  1504. /* Disable main biases */
  1505. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1506. WM8994_BIAS_ENA |
  1507. WM8994_VMID_SEL_MASK, 0);
  1508. /* Discharge line */
  1509. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1510. WM8994_LINEOUT1_DISCH |
  1511. WM8994_LINEOUT2_DISCH,
  1512. WM8994_LINEOUT1_DISCH |
  1513. WM8994_LINEOUT2_DISCH);
  1514. msleep(5);
  1515. /* Switch off startup biases */
  1516. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1517. WM8994_BIAS_SRC |
  1518. WM8994_STARTUP_BIAS_ENA |
  1519. WM8994_VMID_BUF_ENA |
  1520. WM8994_VMID_RAMP_MASK, 0);
  1521. }
  1522. break;
  1523. }
  1524. codec->dapm.bias_level = level;
  1525. return 0;
  1526. }
  1527. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1528. {
  1529. struct snd_soc_codec *codec = dai->codec;
  1530. struct wm8994 *control = codec->control_data;
  1531. int ms_reg;
  1532. int aif1_reg;
  1533. int ms = 0;
  1534. int aif1 = 0;
  1535. switch (dai->id) {
  1536. case 1:
  1537. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1538. aif1_reg = WM8994_AIF1_CONTROL_1;
  1539. break;
  1540. case 2:
  1541. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1542. aif1_reg = WM8994_AIF2_CONTROL_1;
  1543. break;
  1544. default:
  1545. return -EINVAL;
  1546. }
  1547. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1548. case SND_SOC_DAIFMT_CBS_CFS:
  1549. break;
  1550. case SND_SOC_DAIFMT_CBM_CFM:
  1551. ms = WM8994_AIF1_MSTR;
  1552. break;
  1553. default:
  1554. return -EINVAL;
  1555. }
  1556. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1557. case SND_SOC_DAIFMT_DSP_B:
  1558. aif1 |= WM8994_AIF1_LRCLK_INV;
  1559. case SND_SOC_DAIFMT_DSP_A:
  1560. aif1 |= 0x18;
  1561. break;
  1562. case SND_SOC_DAIFMT_I2S:
  1563. aif1 |= 0x10;
  1564. break;
  1565. case SND_SOC_DAIFMT_RIGHT_J:
  1566. break;
  1567. case SND_SOC_DAIFMT_LEFT_J:
  1568. aif1 |= 0x8;
  1569. break;
  1570. default:
  1571. return -EINVAL;
  1572. }
  1573. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1574. case SND_SOC_DAIFMT_DSP_A:
  1575. case SND_SOC_DAIFMT_DSP_B:
  1576. /* frame inversion not valid for DSP modes */
  1577. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1578. case SND_SOC_DAIFMT_NB_NF:
  1579. break;
  1580. case SND_SOC_DAIFMT_IB_NF:
  1581. aif1 |= WM8994_AIF1_BCLK_INV;
  1582. break;
  1583. default:
  1584. return -EINVAL;
  1585. }
  1586. break;
  1587. case SND_SOC_DAIFMT_I2S:
  1588. case SND_SOC_DAIFMT_RIGHT_J:
  1589. case SND_SOC_DAIFMT_LEFT_J:
  1590. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1591. case SND_SOC_DAIFMT_NB_NF:
  1592. break;
  1593. case SND_SOC_DAIFMT_IB_IF:
  1594. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1595. break;
  1596. case SND_SOC_DAIFMT_IB_NF:
  1597. aif1 |= WM8994_AIF1_BCLK_INV;
  1598. break;
  1599. case SND_SOC_DAIFMT_NB_IF:
  1600. aif1 |= WM8994_AIF1_LRCLK_INV;
  1601. break;
  1602. default:
  1603. return -EINVAL;
  1604. }
  1605. break;
  1606. default:
  1607. return -EINVAL;
  1608. }
  1609. /* The AIF2 format configuration needs to be mirrored to AIF3
  1610. * on WM8958 if it's in use so just do it all the time. */
  1611. if (control->type == WM8958 && dai->id == 2)
  1612. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1613. WM8994_AIF1_LRCLK_INV |
  1614. WM8958_AIF3_FMT_MASK, aif1);
  1615. snd_soc_update_bits(codec, aif1_reg,
  1616. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1617. WM8994_AIF1_FMT_MASK,
  1618. aif1);
  1619. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1620. ms);
  1621. return 0;
  1622. }
  1623. static struct {
  1624. int val, rate;
  1625. } srs[] = {
  1626. { 0, 8000 },
  1627. { 1, 11025 },
  1628. { 2, 12000 },
  1629. { 3, 16000 },
  1630. { 4, 22050 },
  1631. { 5, 24000 },
  1632. { 6, 32000 },
  1633. { 7, 44100 },
  1634. { 8, 48000 },
  1635. { 9, 88200 },
  1636. { 10, 96000 },
  1637. };
  1638. static int fs_ratios[] = {
  1639. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1640. };
  1641. static int bclk_divs[] = {
  1642. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1643. 640, 880, 960, 1280, 1760, 1920
  1644. };
  1645. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1646. struct snd_pcm_hw_params *params,
  1647. struct snd_soc_dai *dai)
  1648. {
  1649. struct snd_soc_codec *codec = dai->codec;
  1650. struct wm8994 *control = codec->control_data;
  1651. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1652. int aif1_reg;
  1653. int bclk_reg;
  1654. int lrclk_reg;
  1655. int rate_reg;
  1656. int aif1 = 0;
  1657. int bclk = 0;
  1658. int lrclk = 0;
  1659. int rate_val = 0;
  1660. int id = dai->id - 1;
  1661. int i, cur_val, best_val, bclk_rate, best;
  1662. switch (dai->id) {
  1663. case 1:
  1664. aif1_reg = WM8994_AIF1_CONTROL_1;
  1665. bclk_reg = WM8994_AIF1_BCLK;
  1666. rate_reg = WM8994_AIF1_RATE;
  1667. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1668. wm8994->lrclk_shared[0]) {
  1669. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1670. } else {
  1671. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1672. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1673. }
  1674. break;
  1675. case 2:
  1676. aif1_reg = WM8994_AIF2_CONTROL_1;
  1677. bclk_reg = WM8994_AIF2_BCLK;
  1678. rate_reg = WM8994_AIF2_RATE;
  1679. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1680. wm8994->lrclk_shared[1]) {
  1681. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1682. } else {
  1683. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1684. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1685. }
  1686. break;
  1687. case 3:
  1688. switch (control->type) {
  1689. case WM8958:
  1690. aif1_reg = WM8958_AIF3_CONTROL_1;
  1691. break;
  1692. default:
  1693. return 0;
  1694. }
  1695. default:
  1696. return -EINVAL;
  1697. }
  1698. bclk_rate = params_rate(params) * 2;
  1699. switch (params_format(params)) {
  1700. case SNDRV_PCM_FORMAT_S16_LE:
  1701. bclk_rate *= 16;
  1702. break;
  1703. case SNDRV_PCM_FORMAT_S20_3LE:
  1704. bclk_rate *= 20;
  1705. aif1 |= 0x20;
  1706. break;
  1707. case SNDRV_PCM_FORMAT_S24_LE:
  1708. bclk_rate *= 24;
  1709. aif1 |= 0x40;
  1710. break;
  1711. case SNDRV_PCM_FORMAT_S32_LE:
  1712. bclk_rate *= 32;
  1713. aif1 |= 0x60;
  1714. break;
  1715. default:
  1716. return -EINVAL;
  1717. }
  1718. /* Try to find an appropriate sample rate; look for an exact match. */
  1719. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1720. if (srs[i].rate == params_rate(params))
  1721. break;
  1722. if (i == ARRAY_SIZE(srs))
  1723. return -EINVAL;
  1724. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1725. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1726. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1727. dai->id, wm8994->aifclk[id], bclk_rate);
  1728. if (wm8994->aifclk[id] == 0) {
  1729. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1730. return -EINVAL;
  1731. }
  1732. /* AIFCLK/fs ratio; look for a close match in either direction */
  1733. best = 0;
  1734. best_val = abs((fs_ratios[0] * params_rate(params))
  1735. - wm8994->aifclk[id]);
  1736. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1737. cur_val = abs((fs_ratios[i] * params_rate(params))
  1738. - wm8994->aifclk[id]);
  1739. if (cur_val >= best_val)
  1740. continue;
  1741. best = i;
  1742. best_val = cur_val;
  1743. }
  1744. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1745. dai->id, fs_ratios[best]);
  1746. rate_val |= best;
  1747. /* We may not get quite the right frequency if using
  1748. * approximate clocks so look for the closest match that is
  1749. * higher than the target (we need to ensure that there enough
  1750. * BCLKs to clock out the samples).
  1751. */
  1752. best = 0;
  1753. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1754. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1755. if (cur_val < 0) /* BCLK table is sorted */
  1756. break;
  1757. best = i;
  1758. }
  1759. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1760. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1761. bclk_divs[best], bclk_rate);
  1762. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1763. lrclk = bclk_rate / params_rate(params);
  1764. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1765. lrclk, bclk_rate / lrclk);
  1766. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1767. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1768. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1769. lrclk);
  1770. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1771. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1772. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1773. switch (dai->id) {
  1774. case 1:
  1775. wm8994->dac_rates[0] = params_rate(params);
  1776. wm8994_set_retune_mobile(codec, 0);
  1777. wm8994_set_retune_mobile(codec, 1);
  1778. break;
  1779. case 2:
  1780. wm8994->dac_rates[1] = params_rate(params);
  1781. wm8994_set_retune_mobile(codec, 2);
  1782. break;
  1783. }
  1784. }
  1785. return 0;
  1786. }
  1787. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1788. struct snd_pcm_hw_params *params,
  1789. struct snd_soc_dai *dai)
  1790. {
  1791. struct snd_soc_codec *codec = dai->codec;
  1792. struct wm8994 *control = codec->control_data;
  1793. int aif1_reg;
  1794. int aif1 = 0;
  1795. switch (dai->id) {
  1796. case 3:
  1797. switch (control->type) {
  1798. case WM8958:
  1799. aif1_reg = WM8958_AIF3_CONTROL_1;
  1800. break;
  1801. default:
  1802. return 0;
  1803. }
  1804. default:
  1805. return 0;
  1806. }
  1807. switch (params_format(params)) {
  1808. case SNDRV_PCM_FORMAT_S16_LE:
  1809. break;
  1810. case SNDRV_PCM_FORMAT_S20_3LE:
  1811. aif1 |= 0x20;
  1812. break;
  1813. case SNDRV_PCM_FORMAT_S24_LE:
  1814. aif1 |= 0x40;
  1815. break;
  1816. case SNDRV_PCM_FORMAT_S32_LE:
  1817. aif1 |= 0x60;
  1818. break;
  1819. default:
  1820. return -EINVAL;
  1821. }
  1822. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1823. }
  1824. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1825. {
  1826. struct snd_soc_codec *codec = codec_dai->codec;
  1827. int mute_reg;
  1828. int reg;
  1829. switch (codec_dai->id) {
  1830. case 1:
  1831. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1832. break;
  1833. case 2:
  1834. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1835. break;
  1836. default:
  1837. return -EINVAL;
  1838. }
  1839. if (mute)
  1840. reg = WM8994_AIF1DAC1_MUTE;
  1841. else
  1842. reg = 0;
  1843. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1844. return 0;
  1845. }
  1846. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1847. {
  1848. struct snd_soc_codec *codec = codec_dai->codec;
  1849. int reg, val, mask;
  1850. switch (codec_dai->id) {
  1851. case 1:
  1852. reg = WM8994_AIF1_MASTER_SLAVE;
  1853. mask = WM8994_AIF1_TRI;
  1854. break;
  1855. case 2:
  1856. reg = WM8994_AIF2_MASTER_SLAVE;
  1857. mask = WM8994_AIF2_TRI;
  1858. break;
  1859. case 3:
  1860. reg = WM8994_POWER_MANAGEMENT_6;
  1861. mask = WM8994_AIF3_TRI;
  1862. break;
  1863. default:
  1864. return -EINVAL;
  1865. }
  1866. if (tristate)
  1867. val = mask;
  1868. else
  1869. val = 0;
  1870. return snd_soc_update_bits(codec, reg, mask, reg);
  1871. }
  1872. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1873. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1874. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1875. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1876. .set_sysclk = wm8994_set_dai_sysclk,
  1877. .set_fmt = wm8994_set_dai_fmt,
  1878. .hw_params = wm8994_hw_params,
  1879. .digital_mute = wm8994_aif_mute,
  1880. .set_pll = wm8994_set_fll,
  1881. .set_tristate = wm8994_set_tristate,
  1882. };
  1883. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  1884. .set_sysclk = wm8994_set_dai_sysclk,
  1885. .set_fmt = wm8994_set_dai_fmt,
  1886. .hw_params = wm8994_hw_params,
  1887. .digital_mute = wm8994_aif_mute,
  1888. .set_pll = wm8994_set_fll,
  1889. .set_tristate = wm8994_set_tristate,
  1890. };
  1891. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  1892. .hw_params = wm8994_aif3_hw_params,
  1893. .set_tristate = wm8994_set_tristate,
  1894. };
  1895. static struct snd_soc_dai_driver wm8994_dai[] = {
  1896. {
  1897. .name = "wm8994-aif1",
  1898. .id = 1,
  1899. .playback = {
  1900. .stream_name = "AIF1 Playback",
  1901. .channels_min = 2,
  1902. .channels_max = 2,
  1903. .rates = WM8994_RATES,
  1904. .formats = WM8994_FORMATS,
  1905. },
  1906. .capture = {
  1907. .stream_name = "AIF1 Capture",
  1908. .channels_min = 2,
  1909. .channels_max = 2,
  1910. .rates = WM8994_RATES,
  1911. .formats = WM8994_FORMATS,
  1912. },
  1913. .ops = &wm8994_aif1_dai_ops,
  1914. },
  1915. {
  1916. .name = "wm8994-aif2",
  1917. .id = 2,
  1918. .playback = {
  1919. .stream_name = "AIF2 Playback",
  1920. .channels_min = 2,
  1921. .channels_max = 2,
  1922. .rates = WM8994_RATES,
  1923. .formats = WM8994_FORMATS,
  1924. },
  1925. .capture = {
  1926. .stream_name = "AIF2 Capture",
  1927. .channels_min = 2,
  1928. .channels_max = 2,
  1929. .rates = WM8994_RATES,
  1930. .formats = WM8994_FORMATS,
  1931. },
  1932. .ops = &wm8994_aif2_dai_ops,
  1933. },
  1934. {
  1935. .name = "wm8994-aif3",
  1936. .id = 3,
  1937. .playback = {
  1938. .stream_name = "AIF3 Playback",
  1939. .channels_min = 2,
  1940. .channels_max = 2,
  1941. .rates = WM8994_RATES,
  1942. .formats = WM8994_FORMATS,
  1943. },
  1944. .capture = {
  1945. .stream_name = "AIF3 Capture",
  1946. .channels_min = 2,
  1947. .channels_max = 2,
  1948. .rates = WM8994_RATES,
  1949. .formats = WM8994_FORMATS,
  1950. },
  1951. .ops = &wm8994_aif3_dai_ops,
  1952. }
  1953. };
  1954. #ifdef CONFIG_PM
  1955. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1956. {
  1957. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1958. int i, ret;
  1959. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  1960. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  1961. sizeof(struct fll_config));
  1962. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  1963. if (ret < 0)
  1964. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  1965. i + 1, ret);
  1966. }
  1967. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1968. return 0;
  1969. }
  1970. static int wm8994_resume(struct snd_soc_codec *codec)
  1971. {
  1972. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1973. u16 *reg_cache = codec->reg_cache;
  1974. int i, ret;
  1975. /* Restore the registers */
  1976. for (i = 1; i < ARRAY_SIZE(wm8994->reg_cache); i++) {
  1977. switch (i) {
  1978. case WM8994_LDO_1:
  1979. case WM8994_LDO_2:
  1980. case WM8994_SOFTWARE_RESET:
  1981. /* Handled by other MFD drivers */
  1982. continue;
  1983. default:
  1984. break;
  1985. }
  1986. if (!wm8994_access_masks[i].writable)
  1987. continue;
  1988. wm8994_reg_write(codec->control_data, i, reg_cache[i]);
  1989. }
  1990. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1991. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  1992. if (!wm8994->fll_suspend[i].out)
  1993. continue;
  1994. ret = _wm8994_set_fll(codec, i + 1,
  1995. wm8994->fll_suspend[i].src,
  1996. wm8994->fll_suspend[i].in,
  1997. wm8994->fll_suspend[i].out);
  1998. if (ret < 0)
  1999. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2000. i + 1, ret);
  2001. }
  2002. return 0;
  2003. }
  2004. #else
  2005. #define wm8994_suspend NULL
  2006. #define wm8994_resume NULL
  2007. #endif
  2008. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2009. {
  2010. struct snd_soc_codec *codec = wm8994->codec;
  2011. struct wm8994_pdata *pdata = wm8994->pdata;
  2012. struct snd_kcontrol_new controls[] = {
  2013. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2014. wm8994->retune_mobile_enum,
  2015. wm8994_get_retune_mobile_enum,
  2016. wm8994_put_retune_mobile_enum),
  2017. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2018. wm8994->retune_mobile_enum,
  2019. wm8994_get_retune_mobile_enum,
  2020. wm8994_put_retune_mobile_enum),
  2021. SOC_ENUM_EXT("AIF2 EQ Mode",
  2022. wm8994->retune_mobile_enum,
  2023. wm8994_get_retune_mobile_enum,
  2024. wm8994_put_retune_mobile_enum),
  2025. };
  2026. int ret, i, j;
  2027. const char **t;
  2028. /* We need an array of texts for the enum API but the number
  2029. * of texts is likely to be less than the number of
  2030. * configurations due to the sample rate dependency of the
  2031. * configurations. */
  2032. wm8994->num_retune_mobile_texts = 0;
  2033. wm8994->retune_mobile_texts = NULL;
  2034. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2035. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2036. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2037. wm8994->retune_mobile_texts[j]) == 0)
  2038. break;
  2039. }
  2040. if (j != wm8994->num_retune_mobile_texts)
  2041. continue;
  2042. /* Expand the array... */
  2043. t = krealloc(wm8994->retune_mobile_texts,
  2044. sizeof(char *) *
  2045. (wm8994->num_retune_mobile_texts + 1),
  2046. GFP_KERNEL);
  2047. if (t == NULL)
  2048. continue;
  2049. /* ...store the new entry... */
  2050. t[wm8994->num_retune_mobile_texts] =
  2051. pdata->retune_mobile_cfgs[i].name;
  2052. /* ...and remember the new version. */
  2053. wm8994->num_retune_mobile_texts++;
  2054. wm8994->retune_mobile_texts = t;
  2055. }
  2056. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2057. wm8994->num_retune_mobile_texts);
  2058. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2059. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2060. ret = snd_soc_add_controls(wm8994->codec, controls,
  2061. ARRAY_SIZE(controls));
  2062. if (ret != 0)
  2063. dev_err(wm8994->codec->dev,
  2064. "Failed to add ReTune Mobile controls: %d\n", ret);
  2065. }
  2066. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2067. {
  2068. struct snd_soc_codec *codec = wm8994->codec;
  2069. struct wm8994_pdata *pdata = wm8994->pdata;
  2070. int ret, i;
  2071. if (!pdata)
  2072. return;
  2073. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2074. pdata->lineout2_diff,
  2075. pdata->lineout1fb,
  2076. pdata->lineout2fb,
  2077. pdata->jd_scthr,
  2078. pdata->jd_thr,
  2079. pdata->micbias1_lvl,
  2080. pdata->micbias2_lvl);
  2081. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2082. if (pdata->num_drc_cfgs) {
  2083. struct snd_kcontrol_new controls[] = {
  2084. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2085. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2086. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2087. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2088. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2089. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2090. };
  2091. /* We need an array of texts for the enum API */
  2092. wm8994->drc_texts = kmalloc(sizeof(char *)
  2093. * pdata->num_drc_cfgs, GFP_KERNEL);
  2094. if (!wm8994->drc_texts) {
  2095. dev_err(wm8994->codec->dev,
  2096. "Failed to allocate %d DRC config texts\n",
  2097. pdata->num_drc_cfgs);
  2098. return;
  2099. }
  2100. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2101. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2102. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2103. wm8994->drc_enum.texts = wm8994->drc_texts;
  2104. ret = snd_soc_add_controls(wm8994->codec, controls,
  2105. ARRAY_SIZE(controls));
  2106. if (ret != 0)
  2107. dev_err(wm8994->codec->dev,
  2108. "Failed to add DRC mode controls: %d\n", ret);
  2109. for (i = 0; i < WM8994_NUM_DRC; i++)
  2110. wm8994_set_drc(codec, i);
  2111. }
  2112. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2113. pdata->num_retune_mobile_cfgs);
  2114. if (pdata->num_retune_mobile_cfgs)
  2115. wm8994_handle_retune_mobile_pdata(wm8994);
  2116. else
  2117. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2118. ARRAY_SIZE(wm8994_eq_controls));
  2119. }
  2120. /**
  2121. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2122. *
  2123. * @codec: WM8994 codec
  2124. * @jack: jack to report detection events on
  2125. * @micbias: microphone bias to detect on
  2126. * @det: value to report for presence detection
  2127. * @shrt: value to report for short detection
  2128. *
  2129. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2130. * being used to bring out signals to the processor then only platform
  2131. * data configuration is needed for WM8994 and processor GPIOs should
  2132. * be configured using snd_soc_jack_add_gpios() instead.
  2133. *
  2134. * Configuration of detection levels is available via the micbias1_lvl
  2135. * and micbias2_lvl platform data members.
  2136. */
  2137. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2138. int micbias, int det, int shrt)
  2139. {
  2140. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2141. struct wm8994_micdet *micdet;
  2142. struct wm8994 *control = codec->control_data;
  2143. int reg;
  2144. if (control->type != WM8994)
  2145. return -EINVAL;
  2146. switch (micbias) {
  2147. case 1:
  2148. micdet = &wm8994->micdet[0];
  2149. break;
  2150. case 2:
  2151. micdet = &wm8994->micdet[1];
  2152. break;
  2153. default:
  2154. return -EINVAL;
  2155. }
  2156. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2157. micbias, det, shrt);
  2158. /* Store the configuration */
  2159. micdet->jack = jack;
  2160. micdet->det = det;
  2161. micdet->shrt = shrt;
  2162. /* If either of the jacks is set up then enable detection */
  2163. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2164. reg = WM8994_MICD_ENA;
  2165. else
  2166. reg = 0;
  2167. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2168. return 0;
  2169. }
  2170. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2171. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2172. {
  2173. struct wm8994_priv *priv = data;
  2174. struct snd_soc_codec *codec = priv->codec;
  2175. int reg;
  2176. int report;
  2177. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2178. if (reg < 0) {
  2179. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2180. reg);
  2181. return IRQ_HANDLED;
  2182. }
  2183. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2184. report = 0;
  2185. if (reg & WM8994_MIC1_DET_STS)
  2186. report |= priv->micdet[0].det;
  2187. if (reg & WM8994_MIC1_SHRT_STS)
  2188. report |= priv->micdet[0].shrt;
  2189. snd_soc_jack_report(priv->micdet[0].jack, report,
  2190. priv->micdet[0].det | priv->micdet[0].shrt);
  2191. report = 0;
  2192. if (reg & WM8994_MIC2_DET_STS)
  2193. report |= priv->micdet[1].det;
  2194. if (reg & WM8994_MIC2_SHRT_STS)
  2195. report |= priv->micdet[1].shrt;
  2196. snd_soc_jack_report(priv->micdet[1].jack, report,
  2197. priv->micdet[1].det | priv->micdet[1].shrt);
  2198. return IRQ_HANDLED;
  2199. }
  2200. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2201. {
  2202. struct wm8994 *control;
  2203. struct wm8994_priv *wm8994;
  2204. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2205. int ret, i;
  2206. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2207. control = codec->control_data;
  2208. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2209. if (wm8994 == NULL)
  2210. return -ENOMEM;
  2211. snd_soc_codec_set_drvdata(codec, wm8994);
  2212. codec->reg_cache = &wm8994->reg_cache;
  2213. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2214. wm8994->codec = codec;
  2215. /* Fill the cache with physical values we inherited; don't reset */
  2216. ret = wm8994_bulk_read(codec->control_data, 0,
  2217. ARRAY_SIZE(wm8994->reg_cache) - 1,
  2218. codec->reg_cache);
  2219. if (ret < 0) {
  2220. dev_err(codec->dev, "Failed to fill register cache: %d\n",
  2221. ret);
  2222. goto err;
  2223. }
  2224. /* Clear the cached values for unreadable/volatile registers to
  2225. * avoid potential confusion.
  2226. */
  2227. for (i = 0; i < ARRAY_SIZE(wm8994->reg_cache); i++)
  2228. if (wm8994_volatile(i) || !wm8994_readable(i))
  2229. wm8994->reg_cache[i] = 0;
  2230. /* Set revision-specific configuration */
  2231. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2232. switch (control->type) {
  2233. case WM8994:
  2234. switch (wm8994->revision) {
  2235. case 2:
  2236. case 3:
  2237. wm8994->hubs.dcs_codes = -5;
  2238. wm8994->hubs.hp_startup_mode = 1;
  2239. wm8994->hubs.dcs_readback_mode = 1;
  2240. break;
  2241. default:
  2242. wm8994->hubs.dcs_readback_mode = 1;
  2243. break;
  2244. }
  2245. case WM8958:
  2246. wm8994->hubs.dcs_readback_mode = 1;
  2247. break;
  2248. default:
  2249. break;
  2250. }
  2251. switch (control->type) {
  2252. case WM8994:
  2253. ret = wm8994_request_irq(codec->control_data,
  2254. WM8994_IRQ_MIC1_DET,
  2255. wm8994_mic_irq, "Mic 1 detect",
  2256. wm8994);
  2257. if (ret != 0)
  2258. dev_warn(codec->dev,
  2259. "Failed to request Mic1 detect IRQ: %d\n",
  2260. ret);
  2261. ret = wm8994_request_irq(codec->control_data,
  2262. WM8994_IRQ_MIC1_SHRT,
  2263. wm8994_mic_irq, "Mic 1 short",
  2264. wm8994);
  2265. if (ret != 0)
  2266. dev_warn(codec->dev,
  2267. "Failed to request Mic1 short IRQ: %d\n",
  2268. ret);
  2269. ret = wm8994_request_irq(codec->control_data,
  2270. WM8994_IRQ_MIC2_DET,
  2271. wm8994_mic_irq, "Mic 2 detect",
  2272. wm8994);
  2273. if (ret != 0)
  2274. dev_warn(codec->dev,
  2275. "Failed to request Mic2 detect IRQ: %d\n",
  2276. ret);
  2277. ret = wm8994_request_irq(codec->control_data,
  2278. WM8994_IRQ_MIC2_SHRT,
  2279. wm8994_mic_irq, "Mic 2 short",
  2280. wm8994);
  2281. if (ret != 0)
  2282. dev_warn(codec->dev,
  2283. "Failed to request Mic2 short IRQ: %d\n",
  2284. ret);
  2285. break;
  2286. }
  2287. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2288. * configured on init - if a system wants to do this dynamically
  2289. * at runtime we can deal with that then.
  2290. */
  2291. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2292. if (ret < 0) {
  2293. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2294. goto err_irq;
  2295. }
  2296. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2297. wm8994->lrclk_shared[0] = 1;
  2298. wm8994_dai[0].symmetric_rates = 1;
  2299. } else {
  2300. wm8994->lrclk_shared[0] = 0;
  2301. }
  2302. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2303. if (ret < 0) {
  2304. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2305. goto err_irq;
  2306. }
  2307. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2308. wm8994->lrclk_shared[1] = 1;
  2309. wm8994_dai[1].symmetric_rates = 1;
  2310. } else {
  2311. wm8994->lrclk_shared[1] = 0;
  2312. }
  2313. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2314. /* Latch volume updates (right only; we always do left then right). */
  2315. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2316. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2317. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2318. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2319. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2320. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2321. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2322. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2323. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2324. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2325. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2326. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2327. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2328. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2329. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2330. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2331. /* Set the low bit of the 3D stereo depth so TLV matches */
  2332. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2333. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2334. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2335. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2336. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2337. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2338. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2339. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2340. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2341. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2342. * behaviour on idle TDM clock cycles. */
  2343. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2344. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2345. wm8994_update_class_w(codec);
  2346. wm8994_handle_pdata(wm8994);
  2347. wm_hubs_add_analogue_controls(codec);
  2348. snd_soc_add_controls(codec, wm8994_snd_controls,
  2349. ARRAY_SIZE(wm8994_snd_controls));
  2350. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2351. ARRAY_SIZE(wm8994_dapm_widgets));
  2352. switch (control->type) {
  2353. case WM8994:
  2354. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2355. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2356. break;
  2357. case WM8958:
  2358. snd_soc_add_controls(codec, wm8958_snd_controls,
  2359. ARRAY_SIZE(wm8958_snd_controls));
  2360. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2361. ARRAY_SIZE(wm8958_dapm_widgets));
  2362. break;
  2363. }
  2364. wm_hubs_add_analogue_routes(codec, 0, 0);
  2365. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2366. switch (control->type) {
  2367. case WM8994:
  2368. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2369. ARRAY_SIZE(wm8994_intercon));
  2370. break;
  2371. case WM8958:
  2372. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2373. ARRAY_SIZE(wm8958_intercon));
  2374. break;
  2375. }
  2376. return 0;
  2377. err_irq:
  2378. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2379. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2380. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2381. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
  2382. err:
  2383. kfree(wm8994);
  2384. return ret;
  2385. }
  2386. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2387. {
  2388. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2389. struct wm8994 *control = codec->control_data;
  2390. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2391. switch (control->type) {
  2392. case WM8994:
  2393. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT,
  2394. wm8994);
  2395. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2396. wm8994);
  2397. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2398. wm8994);
  2399. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2400. wm8994);
  2401. break;
  2402. }
  2403. kfree(wm8994->retune_mobile_texts);
  2404. kfree(wm8994->drc_texts);
  2405. kfree(wm8994);
  2406. return 0;
  2407. }
  2408. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2409. .probe = wm8994_codec_probe,
  2410. .remove = wm8994_codec_remove,
  2411. .suspend = wm8994_suspend,
  2412. .resume = wm8994_resume,
  2413. .read = wm8994_read,
  2414. .write = wm8994_write,
  2415. .readable_register = wm8994_readable,
  2416. .volatile_register = wm8994_volatile,
  2417. .set_bias_level = wm8994_set_bias_level,
  2418. };
  2419. static int __devinit wm8994_probe(struct platform_device *pdev)
  2420. {
  2421. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2422. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2423. }
  2424. static int __devexit wm8994_remove(struct platform_device *pdev)
  2425. {
  2426. snd_soc_unregister_codec(&pdev->dev);
  2427. return 0;
  2428. }
  2429. static struct platform_driver wm8994_codec_driver = {
  2430. .driver = {
  2431. .name = "wm8994-codec",
  2432. .owner = THIS_MODULE,
  2433. },
  2434. .probe = wm8994_probe,
  2435. .remove = __devexit_p(wm8994_remove),
  2436. };
  2437. static __init int wm8994_init(void)
  2438. {
  2439. return platform_driver_register(&wm8994_codec_driver);
  2440. }
  2441. module_init(wm8994_init);
  2442. static __exit void wm8994_exit(void)
  2443. {
  2444. platform_driver_unregister(&wm8994_codec_driver);
  2445. }
  2446. module_exit(wm8994_exit);
  2447. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2448. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2449. MODULE_LICENSE("GPL");
  2450. MODULE_ALIAS("platform:wm8994-codec");