iwl-4965.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <net/mac80211.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include "iwl-eeprom.h"
  39. #include "iwl-dev.h"
  40. #include "iwl-core.h"
  41. #include "iwl-io.h"
  42. #include "iwl-helpers.h"
  43. #include "iwl-calib.h"
  44. #include "iwl-sta.h"
  45. #include "iwl-agn-led.h"
  46. static int iwl4965_send_tx_power(struct iwl_priv *priv);
  47. static int iwl4965_hw_get_temperature(struct iwl_priv *priv);
  48. /* Highest firmware API version supported */
  49. #define IWL4965_UCODE_API_MAX 2
  50. /* Lowest firmware API version supported */
  51. #define IWL4965_UCODE_API_MIN 2
  52. #define IWL4965_FW_PRE "iwlwifi-4965-"
  53. #define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
  54. #define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
  55. /* module parameters */
  56. static struct iwl_mod_params iwl4965_mod_params = {
  57. .num_of_queues = IWL49_NUM_QUEUES,
  58. .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
  59. .amsdu_size_8K = 1,
  60. .restart_fw = 1,
  61. /* the rest are 0 by default */
  62. };
  63. /* check contents of special bootstrap uCode SRAM */
  64. static int iwl4965_verify_bsm(struct iwl_priv *priv)
  65. {
  66. __le32 *image = priv->ucode_boot.v_addr;
  67. u32 len = priv->ucode_boot.len;
  68. u32 reg;
  69. u32 val;
  70. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  71. /* verify BSM SRAM contents */
  72. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  73. for (reg = BSM_SRAM_LOWER_BOUND;
  74. reg < BSM_SRAM_LOWER_BOUND + len;
  75. reg += sizeof(u32), image++) {
  76. val = iwl_read_prph(priv, reg);
  77. if (val != le32_to_cpu(*image)) {
  78. IWL_ERR(priv, "BSM uCode verification failed at "
  79. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  80. BSM_SRAM_LOWER_BOUND,
  81. reg - BSM_SRAM_LOWER_BOUND, len,
  82. val, le32_to_cpu(*image));
  83. return -EIO;
  84. }
  85. }
  86. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  87. return 0;
  88. }
  89. /**
  90. * iwl4965_load_bsm - Load bootstrap instructions
  91. *
  92. * BSM operation:
  93. *
  94. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  95. * in special SRAM that does not power down during RFKILL. When powering back
  96. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  97. * the bootstrap program into the on-board processor, and starts it.
  98. *
  99. * The bootstrap program loads (via DMA) instructions and data for a new
  100. * program from host DRAM locations indicated by the host driver in the
  101. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  102. * automatically.
  103. *
  104. * When initializing the NIC, the host driver points the BSM to the
  105. * "initialize" uCode image. This uCode sets up some internal data, then
  106. * notifies host via "initialize alive" that it is complete.
  107. *
  108. * The host then replaces the BSM_DRAM_* pointer values to point to the
  109. * normal runtime uCode instructions and a backup uCode data cache buffer
  110. * (filled initially with starting data values for the on-board processor),
  111. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  112. * which begins normal operation.
  113. *
  114. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  115. * the backup data cache in DRAM before SRAM is powered down.
  116. *
  117. * When powering back up, the BSM loads the bootstrap program. This reloads
  118. * the runtime uCode instructions and the backup data cache into SRAM,
  119. * and re-launches the runtime uCode from where it left off.
  120. */
  121. static int iwl4965_load_bsm(struct iwl_priv *priv)
  122. {
  123. __le32 *image = priv->ucode_boot.v_addr;
  124. u32 len = priv->ucode_boot.len;
  125. dma_addr_t pinst;
  126. dma_addr_t pdata;
  127. u32 inst_len;
  128. u32 data_len;
  129. int i;
  130. u32 done;
  131. u32 reg_offset;
  132. int ret;
  133. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  134. priv->ucode_type = UCODE_RT;
  135. /* make sure bootstrap program is no larger than BSM's SRAM size */
  136. if (len > IWL49_MAX_BSM_SIZE)
  137. return -EINVAL;
  138. /* Tell bootstrap uCode where to find the "Initialize" uCode
  139. * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
  140. * NOTE: iwl_init_alive_start() will replace these values,
  141. * after the "initialize" uCode has run, to point to
  142. * runtime/protocol instructions and backup data cache.
  143. */
  144. pinst = priv->ucode_init.p_addr >> 4;
  145. pdata = priv->ucode_init_data.p_addr >> 4;
  146. inst_len = priv->ucode_init.len;
  147. data_len = priv->ucode_init_data.len;
  148. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  149. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  150. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  151. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  152. /* Fill BSM memory with bootstrap instructions */
  153. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  154. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  155. reg_offset += sizeof(u32), image++)
  156. _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
  157. ret = iwl4965_verify_bsm(priv);
  158. if (ret)
  159. return ret;
  160. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  161. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  162. iwl_write_prph(priv, BSM_WR_MEM_DST_REG, IWL49_RTC_INST_LOWER_BOUND);
  163. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  164. /* Load bootstrap code into instruction SRAM now,
  165. * to prepare to load "initialize" uCode */
  166. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
  167. /* Wait for load of bootstrap uCode to finish */
  168. for (i = 0; i < 100; i++) {
  169. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  170. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  171. break;
  172. udelay(10);
  173. }
  174. if (i < 100)
  175. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  176. else {
  177. IWL_ERR(priv, "BSM write did not complete!\n");
  178. return -EIO;
  179. }
  180. /* Enable future boot loads whenever power management unit triggers it
  181. * (e.g. when powering back up after power-save shutdown) */
  182. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
  183. return 0;
  184. }
  185. /**
  186. * iwl4965_set_ucode_ptrs - Set uCode address location
  187. *
  188. * Tell initialization uCode where to find runtime uCode.
  189. *
  190. * BSM registers initially contain pointers to initialization uCode.
  191. * We need to replace them to load runtime uCode inst and data,
  192. * and to save runtime data when powering down.
  193. */
  194. static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
  195. {
  196. dma_addr_t pinst;
  197. dma_addr_t pdata;
  198. int ret = 0;
  199. /* bits 35:4 for 4965 */
  200. pinst = priv->ucode_code.p_addr >> 4;
  201. pdata = priv->ucode_data_backup.p_addr >> 4;
  202. /* Tell bootstrap uCode where to find image to load */
  203. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  204. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  205. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
  206. priv->ucode_data.len);
  207. /* Inst byte count must be last to set up, bit 31 signals uCode
  208. * that all new ptr/size info is in place */
  209. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
  210. priv->ucode_code.len | BSM_DRAM_INST_LOAD);
  211. IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
  212. return ret;
  213. }
  214. /**
  215. * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
  216. *
  217. * Called after REPLY_ALIVE notification received from "initialize" uCode.
  218. *
  219. * The 4965 "initialize" ALIVE reply contains calibration data for:
  220. * Voltage, temperature, and MIMO tx gain correction, now stored in priv
  221. * (3945 does not contain this data).
  222. *
  223. * Tell "initialize" uCode to go ahead and load the runtime uCode.
  224. */
  225. static void iwl4965_init_alive_start(struct iwl_priv *priv)
  226. {
  227. /* Check alive response for "valid" sign from uCode */
  228. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  229. /* We had an error bringing up the hardware, so take it
  230. * all the way back down so we can try again */
  231. IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
  232. goto restart;
  233. }
  234. /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
  235. * This is a paranoid check, because we would not have gotten the
  236. * "initialize" alive if code weren't properly loaded. */
  237. if (iwl_verify_ucode(priv)) {
  238. /* Runtime instruction load was bad;
  239. * take it all the way back down so we can try again */
  240. IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
  241. goto restart;
  242. }
  243. /* Calculate temperature */
  244. priv->temperature = iwl4965_hw_get_temperature(priv);
  245. /* Send pointers to protocol/runtime uCode image ... init code will
  246. * load and launch runtime uCode, which will send us another "Alive"
  247. * notification. */
  248. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  249. if (iwl4965_set_ucode_ptrs(priv)) {
  250. /* Runtime instruction load won't happen;
  251. * take it all the way back down so we can try again */
  252. IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
  253. goto restart;
  254. }
  255. return;
  256. restart:
  257. queue_work(priv->workqueue, &priv->restart);
  258. }
  259. static bool is_ht40_channel(__le32 rxon_flags)
  260. {
  261. int chan_mod = le32_to_cpu(rxon_flags & RXON_FLG_CHANNEL_MODE_MSK)
  262. >> RXON_FLG_CHANNEL_MODE_POS;
  263. return ((chan_mod == CHANNEL_MODE_PURE_40) ||
  264. (chan_mod == CHANNEL_MODE_MIXED));
  265. }
  266. /*
  267. * EEPROM handlers
  268. */
  269. static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
  270. {
  271. return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
  272. }
  273. /*
  274. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  275. * must be called under priv->lock and mac access
  276. */
  277. static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
  278. {
  279. iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
  280. }
  281. static int iwl4965_apm_init(struct iwl_priv *priv)
  282. {
  283. int ret = 0;
  284. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  285. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  286. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  287. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  288. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  289. /* set "initialization complete" bit to move adapter
  290. * D0U* --> D0A* state */
  291. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  292. /* wait for clock stabilization */
  293. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  294. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  295. if (ret < 0) {
  296. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  297. goto out;
  298. }
  299. /* enable DMA */
  300. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  301. APMG_CLK_VAL_BSM_CLK_RQT);
  302. udelay(20);
  303. /* disable L1-Active */
  304. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  305. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  306. out:
  307. return ret;
  308. }
  309. static void iwl4965_nic_config(struct iwl_priv *priv)
  310. {
  311. unsigned long flags;
  312. u16 radio_cfg;
  313. u16 lctl;
  314. spin_lock_irqsave(&priv->lock, flags);
  315. lctl = iwl_pcie_link_ctl(priv);
  316. /* HW bug W/A - negligible power consumption */
  317. /* L1-ASPM is enabled by BIOS */
  318. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
  319. /* L1-ASPM enabled: disable L0S */
  320. iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  321. else
  322. /* L1-ASPM disabled: enable L0S */
  323. iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  324. radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
  325. /* write radio config values to register */
  326. if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
  327. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  328. EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
  329. EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
  330. EEPROM_RF_CFG_DASH_MSK(radio_cfg));
  331. /* set CSR_HW_CONFIG_REG for uCode use */
  332. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  333. CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
  334. CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
  335. priv->calib_info = (struct iwl_eeprom_calib_info *)
  336. iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
  337. spin_unlock_irqrestore(&priv->lock, flags);
  338. }
  339. static int iwl4965_apm_reset(struct iwl_priv *priv)
  340. {
  341. int ret = 0;
  342. iwl_apm_stop_master(priv);
  343. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  344. udelay(10);
  345. /* FIXME: put here L1A -L0S w/a */
  346. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  347. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  348. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  349. if (ret < 0)
  350. goto out;
  351. udelay(10);
  352. /* Enable DMA and BSM Clock */
  353. iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  354. APMG_CLK_VAL_BSM_CLK_RQT);
  355. udelay(10);
  356. /* disable L1A */
  357. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  358. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  359. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  360. wake_up_interruptible(&priv->wait_command_queue);
  361. out:
  362. return ret;
  363. }
  364. /* Reset differential Rx gains in NIC to prepare for chain noise calibration.
  365. * Called after every association, but this runs only once!
  366. * ... once chain noise is calibrated the first time, it's good forever. */
  367. static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
  368. {
  369. struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
  370. if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
  371. struct iwl_calib_diff_gain_cmd cmd;
  372. memset(&cmd, 0, sizeof(cmd));
  373. cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
  374. cmd.diff_gain_a = 0;
  375. cmd.diff_gain_b = 0;
  376. cmd.diff_gain_c = 0;
  377. if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  378. sizeof(cmd), &cmd))
  379. IWL_ERR(priv,
  380. "Could not send REPLY_PHY_CALIBRATION_CMD\n");
  381. data->state = IWL_CHAIN_NOISE_ACCUMULATE;
  382. IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
  383. }
  384. }
  385. static void iwl4965_gain_computation(struct iwl_priv *priv,
  386. u32 *average_noise,
  387. u16 min_average_noise_antenna_i,
  388. u32 min_average_noise,
  389. u8 default_chain)
  390. {
  391. int i, ret;
  392. struct iwl_chain_noise_data *data = &priv->chain_noise_data;
  393. data->delta_gain_code[min_average_noise_antenna_i] = 0;
  394. for (i = default_chain; i < NUM_RX_CHAINS; i++) {
  395. s32 delta_g = 0;
  396. if (!(data->disconn_array[i]) &&
  397. (data->delta_gain_code[i] ==
  398. CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
  399. delta_g = average_noise[i] - min_average_noise;
  400. data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
  401. data->delta_gain_code[i] =
  402. min(data->delta_gain_code[i],
  403. (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
  404. data->delta_gain_code[i] =
  405. (data->delta_gain_code[i] | (1 << 2));
  406. } else {
  407. data->delta_gain_code[i] = 0;
  408. }
  409. }
  410. IWL_DEBUG_CALIB(priv, "delta_gain_codes: a %d b %d c %d\n",
  411. data->delta_gain_code[0],
  412. data->delta_gain_code[1],
  413. data->delta_gain_code[2]);
  414. /* Differential gain gets sent to uCode only once */
  415. if (!data->radio_write) {
  416. struct iwl_calib_diff_gain_cmd cmd;
  417. data->radio_write = 1;
  418. memset(&cmd, 0, sizeof(cmd));
  419. cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
  420. cmd.diff_gain_a = data->delta_gain_code[0];
  421. cmd.diff_gain_b = data->delta_gain_code[1];
  422. cmd.diff_gain_c = data->delta_gain_code[2];
  423. ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  424. sizeof(cmd), &cmd);
  425. if (ret)
  426. IWL_DEBUG_CALIB(priv, "fail sending cmd "
  427. "REPLY_PHY_CALIBRATION_CMD \n");
  428. /* TODO we might want recalculate
  429. * rx_chain in rxon cmd */
  430. /* Mark so we run this algo only once! */
  431. data->state = IWL_CHAIN_NOISE_CALIBRATED;
  432. }
  433. data->chain_noise_a = 0;
  434. data->chain_noise_b = 0;
  435. data->chain_noise_c = 0;
  436. data->chain_signal_a = 0;
  437. data->chain_signal_b = 0;
  438. data->chain_signal_c = 0;
  439. data->beacon_count = 0;
  440. }
  441. static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  442. __le32 *tx_flags)
  443. {
  444. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  445. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  446. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  447. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  448. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  449. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  450. }
  451. }
  452. static void iwl4965_bg_txpower_work(struct work_struct *work)
  453. {
  454. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  455. txpower_work);
  456. /* If a scan happened to start before we got here
  457. * then just return; the statistics notification will
  458. * kick off another scheduled work to compensate for
  459. * any temperature delta we missed here. */
  460. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  461. test_bit(STATUS_SCANNING, &priv->status))
  462. return;
  463. mutex_lock(&priv->mutex);
  464. /* Regardless of if we are associated, we must reconfigure the
  465. * TX power since frames can be sent on non-radar channels while
  466. * not associated */
  467. iwl4965_send_tx_power(priv);
  468. /* Update last_temperature to keep is_calib_needed from running
  469. * when it isn't needed... */
  470. priv->last_temperature = priv->temperature;
  471. mutex_unlock(&priv->mutex);
  472. }
  473. /*
  474. * Acquire priv->lock before calling this function !
  475. */
  476. static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
  477. {
  478. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  479. (index & 0xff) | (txq_id << 8));
  480. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
  481. }
  482. /**
  483. * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
  484. * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
  485. * @scd_retry: (1) Indicates queue will be used in aggregation mode
  486. *
  487. * NOTE: Acquire priv->lock before calling this function !
  488. */
  489. static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
  490. struct iwl_tx_queue *txq,
  491. int tx_fifo_id, int scd_retry)
  492. {
  493. int txq_id = txq->q.id;
  494. /* Find out whether to activate Tx queue */
  495. int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
  496. /* Set up and activate */
  497. iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  498. (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  499. (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  500. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  501. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  502. IWL49_SCD_QUEUE_STTS_REG_MSK);
  503. txq->sched_retry = scd_retry;
  504. IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
  505. active ? "Activate" : "Deactivate",
  506. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  507. }
  508. static const u16 default_queue_to_tx_fifo[] = {
  509. IWL_TX_FIFO_AC3,
  510. IWL_TX_FIFO_AC2,
  511. IWL_TX_FIFO_AC1,
  512. IWL_TX_FIFO_AC0,
  513. IWL49_CMD_FIFO_NUM,
  514. IWL_TX_FIFO_HCCA_1,
  515. IWL_TX_FIFO_HCCA_2
  516. };
  517. static int iwl4965_alive_notify(struct iwl_priv *priv)
  518. {
  519. u32 a;
  520. unsigned long flags;
  521. int i, chan;
  522. u32 reg_val;
  523. spin_lock_irqsave(&priv->lock, flags);
  524. /* Clear 4965's internal Tx Scheduler data base */
  525. priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
  526. a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
  527. for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  528. iwl_write_targ_mem(priv, a, 0);
  529. for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  530. iwl_write_targ_mem(priv, a, 0);
  531. for (; a < priv->scd_base_addr +
  532. IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
  533. iwl_write_targ_mem(priv, a, 0);
  534. /* Tel 4965 where to find Tx byte count tables */
  535. iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
  536. priv->scd_bc_tbls.dma >> 10);
  537. /* Enable DMA channel */
  538. for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
  539. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  540. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  541. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  542. /* Update FH chicken bits */
  543. reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
  544. iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
  545. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  546. /* Disable chain mode for all queues */
  547. iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
  548. /* Initialize each Tx queue (including the command queue) */
  549. for (i = 0; i < priv->hw_params.max_txq_num; i++) {
  550. /* TFD circular buffer read/write indexes */
  551. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
  552. iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
  553. /* Max Tx Window size for Scheduler-ACK mode */
  554. iwl_write_targ_mem(priv, priv->scd_base_addr +
  555. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  556. (SCD_WIN_SIZE <<
  557. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  558. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  559. /* Frame limit */
  560. iwl_write_targ_mem(priv, priv->scd_base_addr +
  561. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  562. sizeof(u32),
  563. (SCD_FRAME_LIMIT <<
  564. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  565. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  566. }
  567. iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
  568. (1 << priv->hw_params.max_txq_num) - 1);
  569. /* Activate all Tx DMA/FIFO channels */
  570. priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
  571. iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
  572. /* Map each Tx/cmd queue to its corresponding fifo */
  573. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  574. int ac = default_queue_to_tx_fifo[i];
  575. iwl_txq_ctx_activate(priv, i);
  576. iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
  577. }
  578. spin_unlock_irqrestore(&priv->lock, flags);
  579. return 0;
  580. }
  581. static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
  582. .min_nrg_cck = 97,
  583. .max_nrg_cck = 0, /* not used, set to 0 */
  584. .auto_corr_min_ofdm = 85,
  585. .auto_corr_min_ofdm_mrc = 170,
  586. .auto_corr_min_ofdm_x1 = 105,
  587. .auto_corr_min_ofdm_mrc_x1 = 220,
  588. .auto_corr_max_ofdm = 120,
  589. .auto_corr_max_ofdm_mrc = 210,
  590. .auto_corr_max_ofdm_x1 = 140,
  591. .auto_corr_max_ofdm_mrc_x1 = 270,
  592. .auto_corr_min_cck = 125,
  593. .auto_corr_max_cck = 200,
  594. .auto_corr_min_cck_mrc = 200,
  595. .auto_corr_max_cck_mrc = 400,
  596. .nrg_th_cck = 100,
  597. .nrg_th_ofdm = 100,
  598. };
  599. static void iwl4965_set_ct_threshold(struct iwl_priv *priv)
  600. {
  601. /* want Kelvin */
  602. priv->hw_params.ct_kill_threshold =
  603. CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
  604. }
  605. /**
  606. * iwl4965_hw_set_hw_params
  607. *
  608. * Called when initializing driver
  609. */
  610. static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
  611. {
  612. if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
  613. (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
  614. IWL_ERR(priv,
  615. "invalid queues_num, should be between %d and %d\n",
  616. IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
  617. return -EINVAL;
  618. }
  619. priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
  620. priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
  621. priv->hw_params.scd_bc_tbls_size =
  622. IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl);
  623. priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
  624. priv->hw_params.max_stations = IWL4965_STATION_COUNT;
  625. priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
  626. priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
  627. priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
  628. priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
  629. priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
  630. priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
  631. priv->hw_params.tx_chains_num = 2;
  632. priv->hw_params.rx_chains_num = 2;
  633. priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
  634. priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
  635. if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
  636. priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
  637. priv->hw_params.sens = &iwl4965_sensitivity;
  638. return 0;
  639. }
  640. static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
  641. {
  642. s32 sign = 1;
  643. if (num < 0) {
  644. sign = -sign;
  645. num = -num;
  646. }
  647. if (denom < 0) {
  648. sign = -sign;
  649. denom = -denom;
  650. }
  651. *res = 1;
  652. *res = ((num * 2 + denom) / (denom * 2)) * sign;
  653. return 1;
  654. }
  655. /**
  656. * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
  657. *
  658. * Determines power supply voltage compensation for txpower calculations.
  659. * Returns number of 1/2-dB steps to subtract from gain table index,
  660. * to compensate for difference between power supply voltage during
  661. * factory measurements, vs. current power supply voltage.
  662. *
  663. * Voltage indication is higher for lower voltage.
  664. * Lower voltage requires more gain (lower gain table index).
  665. */
  666. static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
  667. s32 current_voltage)
  668. {
  669. s32 comp = 0;
  670. if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
  671. (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
  672. return 0;
  673. iwl4965_math_div_round(current_voltage - eeprom_voltage,
  674. TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
  675. if (current_voltage > eeprom_voltage)
  676. comp *= 2;
  677. if ((comp < -2) || (comp > 2))
  678. comp = 0;
  679. return comp;
  680. }
  681. static s32 iwl4965_get_tx_atten_grp(u16 channel)
  682. {
  683. if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
  684. channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
  685. return CALIB_CH_GROUP_5;
  686. if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
  687. channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
  688. return CALIB_CH_GROUP_1;
  689. if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
  690. channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
  691. return CALIB_CH_GROUP_2;
  692. if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
  693. channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
  694. return CALIB_CH_GROUP_3;
  695. if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
  696. channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
  697. return CALIB_CH_GROUP_4;
  698. return -1;
  699. }
  700. static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
  701. {
  702. s32 b = -1;
  703. for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
  704. if (priv->calib_info->band_info[b].ch_from == 0)
  705. continue;
  706. if ((channel >= priv->calib_info->band_info[b].ch_from)
  707. && (channel <= priv->calib_info->band_info[b].ch_to))
  708. break;
  709. }
  710. return b;
  711. }
  712. static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
  713. {
  714. s32 val;
  715. if (x2 == x1)
  716. return y1;
  717. else {
  718. iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
  719. return val + y2;
  720. }
  721. }
  722. /**
  723. * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
  724. *
  725. * Interpolates factory measurements from the two sample channels within a
  726. * sub-band, to apply to channel of interest. Interpolation is proportional to
  727. * differences in channel frequencies, which is proportional to differences
  728. * in channel number.
  729. */
  730. static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
  731. struct iwl_eeprom_calib_ch_info *chan_info)
  732. {
  733. s32 s = -1;
  734. u32 c;
  735. u32 m;
  736. const struct iwl_eeprom_calib_measure *m1;
  737. const struct iwl_eeprom_calib_measure *m2;
  738. struct iwl_eeprom_calib_measure *omeas;
  739. u32 ch_i1;
  740. u32 ch_i2;
  741. s = iwl4965_get_sub_band(priv, channel);
  742. if (s >= EEPROM_TX_POWER_BANDS) {
  743. IWL_ERR(priv, "Tx Power can not find channel %d\n", channel);
  744. return -1;
  745. }
  746. ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
  747. ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
  748. chan_info->ch_num = (u8) channel;
  749. IWL_DEBUG_TXPOWER(priv, "channel %d subband %d factory cal ch %d & %d\n",
  750. channel, s, ch_i1, ch_i2);
  751. for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
  752. for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
  753. m1 = &(priv->calib_info->band_info[s].ch1.
  754. measurements[c][m]);
  755. m2 = &(priv->calib_info->band_info[s].ch2.
  756. measurements[c][m]);
  757. omeas = &(chan_info->measurements[c][m]);
  758. omeas->actual_pow =
  759. (u8) iwl4965_interpolate_value(channel, ch_i1,
  760. m1->actual_pow,
  761. ch_i2,
  762. m2->actual_pow);
  763. omeas->gain_idx =
  764. (u8) iwl4965_interpolate_value(channel, ch_i1,
  765. m1->gain_idx, ch_i2,
  766. m2->gain_idx);
  767. omeas->temperature =
  768. (u8) iwl4965_interpolate_value(channel, ch_i1,
  769. m1->temperature,
  770. ch_i2,
  771. m2->temperature);
  772. omeas->pa_det =
  773. (s8) iwl4965_interpolate_value(channel, ch_i1,
  774. m1->pa_det, ch_i2,
  775. m2->pa_det);
  776. IWL_DEBUG_TXPOWER(priv,
  777. "chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
  778. m1->actual_pow, m2->actual_pow, omeas->actual_pow);
  779. IWL_DEBUG_TXPOWER(priv,
  780. "chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
  781. m1->gain_idx, m2->gain_idx, omeas->gain_idx);
  782. IWL_DEBUG_TXPOWER(priv,
  783. "chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
  784. m1->pa_det, m2->pa_det, omeas->pa_det);
  785. IWL_DEBUG_TXPOWER(priv,
  786. "chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
  787. m1->temperature, m2->temperature,
  788. omeas->temperature);
  789. }
  790. }
  791. return 0;
  792. }
  793. /* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
  794. * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
  795. static s32 back_off_table[] = {
  796. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
  797. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
  798. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
  799. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
  800. 10 /* CCK */
  801. };
  802. /* Thermal compensation values for txpower for various frequency ranges ...
  803. * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
  804. static struct iwl4965_txpower_comp_entry {
  805. s32 degrees_per_05db_a;
  806. s32 degrees_per_05db_a_denom;
  807. } tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
  808. {9, 2}, /* group 0 5.2, ch 34-43 */
  809. {4, 1}, /* group 1 5.2, ch 44-70 */
  810. {4, 1}, /* group 2 5.2, ch 71-124 */
  811. {4, 1}, /* group 3 5.2, ch 125-200 */
  812. {3, 1} /* group 4 2.4, ch all */
  813. };
  814. static s32 get_min_power_index(s32 rate_power_index, u32 band)
  815. {
  816. if (!band) {
  817. if ((rate_power_index & 7) <= 4)
  818. return MIN_TX_GAIN_INDEX_52GHZ_EXT;
  819. }
  820. return MIN_TX_GAIN_INDEX;
  821. }
  822. struct gain_entry {
  823. u8 dsp;
  824. u8 radio;
  825. };
  826. static const struct gain_entry gain_table[2][108] = {
  827. /* 5.2GHz power gain index table */
  828. {
  829. {123, 0x3F}, /* highest txpower */
  830. {117, 0x3F},
  831. {110, 0x3F},
  832. {104, 0x3F},
  833. {98, 0x3F},
  834. {110, 0x3E},
  835. {104, 0x3E},
  836. {98, 0x3E},
  837. {110, 0x3D},
  838. {104, 0x3D},
  839. {98, 0x3D},
  840. {110, 0x3C},
  841. {104, 0x3C},
  842. {98, 0x3C},
  843. {110, 0x3B},
  844. {104, 0x3B},
  845. {98, 0x3B},
  846. {110, 0x3A},
  847. {104, 0x3A},
  848. {98, 0x3A},
  849. {110, 0x39},
  850. {104, 0x39},
  851. {98, 0x39},
  852. {110, 0x38},
  853. {104, 0x38},
  854. {98, 0x38},
  855. {110, 0x37},
  856. {104, 0x37},
  857. {98, 0x37},
  858. {110, 0x36},
  859. {104, 0x36},
  860. {98, 0x36},
  861. {110, 0x35},
  862. {104, 0x35},
  863. {98, 0x35},
  864. {110, 0x34},
  865. {104, 0x34},
  866. {98, 0x34},
  867. {110, 0x33},
  868. {104, 0x33},
  869. {98, 0x33},
  870. {110, 0x32},
  871. {104, 0x32},
  872. {98, 0x32},
  873. {110, 0x31},
  874. {104, 0x31},
  875. {98, 0x31},
  876. {110, 0x30},
  877. {104, 0x30},
  878. {98, 0x30},
  879. {110, 0x25},
  880. {104, 0x25},
  881. {98, 0x25},
  882. {110, 0x24},
  883. {104, 0x24},
  884. {98, 0x24},
  885. {110, 0x23},
  886. {104, 0x23},
  887. {98, 0x23},
  888. {110, 0x22},
  889. {104, 0x18},
  890. {98, 0x18},
  891. {110, 0x17},
  892. {104, 0x17},
  893. {98, 0x17},
  894. {110, 0x16},
  895. {104, 0x16},
  896. {98, 0x16},
  897. {110, 0x15},
  898. {104, 0x15},
  899. {98, 0x15},
  900. {110, 0x14},
  901. {104, 0x14},
  902. {98, 0x14},
  903. {110, 0x13},
  904. {104, 0x13},
  905. {98, 0x13},
  906. {110, 0x12},
  907. {104, 0x08},
  908. {98, 0x08},
  909. {110, 0x07},
  910. {104, 0x07},
  911. {98, 0x07},
  912. {110, 0x06},
  913. {104, 0x06},
  914. {98, 0x06},
  915. {110, 0x05},
  916. {104, 0x05},
  917. {98, 0x05},
  918. {110, 0x04},
  919. {104, 0x04},
  920. {98, 0x04},
  921. {110, 0x03},
  922. {104, 0x03},
  923. {98, 0x03},
  924. {110, 0x02},
  925. {104, 0x02},
  926. {98, 0x02},
  927. {110, 0x01},
  928. {104, 0x01},
  929. {98, 0x01},
  930. {110, 0x00},
  931. {104, 0x00},
  932. {98, 0x00},
  933. {93, 0x00},
  934. {88, 0x00},
  935. {83, 0x00},
  936. {78, 0x00},
  937. },
  938. /* 2.4GHz power gain index table */
  939. {
  940. {110, 0x3f}, /* highest txpower */
  941. {104, 0x3f},
  942. {98, 0x3f},
  943. {110, 0x3e},
  944. {104, 0x3e},
  945. {98, 0x3e},
  946. {110, 0x3d},
  947. {104, 0x3d},
  948. {98, 0x3d},
  949. {110, 0x3c},
  950. {104, 0x3c},
  951. {98, 0x3c},
  952. {110, 0x3b},
  953. {104, 0x3b},
  954. {98, 0x3b},
  955. {110, 0x3a},
  956. {104, 0x3a},
  957. {98, 0x3a},
  958. {110, 0x39},
  959. {104, 0x39},
  960. {98, 0x39},
  961. {110, 0x38},
  962. {104, 0x38},
  963. {98, 0x38},
  964. {110, 0x37},
  965. {104, 0x37},
  966. {98, 0x37},
  967. {110, 0x36},
  968. {104, 0x36},
  969. {98, 0x36},
  970. {110, 0x35},
  971. {104, 0x35},
  972. {98, 0x35},
  973. {110, 0x34},
  974. {104, 0x34},
  975. {98, 0x34},
  976. {110, 0x33},
  977. {104, 0x33},
  978. {98, 0x33},
  979. {110, 0x32},
  980. {104, 0x32},
  981. {98, 0x32},
  982. {110, 0x31},
  983. {104, 0x31},
  984. {98, 0x31},
  985. {110, 0x30},
  986. {104, 0x30},
  987. {98, 0x30},
  988. {110, 0x6},
  989. {104, 0x6},
  990. {98, 0x6},
  991. {110, 0x5},
  992. {104, 0x5},
  993. {98, 0x5},
  994. {110, 0x4},
  995. {104, 0x4},
  996. {98, 0x4},
  997. {110, 0x3},
  998. {104, 0x3},
  999. {98, 0x3},
  1000. {110, 0x2},
  1001. {104, 0x2},
  1002. {98, 0x2},
  1003. {110, 0x1},
  1004. {104, 0x1},
  1005. {98, 0x1},
  1006. {110, 0x0},
  1007. {104, 0x0},
  1008. {98, 0x0},
  1009. {97, 0},
  1010. {96, 0},
  1011. {95, 0},
  1012. {94, 0},
  1013. {93, 0},
  1014. {92, 0},
  1015. {91, 0},
  1016. {90, 0},
  1017. {89, 0},
  1018. {88, 0},
  1019. {87, 0},
  1020. {86, 0},
  1021. {85, 0},
  1022. {84, 0},
  1023. {83, 0},
  1024. {82, 0},
  1025. {81, 0},
  1026. {80, 0},
  1027. {79, 0},
  1028. {78, 0},
  1029. {77, 0},
  1030. {76, 0},
  1031. {75, 0},
  1032. {74, 0},
  1033. {73, 0},
  1034. {72, 0},
  1035. {71, 0},
  1036. {70, 0},
  1037. {69, 0},
  1038. {68, 0},
  1039. {67, 0},
  1040. {66, 0},
  1041. {65, 0},
  1042. {64, 0},
  1043. {63, 0},
  1044. {62, 0},
  1045. {61, 0},
  1046. {60, 0},
  1047. {59, 0},
  1048. }
  1049. };
  1050. static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
  1051. u8 is_ht40, u8 ctrl_chan_high,
  1052. struct iwl4965_tx_power_db *tx_power_tbl)
  1053. {
  1054. u8 saturation_power;
  1055. s32 target_power;
  1056. s32 user_target_power;
  1057. s32 power_limit;
  1058. s32 current_temp;
  1059. s32 reg_limit;
  1060. s32 current_regulatory;
  1061. s32 txatten_grp = CALIB_CH_GROUP_MAX;
  1062. int i;
  1063. int c;
  1064. const struct iwl_channel_info *ch_info = NULL;
  1065. struct iwl_eeprom_calib_ch_info ch_eeprom_info;
  1066. const struct iwl_eeprom_calib_measure *measurement;
  1067. s16 voltage;
  1068. s32 init_voltage;
  1069. s32 voltage_compensation;
  1070. s32 degrees_per_05db_num;
  1071. s32 degrees_per_05db_denom;
  1072. s32 factory_temp;
  1073. s32 temperature_comp[2];
  1074. s32 factory_gain_index[2];
  1075. s32 factory_actual_pwr[2];
  1076. s32 power_index;
  1077. /* tx_power_user_lmt is in dBm, convert to half-dBm (half-dB units
  1078. * are used for indexing into txpower table) */
  1079. user_target_power = 2 * priv->tx_power_user_lmt;
  1080. /* Get current (RXON) channel, band, width */
  1081. IWL_DEBUG_TXPOWER(priv, "chan %d band %d is_ht40 %d\n", channel, band,
  1082. is_ht40);
  1083. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1084. if (!is_channel_valid(ch_info))
  1085. return -EINVAL;
  1086. /* get txatten group, used to select 1) thermal txpower adjustment
  1087. * and 2) mimo txpower balance between Tx chains. */
  1088. txatten_grp = iwl4965_get_tx_atten_grp(channel);
  1089. if (txatten_grp < 0) {
  1090. IWL_ERR(priv, "Can't find txatten group for channel %d.\n",
  1091. channel);
  1092. return -EINVAL;
  1093. }
  1094. IWL_DEBUG_TXPOWER(priv, "channel %d belongs to txatten group %d\n",
  1095. channel, txatten_grp);
  1096. if (is_ht40) {
  1097. if (ctrl_chan_high)
  1098. channel -= 2;
  1099. else
  1100. channel += 2;
  1101. }
  1102. /* hardware txpower limits ...
  1103. * saturation (clipping distortion) txpowers are in half-dBm */
  1104. if (band)
  1105. saturation_power = priv->calib_info->saturation_power24;
  1106. else
  1107. saturation_power = priv->calib_info->saturation_power52;
  1108. if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
  1109. saturation_power > IWL_TX_POWER_SATURATION_MAX) {
  1110. if (band)
  1111. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
  1112. else
  1113. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
  1114. }
  1115. /* regulatory txpower limits ... reg_limit values are in half-dBm,
  1116. * max_power_avg values are in dBm, convert * 2 */
  1117. if (is_ht40)
  1118. reg_limit = ch_info->ht40_max_power_avg * 2;
  1119. else
  1120. reg_limit = ch_info->max_power_avg * 2;
  1121. if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
  1122. (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
  1123. if (band)
  1124. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
  1125. else
  1126. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
  1127. }
  1128. /* Interpolate txpower calibration values for this channel,
  1129. * based on factory calibration tests on spaced channels. */
  1130. iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
  1131. /* calculate tx gain adjustment based on power supply voltage */
  1132. voltage = priv->calib_info->voltage;
  1133. init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
  1134. voltage_compensation =
  1135. iwl4965_get_voltage_compensation(voltage, init_voltage);
  1136. IWL_DEBUG_TXPOWER(priv, "curr volt %d eeprom volt %d volt comp %d\n",
  1137. init_voltage,
  1138. voltage, voltage_compensation);
  1139. /* get current temperature (Celsius) */
  1140. current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
  1141. current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
  1142. current_temp = KELVIN_TO_CELSIUS(current_temp);
  1143. /* select thermal txpower adjustment params, based on channel group
  1144. * (same frequency group used for mimo txatten adjustment) */
  1145. degrees_per_05db_num =
  1146. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
  1147. degrees_per_05db_denom =
  1148. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
  1149. /* get per-chain txpower values from factory measurements */
  1150. for (c = 0; c < 2; c++) {
  1151. measurement = &ch_eeprom_info.measurements[c][1];
  1152. /* txgain adjustment (in half-dB steps) based on difference
  1153. * between factory and current temperature */
  1154. factory_temp = measurement->temperature;
  1155. iwl4965_math_div_round((current_temp - factory_temp) *
  1156. degrees_per_05db_denom,
  1157. degrees_per_05db_num,
  1158. &temperature_comp[c]);
  1159. factory_gain_index[c] = measurement->gain_idx;
  1160. factory_actual_pwr[c] = measurement->actual_pow;
  1161. IWL_DEBUG_TXPOWER(priv, "chain = %d\n", c);
  1162. IWL_DEBUG_TXPOWER(priv, "fctry tmp %d, "
  1163. "curr tmp %d, comp %d steps\n",
  1164. factory_temp, current_temp,
  1165. temperature_comp[c]);
  1166. IWL_DEBUG_TXPOWER(priv, "fctry idx %d, fctry pwr %d\n",
  1167. factory_gain_index[c],
  1168. factory_actual_pwr[c]);
  1169. }
  1170. /* for each of 33 bit-rates (including 1 for CCK) */
  1171. for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
  1172. u8 is_mimo_rate;
  1173. union iwl4965_tx_power_dual_stream tx_power;
  1174. /* for mimo, reduce each chain's txpower by half
  1175. * (3dB, 6 steps), so total output power is regulatory
  1176. * compliant. */
  1177. if (i & 0x8) {
  1178. current_regulatory = reg_limit -
  1179. IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
  1180. is_mimo_rate = 1;
  1181. } else {
  1182. current_regulatory = reg_limit;
  1183. is_mimo_rate = 0;
  1184. }
  1185. /* find txpower limit, either hardware or regulatory */
  1186. power_limit = saturation_power - back_off_table[i];
  1187. if (power_limit > current_regulatory)
  1188. power_limit = current_regulatory;
  1189. /* reduce user's txpower request if necessary
  1190. * for this rate on this channel */
  1191. target_power = user_target_power;
  1192. if (target_power > power_limit)
  1193. target_power = power_limit;
  1194. IWL_DEBUG_TXPOWER(priv, "rate %d sat %d reg %d usr %d tgt %d\n",
  1195. i, saturation_power - back_off_table[i],
  1196. current_regulatory, user_target_power,
  1197. target_power);
  1198. /* for each of 2 Tx chains (radio transmitters) */
  1199. for (c = 0; c < 2; c++) {
  1200. s32 atten_value;
  1201. if (is_mimo_rate)
  1202. atten_value =
  1203. (s32)le32_to_cpu(priv->card_alive_init.
  1204. tx_atten[txatten_grp][c]);
  1205. else
  1206. atten_value = 0;
  1207. /* calculate index; higher index means lower txpower */
  1208. power_index = (u8) (factory_gain_index[c] -
  1209. (target_power -
  1210. factory_actual_pwr[c]) -
  1211. temperature_comp[c] -
  1212. voltage_compensation +
  1213. atten_value);
  1214. /* IWL_DEBUG_TXPOWER(priv, "calculated txpower index %d\n",
  1215. power_index); */
  1216. if (power_index < get_min_power_index(i, band))
  1217. power_index = get_min_power_index(i, band);
  1218. /* adjust 5 GHz index to support negative indexes */
  1219. if (!band)
  1220. power_index += 9;
  1221. /* CCK, rate 32, reduce txpower for CCK */
  1222. if (i == POWER_TABLE_CCK_ENTRY)
  1223. power_index +=
  1224. IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
  1225. /* stay within the table! */
  1226. if (power_index > 107) {
  1227. IWL_WARN(priv, "txpower index %d > 107\n",
  1228. power_index);
  1229. power_index = 107;
  1230. }
  1231. if (power_index < 0) {
  1232. IWL_WARN(priv, "txpower index %d < 0\n",
  1233. power_index);
  1234. power_index = 0;
  1235. }
  1236. /* fill txpower command for this rate/chain */
  1237. tx_power.s.radio_tx_gain[c] =
  1238. gain_table[band][power_index].radio;
  1239. tx_power.s.dsp_predis_atten[c] =
  1240. gain_table[band][power_index].dsp;
  1241. IWL_DEBUG_TXPOWER(priv, "chain %d mimo %d index %d "
  1242. "gain 0x%02x dsp %d\n",
  1243. c, atten_value, power_index,
  1244. tx_power.s.radio_tx_gain[c],
  1245. tx_power.s.dsp_predis_atten[c]);
  1246. } /* for each chain */
  1247. tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
  1248. } /* for each rate */
  1249. return 0;
  1250. }
  1251. /**
  1252. * iwl4965_send_tx_power - Configure the TXPOWER level user limit
  1253. *
  1254. * Uses the active RXON for channel, band, and characteristics (ht40, high)
  1255. * The power limit is taken from priv->tx_power_user_lmt.
  1256. */
  1257. static int iwl4965_send_tx_power(struct iwl_priv *priv)
  1258. {
  1259. struct iwl4965_txpowertable_cmd cmd = { 0 };
  1260. int ret;
  1261. u8 band = 0;
  1262. bool is_ht40 = false;
  1263. u8 ctrl_chan_high = 0;
  1264. if (test_bit(STATUS_SCANNING, &priv->status)) {
  1265. /* If this gets hit a lot, switch it to a BUG() and catch
  1266. * the stack trace to find out who is calling this during
  1267. * a scan. */
  1268. IWL_WARN(priv, "TX Power requested while scanning!\n");
  1269. return -EAGAIN;
  1270. }
  1271. band = priv->band == IEEE80211_BAND_2GHZ;
  1272. is_ht40 = is_ht40_channel(priv->active_rxon.flags);
  1273. if (is_ht40 &&
  1274. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1275. ctrl_chan_high = 1;
  1276. cmd.band = band;
  1277. cmd.channel = priv->active_rxon.channel;
  1278. ret = iwl4965_fill_txpower_tbl(priv, band,
  1279. le16_to_cpu(priv->active_rxon.channel),
  1280. is_ht40, ctrl_chan_high, &cmd.tx_power);
  1281. if (ret)
  1282. goto out;
  1283. ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
  1284. out:
  1285. return ret;
  1286. }
  1287. static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
  1288. {
  1289. int ret = 0;
  1290. struct iwl4965_rxon_assoc_cmd rxon_assoc;
  1291. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1292. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1293. if ((rxon1->flags == rxon2->flags) &&
  1294. (rxon1->filter_flags == rxon2->filter_flags) &&
  1295. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1296. (rxon1->ofdm_ht_single_stream_basic_rates ==
  1297. rxon2->ofdm_ht_single_stream_basic_rates) &&
  1298. (rxon1->ofdm_ht_dual_stream_basic_rates ==
  1299. rxon2->ofdm_ht_dual_stream_basic_rates) &&
  1300. (rxon1->rx_chain == rxon2->rx_chain) &&
  1301. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1302. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1303. return 0;
  1304. }
  1305. rxon_assoc.flags = priv->staging_rxon.flags;
  1306. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1307. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1308. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1309. rxon_assoc.reserved = 0;
  1310. rxon_assoc.ofdm_ht_single_stream_basic_rates =
  1311. priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
  1312. rxon_assoc.ofdm_ht_dual_stream_basic_rates =
  1313. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
  1314. rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
  1315. ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
  1316. sizeof(rxon_assoc), &rxon_assoc, NULL);
  1317. if (ret)
  1318. return ret;
  1319. return ret;
  1320. }
  1321. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  1322. static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1323. {
  1324. int rc;
  1325. u8 band = 0;
  1326. bool is_ht40 = false;
  1327. u8 ctrl_chan_high = 0;
  1328. struct iwl4965_channel_switch_cmd cmd = { 0 };
  1329. const struct iwl_channel_info *ch_info;
  1330. band = priv->band == IEEE80211_BAND_2GHZ;
  1331. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1332. is_ht40 = is_ht40_channel(priv->staging_rxon.flags);
  1333. if (is_ht40 &&
  1334. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1335. ctrl_chan_high = 1;
  1336. cmd.band = band;
  1337. cmd.expect_beacon = 0;
  1338. cmd.channel = cpu_to_le16(channel);
  1339. cmd.rxon_flags = priv->active_rxon.flags;
  1340. cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
  1341. cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
  1342. if (ch_info)
  1343. cmd.expect_beacon = is_channel_radar(ch_info);
  1344. else
  1345. cmd.expect_beacon = 1;
  1346. rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_ht40,
  1347. ctrl_chan_high, &cmd.tx_power);
  1348. if (rc) {
  1349. IWL_DEBUG_11H(priv, "error:%d fill txpower_tbl\n", rc);
  1350. return rc;
  1351. }
  1352. rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
  1353. return rc;
  1354. }
  1355. #endif
  1356. /**
  1357. * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  1358. */
  1359. static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  1360. struct iwl_tx_queue *txq,
  1361. u16 byte_cnt)
  1362. {
  1363. struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  1364. int txq_id = txq->q.id;
  1365. int write_ptr = txq->q.write_ptr;
  1366. int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  1367. __le16 bc_ent;
  1368. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  1369. bc_ent = cpu_to_le16(len & 0xFFF);
  1370. /* Set up byte count within first 256 entries */
  1371. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  1372. /* If within first 64 entries, duplicate at end */
  1373. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  1374. scd_bc_tbl[txq_id].
  1375. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  1376. }
  1377. /**
  1378. * sign_extend - Sign extend a value using specified bit as sign-bit
  1379. *
  1380. * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
  1381. * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
  1382. *
  1383. * @param oper value to sign extend
  1384. * @param index 0 based bit index (0<=index<32) to sign bit
  1385. */
  1386. static s32 sign_extend(u32 oper, int index)
  1387. {
  1388. u8 shift = 31 - index;
  1389. return (s32)(oper << shift) >> shift;
  1390. }
  1391. /**
  1392. * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
  1393. * @statistics: Provides the temperature reading from the uCode
  1394. *
  1395. * A return of <0 indicates bogus data in the statistics
  1396. */
  1397. static int iwl4965_hw_get_temperature(struct iwl_priv *priv)
  1398. {
  1399. s32 temperature;
  1400. s32 vt;
  1401. s32 R1, R2, R3;
  1402. u32 R4;
  1403. if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
  1404. (priv->statistics.flag & STATISTICS_REPLY_FLG_HT40_MODE_MSK)) {
  1405. IWL_DEBUG_TEMP(priv, "Running HT40 temperature calibration\n");
  1406. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
  1407. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
  1408. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
  1409. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
  1410. } else {
  1411. IWL_DEBUG_TEMP(priv, "Running temperature calibration\n");
  1412. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
  1413. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
  1414. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
  1415. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
  1416. }
  1417. /*
  1418. * Temperature is only 23 bits, so sign extend out to 32.
  1419. *
  1420. * NOTE If we haven't received a statistics notification yet
  1421. * with an updated temperature, use R4 provided to us in the
  1422. * "initialize" ALIVE response.
  1423. */
  1424. if (!test_bit(STATUS_TEMPERATURE, &priv->status))
  1425. vt = sign_extend(R4, 23);
  1426. else
  1427. vt = sign_extend(
  1428. le32_to_cpu(priv->statistics.general.temperature), 23);
  1429. IWL_DEBUG_TEMP(priv, "Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
  1430. if (R3 == R1) {
  1431. IWL_ERR(priv, "Calibration conflict R1 == R3\n");
  1432. return -1;
  1433. }
  1434. /* Calculate temperature in degrees Kelvin, adjust by 97%.
  1435. * Add offset to center the adjustment around 0 degrees Centigrade. */
  1436. temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
  1437. temperature /= (R3 - R1);
  1438. temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
  1439. IWL_DEBUG_TEMP(priv, "Calibrated temperature: %dK, %dC\n",
  1440. temperature, KELVIN_TO_CELSIUS(temperature));
  1441. return temperature;
  1442. }
  1443. /* Adjust Txpower only if temperature variance is greater than threshold. */
  1444. #define IWL_TEMPERATURE_THRESHOLD 3
  1445. /**
  1446. * iwl4965_is_temp_calib_needed - determines if new calibration is needed
  1447. *
  1448. * If the temperature changed has changed sufficiently, then a recalibration
  1449. * is needed.
  1450. *
  1451. * Assumes caller will replace priv->last_temperature once calibration
  1452. * executed.
  1453. */
  1454. static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
  1455. {
  1456. int temp_diff;
  1457. if (!test_bit(STATUS_STATISTICS, &priv->status)) {
  1458. IWL_DEBUG_TEMP(priv, "Temperature not updated -- no statistics.\n");
  1459. return 0;
  1460. }
  1461. temp_diff = priv->temperature - priv->last_temperature;
  1462. /* get absolute value */
  1463. if (temp_diff < 0) {
  1464. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d, \n", temp_diff);
  1465. temp_diff = -temp_diff;
  1466. } else if (temp_diff == 0)
  1467. IWL_DEBUG_POWER(priv, "Same temp, \n");
  1468. else
  1469. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d, \n", temp_diff);
  1470. if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
  1471. IWL_DEBUG_POWER(priv, "Thermal txpower calib not needed\n");
  1472. return 0;
  1473. }
  1474. IWL_DEBUG_POWER(priv, "Thermal txpower calib needed\n");
  1475. return 1;
  1476. }
  1477. static void iwl4965_temperature_calib(struct iwl_priv *priv)
  1478. {
  1479. s32 temp;
  1480. temp = iwl4965_hw_get_temperature(priv);
  1481. if (temp < 0)
  1482. return;
  1483. if (priv->temperature != temp) {
  1484. if (priv->temperature)
  1485. IWL_DEBUG_TEMP(priv, "Temperature changed "
  1486. "from %dC to %dC\n",
  1487. KELVIN_TO_CELSIUS(priv->temperature),
  1488. KELVIN_TO_CELSIUS(temp));
  1489. else
  1490. IWL_DEBUG_TEMP(priv, "Temperature "
  1491. "initialized to %dC\n",
  1492. KELVIN_TO_CELSIUS(temp));
  1493. }
  1494. priv->temperature = temp;
  1495. iwl_tt_handler(priv);
  1496. set_bit(STATUS_TEMPERATURE, &priv->status);
  1497. if (!priv->disable_tx_power_cal &&
  1498. unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
  1499. iwl4965_is_temp_calib_needed(priv))
  1500. queue_work(priv->workqueue, &priv->txpower_work);
  1501. }
  1502. /**
  1503. * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  1504. */
  1505. static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
  1506. u16 txq_id)
  1507. {
  1508. /* Simply stop the queue, but don't change any configuration;
  1509. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  1510. iwl_write_prph(priv,
  1511. IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  1512. (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  1513. (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  1514. }
  1515. /**
  1516. * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
  1517. * priv->lock must be held by the caller
  1518. */
  1519. static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
  1520. u16 ssn_idx, u8 tx_fifo)
  1521. {
  1522. if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1523. (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
  1524. IWL_WARN(priv,
  1525. "queue number out of range: %d, must be %d to %d\n",
  1526. txq_id, IWL49_FIRST_AMPDU_QUEUE,
  1527. IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
  1528. return -EINVAL;
  1529. }
  1530. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  1531. iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1532. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1533. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1534. /* supposes that ssn_idx is valid (!= 0xFFF) */
  1535. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  1536. iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1537. iwl_txq_ctx_deactivate(priv, txq_id);
  1538. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  1539. return 0;
  1540. }
  1541. /**
  1542. * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  1543. */
  1544. static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  1545. u16 txq_id)
  1546. {
  1547. u32 tbl_dw_addr;
  1548. u32 tbl_dw;
  1549. u16 scd_q2ratid;
  1550. scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  1551. tbl_dw_addr = priv->scd_base_addr +
  1552. IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  1553. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  1554. if (txq_id & 0x1)
  1555. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  1556. else
  1557. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  1558. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  1559. return 0;
  1560. }
  1561. /**
  1562. * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  1563. *
  1564. * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
  1565. * i.e. it must be one of the higher queues used for aggregation
  1566. */
  1567. static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
  1568. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  1569. {
  1570. unsigned long flags;
  1571. u16 ra_tid;
  1572. if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1573. (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
  1574. IWL_WARN(priv,
  1575. "queue number out of range: %d, must be %d to %d\n",
  1576. txq_id, IWL49_FIRST_AMPDU_QUEUE,
  1577. IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
  1578. return -EINVAL;
  1579. }
  1580. ra_tid = BUILD_RAxTID(sta_id, tid);
  1581. /* Modify device's station table to Tx this TID */
  1582. iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
  1583. spin_lock_irqsave(&priv->lock, flags);
  1584. /* Stop this Tx queue before configuring it */
  1585. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  1586. /* Map receiver-address / traffic-ID to this queue */
  1587. iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  1588. /* Set this queue as a chain-building queue */
  1589. iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1590. /* Place first TFD at index corresponding to start sequence number.
  1591. * Assumes that ssn_idx is valid (!= 0xFFF) */
  1592. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1593. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1594. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  1595. /* Set up Tx window size and frame limit for this queue */
  1596. iwl_write_targ_mem(priv,
  1597. priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  1598. (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  1599. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  1600. iwl_write_targ_mem(priv, priv->scd_base_addr +
  1601. IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  1602. (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
  1603. & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  1604. iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1605. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  1606. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  1607. spin_unlock_irqrestore(&priv->lock, flags);
  1608. return 0;
  1609. }
  1610. static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
  1611. {
  1612. switch (cmd_id) {
  1613. case REPLY_RXON:
  1614. return (u16) sizeof(struct iwl4965_rxon_cmd);
  1615. default:
  1616. return len;
  1617. }
  1618. }
  1619. static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  1620. {
  1621. struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
  1622. addsta->mode = cmd->mode;
  1623. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1624. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1625. addsta->station_flags = cmd->station_flags;
  1626. addsta->station_flags_msk = cmd->station_flags_msk;
  1627. addsta->tid_disable_tx = cmd->tid_disable_tx;
  1628. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1629. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1630. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1631. addsta->reserved1 = cpu_to_le16(0);
  1632. addsta->reserved2 = cpu_to_le32(0);
  1633. return (u16)sizeof(struct iwl4965_addsta_cmd);
  1634. }
  1635. static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
  1636. {
  1637. return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
  1638. }
  1639. /**
  1640. * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
  1641. */
  1642. static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
  1643. struct iwl_ht_agg *agg,
  1644. struct iwl4965_tx_resp *tx_resp,
  1645. int txq_id, u16 start_idx)
  1646. {
  1647. u16 status;
  1648. struct agg_tx_status *frame_status = tx_resp->u.agg_status;
  1649. struct ieee80211_tx_info *info = NULL;
  1650. struct ieee80211_hdr *hdr = NULL;
  1651. u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  1652. int i, sh, idx;
  1653. u16 seq;
  1654. if (agg->wait_for_ba)
  1655. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  1656. agg->frame_count = tx_resp->frame_count;
  1657. agg->start_idx = start_idx;
  1658. agg->rate_n_flags = rate_n_flags;
  1659. agg->bitmap = 0;
  1660. /* num frames attempted by Tx command */
  1661. if (agg->frame_count == 1) {
  1662. /* Only one frame was attempted; no block-ack will arrive */
  1663. status = le16_to_cpu(frame_status[0].status);
  1664. idx = start_idx;
  1665. /* FIXME: code repetition */
  1666. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  1667. agg->frame_count, agg->start_idx, idx);
  1668. info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
  1669. info->status.rates[0].count = tx_resp->failure_frame + 1;
  1670. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  1671. info->flags |= iwl_is_tx_success(status) ?
  1672. IEEE80211_TX_STAT_ACK : 0;
  1673. iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
  1674. /* FIXME: code repetition end */
  1675. IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
  1676. status & 0xff, tx_resp->failure_frame);
  1677. IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
  1678. agg->wait_for_ba = 0;
  1679. } else {
  1680. /* Two or more frames were attempted; expect block-ack */
  1681. u64 bitmap = 0;
  1682. int start = agg->start_idx;
  1683. /* Construct bit-map of pending frames within Tx window */
  1684. for (i = 0; i < agg->frame_count; i++) {
  1685. u16 sc;
  1686. status = le16_to_cpu(frame_status[i].status);
  1687. seq = le16_to_cpu(frame_status[i].sequence);
  1688. idx = SEQ_TO_INDEX(seq);
  1689. txq_id = SEQ_TO_QUEUE(seq);
  1690. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  1691. AGG_TX_STATE_ABORT_MSK))
  1692. continue;
  1693. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  1694. agg->frame_count, txq_id, idx);
  1695. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  1696. if (!hdr) {
  1697. IWL_ERR(priv,
  1698. "BUG_ON idx doesn't point to valid skb"
  1699. " idx=%d, txq_id=%d\n", idx, txq_id);
  1700. return -1;
  1701. }
  1702. sc = le16_to_cpu(hdr->seq_ctrl);
  1703. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  1704. IWL_ERR(priv,
  1705. "BUG_ON idx doesn't match seq control"
  1706. " idx=%d, seq_idx=%d, seq=%d\n",
  1707. idx, SEQ_TO_SN(sc), hdr->seq_ctrl);
  1708. return -1;
  1709. }
  1710. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  1711. i, idx, SEQ_TO_SN(sc));
  1712. sh = idx - start;
  1713. if (sh > 64) {
  1714. sh = (start - idx) + 0xff;
  1715. bitmap = bitmap << sh;
  1716. sh = 0;
  1717. start = idx;
  1718. } else if (sh < -64)
  1719. sh = 0xff - (start - idx);
  1720. else if (sh < 0) {
  1721. sh = start - idx;
  1722. start = idx;
  1723. bitmap = bitmap << sh;
  1724. sh = 0;
  1725. }
  1726. bitmap |= 1ULL << sh;
  1727. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  1728. start, (unsigned long long)bitmap);
  1729. }
  1730. agg->bitmap = bitmap;
  1731. agg->start_idx = start;
  1732. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  1733. agg->frame_count, agg->start_idx,
  1734. (unsigned long long)agg->bitmap);
  1735. if (bitmap)
  1736. agg->wait_for_ba = 1;
  1737. }
  1738. return 0;
  1739. }
  1740. /**
  1741. * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
  1742. */
  1743. static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
  1744. struct iwl_rx_mem_buffer *rxb)
  1745. {
  1746. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1747. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  1748. int txq_id = SEQ_TO_QUEUE(sequence);
  1749. int index = SEQ_TO_INDEX(sequence);
  1750. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  1751. struct ieee80211_hdr *hdr;
  1752. struct ieee80211_tx_info *info;
  1753. struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  1754. u32 status = le32_to_cpu(tx_resp->u.status);
  1755. int tid = MAX_TID_COUNT;
  1756. int sta_id;
  1757. int freed;
  1758. u8 *qc = NULL;
  1759. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  1760. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  1761. "is out of range [0-%d] %d %d\n", txq_id,
  1762. index, txq->q.n_bd, txq->q.write_ptr,
  1763. txq->q.read_ptr);
  1764. return;
  1765. }
  1766. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  1767. memset(&info->status, 0, sizeof(info->status));
  1768. hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
  1769. if (ieee80211_is_data_qos(hdr->frame_control)) {
  1770. qc = ieee80211_get_qos_ctl(hdr);
  1771. tid = qc[0] & 0xf;
  1772. }
  1773. sta_id = iwl_get_ra_sta_id(priv, hdr);
  1774. if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
  1775. IWL_ERR(priv, "Station not known\n");
  1776. return;
  1777. }
  1778. if (txq->sched_retry) {
  1779. const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
  1780. struct iwl_ht_agg *agg = NULL;
  1781. WARN_ON(!qc);
  1782. agg = &priv->stations[sta_id].tid[tid].agg;
  1783. iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  1784. /* check if BAR is needed */
  1785. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  1786. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1787. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  1788. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  1789. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim scd_ssn "
  1790. "%d index %d\n", scd_ssn , index);
  1791. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1792. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1793. if (priv->mac80211_registered &&
  1794. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1795. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
  1796. if (agg->state == IWL_AGG_OFF)
  1797. iwl_wake_queue(priv, txq_id);
  1798. else
  1799. iwl_wake_queue(priv, txq->swq_id);
  1800. }
  1801. }
  1802. } else {
  1803. info->status.rates[0].count = tx_resp->failure_frame + 1;
  1804. info->flags |= iwl_is_tx_success(status) ?
  1805. IEEE80211_TX_STAT_ACK : 0;
  1806. iwl_hwrate_to_tx_control(priv,
  1807. le32_to_cpu(tx_resp->rate_n_flags),
  1808. info);
  1809. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) "
  1810. "rate_n_flags 0x%x retries %d\n",
  1811. txq_id,
  1812. iwl_get_tx_fail_reason(status), status,
  1813. le32_to_cpu(tx_resp->rate_n_flags),
  1814. tx_resp->failure_frame);
  1815. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1816. if (qc && likely(sta_id != IWL_INVALID_STATION))
  1817. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1818. if (priv->mac80211_registered &&
  1819. (iwl_queue_space(&txq->q) > txq->q.low_mark))
  1820. iwl_wake_queue(priv, txq_id);
  1821. }
  1822. if (qc && likely(sta_id != IWL_INVALID_STATION))
  1823. iwl_txq_check_empty(priv, sta_id, tid, txq_id);
  1824. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  1825. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  1826. }
  1827. static int iwl4965_calc_rssi(struct iwl_priv *priv,
  1828. struct iwl_rx_phy_res *rx_resp)
  1829. {
  1830. /* data from PHY/DSP regarding signal strength, etc.,
  1831. * contents are always there, not configurable by host. */
  1832. struct iwl4965_rx_non_cfg_phy *ncphy =
  1833. (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  1834. u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
  1835. >> IWL49_AGC_DB_POS;
  1836. u32 valid_antennae =
  1837. (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
  1838. >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
  1839. u8 max_rssi = 0;
  1840. u32 i;
  1841. /* Find max rssi among 3 possible receivers.
  1842. * These values are measured by the digital signal processor (DSP).
  1843. * They should stay fairly constant even as the signal strength varies,
  1844. * if the radio's automatic gain control (AGC) is working right.
  1845. * AGC value (see below) will provide the "interesting" info. */
  1846. for (i = 0; i < 3; i++)
  1847. if (valid_antennae & (1 << i))
  1848. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  1849. IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  1850. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  1851. max_rssi, agc);
  1852. /* dBm = max_rssi dB - agc dB - constant.
  1853. * Higher AGC (higher radio gain) means lower signal. */
  1854. return max_rssi - agc - IWL49_RSSI_OFFSET;
  1855. }
  1856. /* Set up 4965-specific Rx frame reply handlers */
  1857. static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
  1858. {
  1859. /* Legacy Rx frames */
  1860. priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
  1861. /* Tx response */
  1862. priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
  1863. }
  1864. static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
  1865. {
  1866. INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
  1867. }
  1868. static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
  1869. {
  1870. cancel_work_sync(&priv->txpower_work);
  1871. }
  1872. #define IWL4965_UCODE_GET(item) \
  1873. static u32 iwl4965_ucode_get_##item(const struct iwl_ucode_header *ucode,\
  1874. u32 api_ver) \
  1875. { \
  1876. return le32_to_cpu(ucode->u.v1.item); \
  1877. }
  1878. static u32 iwl4965_ucode_get_header_size(u32 api_ver)
  1879. {
  1880. return UCODE_HEADER_SIZE(1);
  1881. }
  1882. static u32 iwl4965_ucode_get_build(const struct iwl_ucode_header *ucode,
  1883. u32 api_ver)
  1884. {
  1885. return 0;
  1886. }
  1887. static u8 *iwl4965_ucode_get_data(const struct iwl_ucode_header *ucode,
  1888. u32 api_ver)
  1889. {
  1890. return (u8 *) ucode->u.v1.data;
  1891. }
  1892. IWL4965_UCODE_GET(inst_size);
  1893. IWL4965_UCODE_GET(data_size);
  1894. IWL4965_UCODE_GET(init_size);
  1895. IWL4965_UCODE_GET(init_data_size);
  1896. IWL4965_UCODE_GET(boot_size);
  1897. static struct iwl_hcmd_ops iwl4965_hcmd = {
  1898. .rxon_assoc = iwl4965_send_rxon_assoc,
  1899. .commit_rxon = iwl_commit_rxon,
  1900. .set_rxon_chain = iwl_set_rxon_chain,
  1901. };
  1902. static struct iwl_ucode_ops iwl4965_ucode = {
  1903. .get_header_size = iwl4965_ucode_get_header_size,
  1904. .get_build = iwl4965_ucode_get_build,
  1905. .get_inst_size = iwl4965_ucode_get_inst_size,
  1906. .get_data_size = iwl4965_ucode_get_data_size,
  1907. .get_init_size = iwl4965_ucode_get_init_size,
  1908. .get_init_data_size = iwl4965_ucode_get_init_data_size,
  1909. .get_boot_size = iwl4965_ucode_get_boot_size,
  1910. .get_data = iwl4965_ucode_get_data,
  1911. };
  1912. static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
  1913. .get_hcmd_size = iwl4965_get_hcmd_size,
  1914. .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
  1915. .chain_noise_reset = iwl4965_chain_noise_reset,
  1916. .gain_computation = iwl4965_gain_computation,
  1917. .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
  1918. .calc_rssi = iwl4965_calc_rssi,
  1919. };
  1920. static struct iwl_lib_ops iwl4965_lib = {
  1921. .set_hw_params = iwl4965_hw_set_hw_params,
  1922. .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
  1923. .txq_set_sched = iwl4965_txq_set_sched,
  1924. .txq_agg_enable = iwl4965_txq_agg_enable,
  1925. .txq_agg_disable = iwl4965_txq_agg_disable,
  1926. .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
  1927. .txq_free_tfd = iwl_hw_txq_free_tfd,
  1928. .txq_init = iwl_hw_tx_queue_init,
  1929. .rx_handler_setup = iwl4965_rx_handler_setup,
  1930. .setup_deferred_work = iwl4965_setup_deferred_work,
  1931. .cancel_deferred_work = iwl4965_cancel_deferred_work,
  1932. .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
  1933. .alive_notify = iwl4965_alive_notify,
  1934. .init_alive_start = iwl4965_init_alive_start,
  1935. .load_ucode = iwl4965_load_bsm,
  1936. .dump_nic_event_log = iwl_dump_nic_event_log,
  1937. .dump_nic_error_log = iwl_dump_nic_error_log,
  1938. .apm_ops = {
  1939. .init = iwl4965_apm_init,
  1940. .reset = iwl4965_apm_reset,
  1941. .stop = iwl_apm_stop,
  1942. .config = iwl4965_nic_config,
  1943. .set_pwr_src = iwl_set_pwr_src,
  1944. },
  1945. .eeprom_ops = {
  1946. .regulatory_bands = {
  1947. EEPROM_REGULATORY_BAND_1_CHANNELS,
  1948. EEPROM_REGULATORY_BAND_2_CHANNELS,
  1949. EEPROM_REGULATORY_BAND_3_CHANNELS,
  1950. EEPROM_REGULATORY_BAND_4_CHANNELS,
  1951. EEPROM_REGULATORY_BAND_5_CHANNELS,
  1952. EEPROM_4965_REGULATORY_BAND_24_HT40_CHANNELS,
  1953. EEPROM_4965_REGULATORY_BAND_52_HT40_CHANNELS
  1954. },
  1955. .verify_signature = iwlcore_eeprom_verify_signature,
  1956. .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
  1957. .release_semaphore = iwlcore_eeprom_release_semaphore,
  1958. .calib_version = iwl4965_eeprom_calib_version,
  1959. .query_addr = iwlcore_eeprom_query_addr,
  1960. },
  1961. .send_tx_power = iwl4965_send_tx_power,
  1962. .update_chain_flags = iwl_update_chain_flags,
  1963. .post_associate = iwl_post_associate,
  1964. .config_ap = iwl_config_ap,
  1965. .isr = iwl_isr_legacy,
  1966. .temp_ops = {
  1967. .temperature = iwl4965_temperature_calib,
  1968. .set_ct_kill = iwl4965_set_ct_threshold,
  1969. },
  1970. };
  1971. static struct iwl_ops iwl4965_ops = {
  1972. .ucode = &iwl4965_ucode,
  1973. .lib = &iwl4965_lib,
  1974. .hcmd = &iwl4965_hcmd,
  1975. .utils = &iwl4965_hcmd_utils,
  1976. .led = &iwlagn_led_ops,
  1977. };
  1978. struct iwl_cfg iwl4965_agn_cfg = {
  1979. .name = "4965AGN",
  1980. .fw_name_pre = IWL4965_FW_PRE,
  1981. .ucode_api_max = IWL4965_UCODE_API_MAX,
  1982. .ucode_api_min = IWL4965_UCODE_API_MIN,
  1983. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1984. .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
  1985. .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
  1986. .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
  1987. .ops = &iwl4965_ops,
  1988. .mod_params = &iwl4965_mod_params,
  1989. .use_isr_legacy = true,
  1990. .ht_greenfield_support = false,
  1991. .broken_powersave = true,
  1992. .led_compensation = 61,
  1993. .chain_noise_num_beacons = IWL4965_CAL_NUM_BEACONS,
  1994. };
  1995. /* Module firmware */
  1996. MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
  1997. module_param_named(antenna, iwl4965_mod_params.antenna, int, S_IRUGO);
  1998. MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
  1999. module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, S_IRUGO);
  2000. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  2001. module_param_named(
  2002. disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, S_IRUGO);
  2003. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  2004. module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, S_IRUGO);
  2005. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  2006. /* 11n */
  2007. module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, S_IRUGO);
  2008. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  2009. module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K,
  2010. int, S_IRUGO);
  2011. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  2012. module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, S_IRUGO);
  2013. MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");