i8042.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214
  1. /*
  2. * i8042 keyboard and mouse controller driver for Linux
  3. *
  4. * Copyright (c) 1999-2004 Vojtech Pavlik
  5. */
  6. /*
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/ioport.h>
  16. #include <linux/init.h>
  17. #include <linux/serio.h>
  18. #include <linux/err.h>
  19. #include <linux/rcupdate.h>
  20. #include <linux/platform_device.h>
  21. #include <asm/io.h>
  22. MODULE_AUTHOR("Vojtech Pavlik <vojtech@suse.cz>");
  23. MODULE_DESCRIPTION("i8042 keyboard and mouse controller driver");
  24. MODULE_LICENSE("GPL");
  25. static unsigned int i8042_nokbd;
  26. module_param_named(nokbd, i8042_nokbd, bool, 0);
  27. MODULE_PARM_DESC(nokbd, "Do not probe or use KBD port.");
  28. static unsigned int i8042_noaux;
  29. module_param_named(noaux, i8042_noaux, bool, 0);
  30. MODULE_PARM_DESC(noaux, "Do not probe or use AUX (mouse) port.");
  31. static unsigned int i8042_nomux;
  32. module_param_named(nomux, i8042_nomux, bool, 0);
  33. MODULE_PARM_DESC(nomux, "Do not check whether an active multiplexing conrtoller is present.");
  34. static unsigned int i8042_unlock;
  35. module_param_named(unlock, i8042_unlock, bool, 0);
  36. MODULE_PARM_DESC(unlock, "Ignore keyboard lock.");
  37. static unsigned int i8042_reset;
  38. module_param_named(reset, i8042_reset, bool, 0);
  39. MODULE_PARM_DESC(reset, "Reset controller during init and cleanup.");
  40. static unsigned int i8042_direct;
  41. module_param_named(direct, i8042_direct, bool, 0);
  42. MODULE_PARM_DESC(direct, "Put keyboard port into non-translated mode.");
  43. static unsigned int i8042_dumbkbd;
  44. module_param_named(dumbkbd, i8042_dumbkbd, bool, 0);
  45. MODULE_PARM_DESC(dumbkbd, "Pretend that controller can only read data from keyboard");
  46. static unsigned int i8042_noloop;
  47. module_param_named(noloop, i8042_noloop, bool, 0);
  48. MODULE_PARM_DESC(noloop, "Disable the AUX Loopback command while probing for the AUX port");
  49. static unsigned int i8042_blink_frequency = 500;
  50. module_param_named(panicblink, i8042_blink_frequency, uint, 0600);
  51. MODULE_PARM_DESC(panicblink, "Frequency with which keyboard LEDs should blink when kernel panics");
  52. #ifdef CONFIG_PNP
  53. static int i8042_nopnp;
  54. module_param_named(nopnp, i8042_nopnp, bool, 0);
  55. MODULE_PARM_DESC(nopnp, "Do not use PNP to detect controller settings");
  56. #endif
  57. #define DEBUG
  58. #ifdef DEBUG
  59. static int i8042_debug;
  60. module_param_named(debug, i8042_debug, bool, 0600);
  61. MODULE_PARM_DESC(debug, "Turn i8042 debugging mode on and off");
  62. #endif
  63. __obsolete_setup("i8042_noaux");
  64. __obsolete_setup("i8042_nomux");
  65. __obsolete_setup("i8042_unlock");
  66. __obsolete_setup("i8042_reset");
  67. __obsolete_setup("i8042_direct");
  68. __obsolete_setup("i8042_dumbkbd");
  69. #include "i8042.h"
  70. static DEFINE_SPINLOCK(i8042_lock);
  71. struct i8042_port {
  72. struct serio *serio;
  73. int irq;
  74. unsigned char exists;
  75. signed char mux;
  76. };
  77. #define I8042_KBD_PORT_NO 0
  78. #define I8042_AUX_PORT_NO 1
  79. #define I8042_MUX_PORT_NO 2
  80. #define I8042_NUM_PORTS (I8042_NUM_MUX_PORTS + 2)
  81. static struct i8042_port i8042_ports[I8042_NUM_PORTS];
  82. static unsigned char i8042_initial_ctr;
  83. static unsigned char i8042_ctr;
  84. static unsigned char i8042_mux_present;
  85. static unsigned char i8042_kbd_irq_registered;
  86. static unsigned char i8042_aux_irq_registered;
  87. static unsigned char i8042_suppress_kbd_ack;
  88. static struct platform_device *i8042_platform_device;
  89. static irqreturn_t i8042_interrupt(int irq, void *dev_id);
  90. /*
  91. * The i8042_wait_read() and i8042_wait_write functions wait for the i8042 to
  92. * be ready for reading values from it / writing values to it.
  93. * Called always with i8042_lock held.
  94. */
  95. static int i8042_wait_read(void)
  96. {
  97. int i = 0;
  98. while ((~i8042_read_status() & I8042_STR_OBF) && (i < I8042_CTL_TIMEOUT)) {
  99. udelay(50);
  100. i++;
  101. }
  102. return -(i == I8042_CTL_TIMEOUT);
  103. }
  104. static int i8042_wait_write(void)
  105. {
  106. int i = 0;
  107. while ((i8042_read_status() & I8042_STR_IBF) && (i < I8042_CTL_TIMEOUT)) {
  108. udelay(50);
  109. i++;
  110. }
  111. return -(i == I8042_CTL_TIMEOUT);
  112. }
  113. /*
  114. * i8042_flush() flushes all data that may be in the keyboard and mouse buffers
  115. * of the i8042 down the toilet.
  116. */
  117. static int i8042_flush(void)
  118. {
  119. unsigned long flags;
  120. unsigned char data, str;
  121. int i = 0;
  122. spin_lock_irqsave(&i8042_lock, flags);
  123. while (((str = i8042_read_status()) & I8042_STR_OBF) && (i < I8042_BUFFER_SIZE)) {
  124. udelay(50);
  125. data = i8042_read_data();
  126. i++;
  127. dbg("%02x <- i8042 (flush, %s)", data,
  128. str & I8042_STR_AUXDATA ? "aux" : "kbd");
  129. }
  130. spin_unlock_irqrestore(&i8042_lock, flags);
  131. return i;
  132. }
  133. /*
  134. * i8042_command() executes a command on the i8042. It also sends the input
  135. * parameter(s) of the commands to it, and receives the output value(s). The
  136. * parameters are to be stored in the param array, and the output is placed
  137. * into the same array. The number of the parameters and output values is
  138. * encoded in bits 8-11 of the command number.
  139. */
  140. static int __i8042_command(unsigned char *param, int command)
  141. {
  142. int i, error;
  143. if (i8042_noloop && command == I8042_CMD_AUX_LOOP)
  144. return -1;
  145. error = i8042_wait_write();
  146. if (error)
  147. return error;
  148. dbg("%02x -> i8042 (command)", command & 0xff);
  149. i8042_write_command(command & 0xff);
  150. for (i = 0; i < ((command >> 12) & 0xf); i++) {
  151. error = i8042_wait_write();
  152. if (error)
  153. return error;
  154. dbg("%02x -> i8042 (parameter)", param[i]);
  155. i8042_write_data(param[i]);
  156. }
  157. for (i = 0; i < ((command >> 8) & 0xf); i++) {
  158. error = i8042_wait_read();
  159. if (error) {
  160. dbg(" -- i8042 (timeout)");
  161. return error;
  162. }
  163. if (command == I8042_CMD_AUX_LOOP &&
  164. !(i8042_read_status() & I8042_STR_AUXDATA)) {
  165. dbg(" -- i8042 (auxerr)");
  166. return -1;
  167. }
  168. param[i] = i8042_read_data();
  169. dbg("%02x <- i8042 (return)", param[i]);
  170. }
  171. return 0;
  172. }
  173. static int i8042_command(unsigned char *param, int command)
  174. {
  175. unsigned long flags;
  176. int retval;
  177. spin_lock_irqsave(&i8042_lock, flags);
  178. retval = __i8042_command(param, command);
  179. spin_unlock_irqrestore(&i8042_lock, flags);
  180. return retval;
  181. }
  182. /*
  183. * i8042_kbd_write() sends a byte out through the keyboard interface.
  184. */
  185. static int i8042_kbd_write(struct serio *port, unsigned char c)
  186. {
  187. unsigned long flags;
  188. int retval = 0;
  189. spin_lock_irqsave(&i8042_lock, flags);
  190. if (!(retval = i8042_wait_write())) {
  191. dbg("%02x -> i8042 (kbd-data)", c);
  192. i8042_write_data(c);
  193. }
  194. spin_unlock_irqrestore(&i8042_lock, flags);
  195. return retval;
  196. }
  197. /*
  198. * i8042_aux_write() sends a byte out through the aux interface.
  199. */
  200. static int i8042_aux_write(struct serio *serio, unsigned char c)
  201. {
  202. struct i8042_port *port = serio->port_data;
  203. return i8042_command(&c, port->mux == -1 ?
  204. I8042_CMD_AUX_SEND :
  205. I8042_CMD_MUX_SEND + port->mux);
  206. }
  207. /*
  208. * i8042_start() is called by serio core when port is about to finish
  209. * registering. It will mark port as existing so i8042_interrupt can
  210. * start sending data through it.
  211. */
  212. static int i8042_start(struct serio *serio)
  213. {
  214. struct i8042_port *port = serio->port_data;
  215. port->exists = 1;
  216. mb();
  217. return 0;
  218. }
  219. /*
  220. * i8042_stop() marks serio port as non-existing so i8042_interrupt
  221. * will not try to send data to the port that is about to go away.
  222. * The function is called by serio core as part of unregister procedure.
  223. */
  224. static void i8042_stop(struct serio *serio)
  225. {
  226. struct i8042_port *port = serio->port_data;
  227. port->exists = 0;
  228. synchronize_sched();
  229. port->serio = NULL;
  230. }
  231. /*
  232. * i8042_interrupt() is the most important function in this driver -
  233. * it handles the interrupts from the i8042, and sends incoming bytes
  234. * to the upper layers.
  235. */
  236. static irqreturn_t i8042_interrupt(int irq, void *dev_id)
  237. {
  238. struct i8042_port *port;
  239. unsigned long flags;
  240. unsigned char str, data;
  241. unsigned int dfl;
  242. unsigned int port_no;
  243. int ret = 1;
  244. spin_lock_irqsave(&i8042_lock, flags);
  245. str = i8042_read_status();
  246. if (unlikely(~str & I8042_STR_OBF)) {
  247. spin_unlock_irqrestore(&i8042_lock, flags);
  248. if (irq) dbg("Interrupt %d, without any data", irq);
  249. ret = 0;
  250. goto out;
  251. }
  252. data = i8042_read_data();
  253. spin_unlock_irqrestore(&i8042_lock, flags);
  254. if (i8042_mux_present && (str & I8042_STR_AUXDATA)) {
  255. static unsigned long last_transmit;
  256. static unsigned char last_str;
  257. dfl = 0;
  258. if (str & I8042_STR_MUXERR) {
  259. dbg("MUX error, status is %02x, data is %02x", str, data);
  260. /*
  261. * When MUXERR condition is signalled the data register can only contain
  262. * 0xfd, 0xfe or 0xff if implementation follows the spec. Unfortunately
  263. * it is not always the case. Some KBCs also report 0xfc when there is
  264. * nothing connected to the port while others sometimes get confused which
  265. * port the data came from and signal error leaving the data intact. They
  266. * _do not_ revert to legacy mode (actually I've never seen KBC reverting
  267. * to legacy mode yet, when we see one we'll add proper handling).
  268. * Anyway, we process 0xfc, 0xfd, 0xfe and 0xff as timeouts, and for the
  269. * rest assume that the data came from the same serio last byte
  270. * was transmitted (if transmission happened not too long ago).
  271. */
  272. switch (data) {
  273. default:
  274. if (time_before(jiffies, last_transmit + HZ/10)) {
  275. str = last_str;
  276. break;
  277. }
  278. /* fall through - report timeout */
  279. case 0xfc:
  280. case 0xfd:
  281. case 0xfe: dfl = SERIO_TIMEOUT; data = 0xfe; break;
  282. case 0xff: dfl = SERIO_PARITY; data = 0xfe; break;
  283. }
  284. }
  285. port_no = I8042_MUX_PORT_NO + ((str >> 6) & 3);
  286. last_str = str;
  287. last_transmit = jiffies;
  288. } else {
  289. dfl = ((str & I8042_STR_PARITY) ? SERIO_PARITY : 0) |
  290. ((str & I8042_STR_TIMEOUT) ? SERIO_TIMEOUT : 0);
  291. port_no = (str & I8042_STR_AUXDATA) ?
  292. I8042_AUX_PORT_NO : I8042_KBD_PORT_NO;
  293. }
  294. port = &i8042_ports[port_no];
  295. dbg("%02x <- i8042 (interrupt, %d, %d%s%s)",
  296. data, port_no, irq,
  297. dfl & SERIO_PARITY ? ", bad parity" : "",
  298. dfl & SERIO_TIMEOUT ? ", timeout" : "");
  299. if (unlikely(i8042_suppress_kbd_ack))
  300. if (port_no == I8042_KBD_PORT_NO &&
  301. (data == 0xfa || data == 0xfe)) {
  302. i8042_suppress_kbd_ack--;
  303. goto out;
  304. }
  305. if (likely(port->exists))
  306. serio_interrupt(port->serio, data, dfl);
  307. out:
  308. return IRQ_RETVAL(ret);
  309. }
  310. /*
  311. * i8042_enable_kbd_port enables keybaord port on chip
  312. */
  313. static int i8042_enable_kbd_port(void)
  314. {
  315. i8042_ctr &= ~I8042_CTR_KBDDIS;
  316. i8042_ctr |= I8042_CTR_KBDINT;
  317. if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
  318. printk(KERN_ERR "i8042.c: Failed to enable KBD port.\n");
  319. return -EIO;
  320. }
  321. return 0;
  322. }
  323. /*
  324. * i8042_enable_aux_port enables AUX (mouse) port on chip
  325. */
  326. static int i8042_enable_aux_port(void)
  327. {
  328. i8042_ctr &= ~I8042_CTR_AUXDIS;
  329. i8042_ctr |= I8042_CTR_AUXINT;
  330. if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
  331. printk(KERN_ERR "i8042.c: Failed to enable AUX port.\n");
  332. return -EIO;
  333. }
  334. return 0;
  335. }
  336. /*
  337. * i8042_enable_mux_ports enables 4 individual AUX ports after
  338. * the controller has been switched into Multiplexed mode
  339. */
  340. static int i8042_enable_mux_ports(void)
  341. {
  342. unsigned char param;
  343. int i;
  344. for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
  345. i8042_command(&param, I8042_CMD_MUX_PFX + i);
  346. i8042_command(&param, I8042_CMD_AUX_ENABLE);
  347. }
  348. return i8042_enable_aux_port();
  349. }
  350. /*
  351. * i8042_set_mux_mode checks whether the controller has an active
  352. * multiplexor and puts the chip into Multiplexed (1) or Legacy (0) mode.
  353. */
  354. static int i8042_set_mux_mode(unsigned int mode, unsigned char *mux_version)
  355. {
  356. unsigned char param;
  357. /*
  358. * Get rid of bytes in the queue.
  359. */
  360. i8042_flush();
  361. /*
  362. * Internal loopback test - send three bytes, they should come back from the
  363. * mouse interface, the last should be version.
  364. */
  365. param = 0xf0;
  366. if (i8042_command(&param, I8042_CMD_AUX_LOOP) || param != 0xf0)
  367. return -1;
  368. param = mode ? 0x56 : 0xf6;
  369. if (i8042_command(&param, I8042_CMD_AUX_LOOP) || param != (mode ? 0x56 : 0xf6))
  370. return -1;
  371. param = mode ? 0xa4 : 0xa5;
  372. if (i8042_command(&param, I8042_CMD_AUX_LOOP) || param == (mode ? 0xa4 : 0xa5))
  373. return -1;
  374. if (mux_version)
  375. *mux_version = param;
  376. return 0;
  377. }
  378. /*
  379. * i8042_check_mux() checks whether the controller supports the PS/2 Active
  380. * Multiplexing specification by Synaptics, Phoenix, Insyde and
  381. * LCS/Telegraphics.
  382. */
  383. static int __devinit i8042_check_mux(void)
  384. {
  385. unsigned char mux_version;
  386. if (i8042_set_mux_mode(1, &mux_version))
  387. return -1;
  388. /*
  389. * Workaround for interference with USB Legacy emulation
  390. * that causes a v10.12 MUX to be found.
  391. */
  392. if (mux_version == 0xAC)
  393. return -1;
  394. printk(KERN_INFO "i8042.c: Detected active multiplexing controller, rev %d.%d.\n",
  395. (mux_version >> 4) & 0xf, mux_version & 0xf);
  396. /*
  397. * Disable all muxed ports by disabling AUX.
  398. */
  399. i8042_ctr |= I8042_CTR_AUXDIS;
  400. i8042_ctr &= ~I8042_CTR_AUXINT;
  401. if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
  402. printk(KERN_ERR "i8042.c: Failed to disable AUX port, can't use MUX.\n");
  403. return -EIO;
  404. }
  405. i8042_mux_present = 1;
  406. return 0;
  407. }
  408. /*
  409. * The following is used to test AUX IRQ delivery.
  410. */
  411. static struct completion i8042_aux_irq_delivered __devinitdata;
  412. static int i8042_irq_being_tested __devinitdata;
  413. static irqreturn_t __devinit i8042_aux_test_irq(int irq, void *dev_id)
  414. {
  415. unsigned long flags;
  416. unsigned char str, data;
  417. spin_lock_irqsave(&i8042_lock, flags);
  418. str = i8042_read_status();
  419. if (str & I8042_STR_OBF) {
  420. data = i8042_read_data();
  421. if (i8042_irq_being_tested &&
  422. data == 0xa5 && (str & I8042_STR_AUXDATA))
  423. complete(&i8042_aux_irq_delivered);
  424. }
  425. spin_unlock_irqrestore(&i8042_lock, flags);
  426. return IRQ_HANDLED;
  427. }
  428. /*
  429. * i8042_check_aux() applies as much paranoia as it can at detecting
  430. * the presence of an AUX interface.
  431. */
  432. static int __devinit i8042_check_aux(void)
  433. {
  434. int retval = -1;
  435. int irq_registered = 0;
  436. int aux_loop_broken = 0;
  437. unsigned long flags;
  438. unsigned char param;
  439. /*
  440. * Get rid of bytes in the queue.
  441. */
  442. i8042_flush();
  443. /*
  444. * Internal loopback test - filters out AT-type i8042's. Unfortunately
  445. * SiS screwed up and their 5597 doesn't support the LOOP command even
  446. * though it has an AUX port.
  447. */
  448. param = 0x5a;
  449. if (i8042_command(&param, I8042_CMD_AUX_LOOP) || param != 0x5a) {
  450. /*
  451. * External connection test - filters out AT-soldered PS/2 i8042's
  452. * 0x00 - no error, 0x01-0x03 - clock/data stuck, 0xff - general error
  453. * 0xfa - no error on some notebooks which ignore the spec
  454. * Because it's common for chipsets to return error on perfectly functioning
  455. * AUX ports, we test for this only when the LOOP command failed.
  456. */
  457. if (i8042_command(&param, I8042_CMD_AUX_TEST) ||
  458. (param && param != 0xfa && param != 0xff))
  459. return -1;
  460. aux_loop_broken = 1;
  461. }
  462. /*
  463. * Bit assignment test - filters out PS/2 i8042's in AT mode
  464. */
  465. if (i8042_command(&param, I8042_CMD_AUX_DISABLE))
  466. return -1;
  467. if (i8042_command(&param, I8042_CMD_CTL_RCTR) || (~param & I8042_CTR_AUXDIS)) {
  468. printk(KERN_WARNING "Failed to disable AUX port, but continuing anyway... Is this a SiS?\n");
  469. printk(KERN_WARNING "If AUX port is really absent please use the 'i8042.noaux' option.\n");
  470. }
  471. if (i8042_command(&param, I8042_CMD_AUX_ENABLE))
  472. return -1;
  473. if (i8042_command(&param, I8042_CMD_CTL_RCTR) || (param & I8042_CTR_AUXDIS))
  474. return -1;
  475. /*
  476. * Test AUX IRQ delivery to make sure BIOS did not grab the IRQ and
  477. * used it for a PCI card or somethig else.
  478. */
  479. if (i8042_noloop || aux_loop_broken) {
  480. /*
  481. * Without LOOP command we can't test AUX IRQ delivery. Assume the port
  482. * is working and hope we are right.
  483. */
  484. retval = 0;
  485. goto out;
  486. }
  487. if (request_irq(I8042_AUX_IRQ, i8042_aux_test_irq, IRQF_SHARED,
  488. "i8042", i8042_platform_device))
  489. goto out;
  490. irq_registered = 1;
  491. if (i8042_enable_aux_port())
  492. goto out;
  493. spin_lock_irqsave(&i8042_lock, flags);
  494. init_completion(&i8042_aux_irq_delivered);
  495. i8042_irq_being_tested = 1;
  496. param = 0xa5;
  497. retval = __i8042_command(&param, I8042_CMD_AUX_LOOP & 0xf0ff);
  498. spin_unlock_irqrestore(&i8042_lock, flags);
  499. if (retval)
  500. goto out;
  501. if (wait_for_completion_timeout(&i8042_aux_irq_delivered,
  502. msecs_to_jiffies(250)) == 0) {
  503. /*
  504. * AUX IRQ was never delivered so we need to flush the controller to
  505. * get rid of the byte we put there; otherwise keyboard may not work.
  506. */
  507. i8042_flush();
  508. retval = -1;
  509. }
  510. out:
  511. /*
  512. * Disable the interface.
  513. */
  514. i8042_ctr |= I8042_CTR_AUXDIS;
  515. i8042_ctr &= ~I8042_CTR_AUXINT;
  516. if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
  517. retval = -1;
  518. if (irq_registered)
  519. free_irq(I8042_AUX_IRQ, i8042_platform_device);
  520. return retval;
  521. }
  522. static int i8042_controller_check(void)
  523. {
  524. if (i8042_flush() == I8042_BUFFER_SIZE) {
  525. printk(KERN_ERR "i8042.c: No controller found.\n");
  526. return -ENODEV;
  527. }
  528. return 0;
  529. }
  530. static int i8042_controller_selftest(void)
  531. {
  532. unsigned char param;
  533. if (!i8042_reset)
  534. return 0;
  535. if (i8042_command(&param, I8042_CMD_CTL_TEST)) {
  536. printk(KERN_ERR "i8042.c: i8042 controller self test timeout.\n");
  537. return -ENODEV;
  538. }
  539. if (param != I8042_RET_CTL_TEST) {
  540. printk(KERN_ERR "i8042.c: i8042 controller selftest failed. (%#x != %#x)\n",
  541. param, I8042_RET_CTL_TEST);
  542. return -EIO;
  543. }
  544. return 0;
  545. }
  546. /*
  547. * i8042_controller init initializes the i8042 controller, and,
  548. * most importantly, sets it into non-xlated mode if that's
  549. * desired.
  550. */
  551. static int i8042_controller_init(void)
  552. {
  553. unsigned long flags;
  554. /*
  555. * Save the CTR for restoral on unload / reboot.
  556. */
  557. if (i8042_command(&i8042_ctr, I8042_CMD_CTL_RCTR)) {
  558. printk(KERN_ERR "i8042.c: Can't read CTR while initializing i8042.\n");
  559. return -EIO;
  560. }
  561. i8042_initial_ctr = i8042_ctr;
  562. /*
  563. * Disable the keyboard interface and interrupt.
  564. */
  565. i8042_ctr |= I8042_CTR_KBDDIS;
  566. i8042_ctr &= ~I8042_CTR_KBDINT;
  567. /*
  568. * Handle keylock.
  569. */
  570. spin_lock_irqsave(&i8042_lock, flags);
  571. if (~i8042_read_status() & I8042_STR_KEYLOCK) {
  572. if (i8042_unlock)
  573. i8042_ctr |= I8042_CTR_IGNKEYLOCK;
  574. else
  575. printk(KERN_WARNING "i8042.c: Warning: Keylock active.\n");
  576. }
  577. spin_unlock_irqrestore(&i8042_lock, flags);
  578. /*
  579. * If the chip is configured into nontranslated mode by the BIOS, don't
  580. * bother enabling translating and be happy.
  581. */
  582. if (~i8042_ctr & I8042_CTR_XLATE)
  583. i8042_direct = 1;
  584. /*
  585. * Set nontranslated mode for the kbd interface if requested by an option.
  586. * After this the kbd interface becomes a simple serial in/out, like the aux
  587. * interface is. We don't do this by default, since it can confuse notebook
  588. * BIOSes.
  589. */
  590. if (i8042_direct)
  591. i8042_ctr &= ~I8042_CTR_XLATE;
  592. /*
  593. * Write CTR back.
  594. */
  595. if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
  596. printk(KERN_ERR "i8042.c: Can't write CTR while initializing i8042.\n");
  597. return -EIO;
  598. }
  599. return 0;
  600. }
  601. /*
  602. * Reset the controller and reset CRT to the original value set by BIOS.
  603. */
  604. static void i8042_controller_reset(void)
  605. {
  606. i8042_flush();
  607. /*
  608. * Disable MUX mode if present.
  609. */
  610. if (i8042_mux_present)
  611. i8042_set_mux_mode(0, NULL);
  612. /*
  613. * Reset the controller if requested.
  614. */
  615. i8042_controller_selftest();
  616. /*
  617. * Restore the original control register setting.
  618. */
  619. if (i8042_command(&i8042_initial_ctr, I8042_CMD_CTL_WCTR))
  620. printk(KERN_WARNING "i8042.c: Can't restore CTR.\n");
  621. }
  622. /*
  623. * Here we try to reset everything back to a state in which the BIOS will be
  624. * able to talk to the hardware when rebooting.
  625. */
  626. static void i8042_controller_cleanup(void)
  627. {
  628. int i;
  629. /*
  630. * Reset anything that is connected to the ports.
  631. */
  632. for (i = 0; i < I8042_NUM_PORTS; i++)
  633. if (i8042_ports[i].serio)
  634. serio_cleanup(i8042_ports[i].serio);
  635. i8042_controller_reset();
  636. }
  637. /*
  638. * i8042_panic_blink() will flash the keyboard LEDs and is called when
  639. * kernel panics. Flashing LEDs is useful for users running X who may
  640. * not see the console and will help distingushing panics from "real"
  641. * lockups.
  642. *
  643. * Note that DELAY has a limit of 10ms so we will not get stuck here
  644. * waiting for KBC to free up even if KBD interrupt is off
  645. */
  646. #define DELAY do { mdelay(1); if (++delay > 10) return delay; } while(0)
  647. static long i8042_panic_blink(long count)
  648. {
  649. long delay = 0;
  650. static long last_blink;
  651. static char led;
  652. /*
  653. * We expect frequency to be about 1/2s. KDB uses about 1s.
  654. * Make sure they are different.
  655. */
  656. if (!i8042_blink_frequency)
  657. return 0;
  658. if (count - last_blink < i8042_blink_frequency)
  659. return 0;
  660. led ^= 0x01 | 0x04;
  661. while (i8042_read_status() & I8042_STR_IBF)
  662. DELAY;
  663. dbg("%02x -> i8042 (panic blink)", 0xed);
  664. i8042_suppress_kbd_ack = 2;
  665. i8042_write_data(0xed); /* set leds */
  666. DELAY;
  667. while (i8042_read_status() & I8042_STR_IBF)
  668. DELAY;
  669. DELAY;
  670. dbg("%02x -> i8042 (panic blink)", led);
  671. i8042_write_data(led);
  672. DELAY;
  673. last_blink = count;
  674. return delay;
  675. }
  676. #undef DELAY
  677. /*
  678. * Here we try to restore the original BIOS settings
  679. */
  680. static int i8042_suspend(struct platform_device *dev, pm_message_t state)
  681. {
  682. i8042_controller_cleanup();
  683. return 0;
  684. }
  685. /*
  686. * Here we try to reset everything back to a state in which suspended
  687. */
  688. static int i8042_resume(struct platform_device *dev)
  689. {
  690. int error;
  691. error = i8042_controller_check();
  692. if (error)
  693. return error;
  694. error = i8042_controller_selftest();
  695. if (error)
  696. return error;
  697. /*
  698. * Restore pre-resume CTR value and disable all ports
  699. */
  700. i8042_ctr |= I8042_CTR_AUXDIS | I8042_CTR_KBDDIS;
  701. i8042_ctr &= ~(I8042_CTR_AUXINT | I8042_CTR_KBDINT);
  702. if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
  703. printk(KERN_ERR "i8042: Can't write CTR to resume\n");
  704. return -EIO;
  705. }
  706. if (i8042_mux_present) {
  707. if (i8042_set_mux_mode(1, NULL) || i8042_enable_mux_ports())
  708. printk(KERN_WARNING
  709. "i8042: failed to resume active multiplexor, "
  710. "mouse won't work.\n");
  711. } else if (i8042_ports[I8042_AUX_PORT_NO].serio)
  712. i8042_enable_aux_port();
  713. if (i8042_ports[I8042_KBD_PORT_NO].serio)
  714. i8042_enable_kbd_port();
  715. i8042_interrupt(0, NULL);
  716. return 0;
  717. }
  718. /*
  719. * We need to reset the 8042 back to original mode on system shutdown,
  720. * because otherwise BIOSes will be confused.
  721. */
  722. static void i8042_shutdown(struct platform_device *dev)
  723. {
  724. i8042_controller_cleanup();
  725. }
  726. static int __devinit i8042_create_kbd_port(void)
  727. {
  728. struct serio *serio;
  729. struct i8042_port *port = &i8042_ports[I8042_KBD_PORT_NO];
  730. serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
  731. if (!serio)
  732. return -ENOMEM;
  733. serio->id.type = i8042_direct ? SERIO_8042 : SERIO_8042_XL;
  734. serio->write = i8042_dumbkbd ? NULL : i8042_kbd_write;
  735. serio->start = i8042_start;
  736. serio->stop = i8042_stop;
  737. serio->port_data = port;
  738. serio->dev.parent = &i8042_platform_device->dev;
  739. strlcpy(serio->name, "i8042 KBD port", sizeof(serio->name));
  740. strlcpy(serio->phys, I8042_KBD_PHYS_DESC, sizeof(serio->phys));
  741. port->serio = serio;
  742. port->irq = I8042_KBD_IRQ;
  743. return 0;
  744. }
  745. static int __devinit i8042_create_aux_port(int idx)
  746. {
  747. struct serio *serio;
  748. int port_no = idx < 0 ? I8042_AUX_PORT_NO : I8042_MUX_PORT_NO + idx;
  749. struct i8042_port *port = &i8042_ports[port_no];
  750. serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
  751. if (!serio)
  752. return -ENOMEM;
  753. serio->id.type = SERIO_8042;
  754. serio->write = i8042_aux_write;
  755. serio->start = i8042_start;
  756. serio->stop = i8042_stop;
  757. serio->port_data = port;
  758. serio->dev.parent = &i8042_platform_device->dev;
  759. if (idx < 0) {
  760. strlcpy(serio->name, "i8042 AUX port", sizeof(serio->name));
  761. strlcpy(serio->phys, I8042_AUX_PHYS_DESC, sizeof(serio->phys));
  762. } else {
  763. snprintf(serio->name, sizeof(serio->name), "i8042 AUX%d port", idx);
  764. snprintf(serio->phys, sizeof(serio->phys), I8042_MUX_PHYS_DESC, idx + 1);
  765. }
  766. port->serio = serio;
  767. port->mux = idx;
  768. port->irq = I8042_AUX_IRQ;
  769. return 0;
  770. }
  771. static void __devinit i8042_free_kbd_port(void)
  772. {
  773. kfree(i8042_ports[I8042_KBD_PORT_NO].serio);
  774. i8042_ports[I8042_KBD_PORT_NO].serio = NULL;
  775. }
  776. static void __devinit i8042_free_aux_ports(void)
  777. {
  778. int i;
  779. for (i = I8042_AUX_PORT_NO; i < I8042_NUM_PORTS; i++) {
  780. kfree(i8042_ports[i].serio);
  781. i8042_ports[i].serio = NULL;
  782. }
  783. }
  784. static void __devinit i8042_register_ports(void)
  785. {
  786. int i;
  787. for (i = 0; i < I8042_NUM_PORTS; i++) {
  788. if (i8042_ports[i].serio) {
  789. printk(KERN_INFO "serio: %s at %#lx,%#lx irq %d\n",
  790. i8042_ports[i].serio->name,
  791. (unsigned long) I8042_DATA_REG,
  792. (unsigned long) I8042_COMMAND_REG,
  793. i8042_ports[i].irq);
  794. serio_register_port(i8042_ports[i].serio);
  795. }
  796. }
  797. }
  798. static void __devinit i8042_unregister_ports(void)
  799. {
  800. int i;
  801. for (i = 0; i < I8042_NUM_PORTS; i++) {
  802. if (i8042_ports[i].serio) {
  803. serio_unregister_port(i8042_ports[i].serio);
  804. i8042_ports[i].serio = NULL;
  805. }
  806. }
  807. }
  808. static void i8042_free_irqs(void)
  809. {
  810. if (i8042_aux_irq_registered)
  811. free_irq(I8042_AUX_IRQ, i8042_platform_device);
  812. if (i8042_kbd_irq_registered)
  813. free_irq(I8042_KBD_IRQ, i8042_platform_device);
  814. i8042_aux_irq_registered = i8042_kbd_irq_registered = 0;
  815. }
  816. static int __devinit i8042_setup_aux(void)
  817. {
  818. int (*aux_enable)(void);
  819. int error;
  820. int i;
  821. if (i8042_check_aux())
  822. return -ENODEV;
  823. if (i8042_nomux || i8042_check_mux()) {
  824. error = i8042_create_aux_port(-1);
  825. if (error)
  826. goto err_free_ports;
  827. aux_enable = i8042_enable_aux_port;
  828. } else {
  829. for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
  830. error = i8042_create_aux_port(i);
  831. if (error)
  832. goto err_free_ports;
  833. }
  834. aux_enable = i8042_enable_mux_ports;
  835. }
  836. error = request_irq(I8042_AUX_IRQ, i8042_interrupt, IRQF_SHARED,
  837. "i8042", i8042_platform_device);
  838. if (error)
  839. goto err_free_ports;
  840. if (aux_enable())
  841. goto err_free_irq;
  842. i8042_aux_irq_registered = 1;
  843. return 0;
  844. err_free_irq:
  845. free_irq(I8042_AUX_IRQ, i8042_platform_device);
  846. err_free_ports:
  847. i8042_free_aux_ports();
  848. return error;
  849. }
  850. static int __devinit i8042_setup_kbd(void)
  851. {
  852. int error;
  853. error = i8042_create_kbd_port();
  854. if (error)
  855. return error;
  856. error = request_irq(I8042_KBD_IRQ, i8042_interrupt, IRQF_SHARED,
  857. "i8042", i8042_platform_device);
  858. if (error)
  859. goto err_free_port;
  860. error = i8042_enable_kbd_port();
  861. if (error)
  862. goto err_free_irq;
  863. i8042_kbd_irq_registered = 1;
  864. return 0;
  865. err_free_irq:
  866. free_irq(I8042_KBD_IRQ, i8042_platform_device);
  867. err_free_port:
  868. i8042_free_kbd_port();
  869. return error;
  870. }
  871. static int __devinit i8042_probe(struct platform_device *dev)
  872. {
  873. int error;
  874. error = i8042_controller_selftest();
  875. if (error)
  876. return error;
  877. error = i8042_controller_init();
  878. if (error)
  879. return error;
  880. if (!i8042_noaux) {
  881. error = i8042_setup_aux();
  882. if (error && error != -ENODEV && error != -EBUSY)
  883. goto out_fail;
  884. }
  885. if (!i8042_nokbd) {
  886. error = i8042_setup_kbd();
  887. if (error)
  888. goto out_fail;
  889. }
  890. /*
  891. * Ok, everything is ready, let's register all serio ports
  892. */
  893. i8042_register_ports();
  894. return 0;
  895. out_fail:
  896. i8042_free_aux_ports(); /* in case KBD failed but AUX not */
  897. i8042_free_irqs();
  898. i8042_controller_reset();
  899. return error;
  900. }
  901. static int __devexit i8042_remove(struct platform_device *dev)
  902. {
  903. i8042_unregister_ports();
  904. i8042_free_irqs();
  905. i8042_controller_reset();
  906. return 0;
  907. }
  908. static struct platform_driver i8042_driver = {
  909. .driver = {
  910. .name = "i8042",
  911. .owner = THIS_MODULE,
  912. },
  913. .probe = i8042_probe,
  914. .remove = __devexit_p(i8042_remove),
  915. .suspend = i8042_suspend,
  916. .resume = i8042_resume,
  917. .shutdown = i8042_shutdown,
  918. };
  919. static int __init i8042_init(void)
  920. {
  921. int err;
  922. dbg_init();
  923. err = i8042_platform_init();
  924. if (err)
  925. return err;
  926. err = i8042_controller_check();
  927. if (err)
  928. goto err_platform_exit;
  929. err = platform_driver_register(&i8042_driver);
  930. if (err)
  931. goto err_platform_exit;
  932. i8042_platform_device = platform_device_alloc("i8042", -1);
  933. if (!i8042_platform_device) {
  934. err = -ENOMEM;
  935. goto err_unregister_driver;
  936. }
  937. err = platform_device_add(i8042_platform_device);
  938. if (err)
  939. goto err_free_device;
  940. panic_blink = i8042_panic_blink;
  941. return 0;
  942. err_free_device:
  943. platform_device_put(i8042_platform_device);
  944. err_unregister_driver:
  945. platform_driver_unregister(&i8042_driver);
  946. err_platform_exit:
  947. i8042_platform_exit();
  948. return err;
  949. }
  950. static void __exit i8042_exit(void)
  951. {
  952. platform_device_unregister(i8042_platform_device);
  953. platform_driver_unregister(&i8042_driver);
  954. i8042_platform_exit();
  955. panic_blink = NULL;
  956. }
  957. module_init(i8042_init);
  958. module_exit(i8042_exit);