r600.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_mode.h"
  35. #include "r600d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define PFP_UCODE_SIZE 576
  39. #define PM4_UCODE_SIZE 1792
  40. #define RLC_UCODE_SIZE 768
  41. #define R700_PFP_UCODE_SIZE 848
  42. #define R700_PM4_UCODE_SIZE 1360
  43. #define R700_RLC_UCODE_SIZE 1024
  44. /* Firmware Names */
  45. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  46. MODULE_FIRMWARE("radeon/R600_me.bin");
  47. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV610_me.bin");
  49. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV630_me.bin");
  51. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV620_me.bin");
  53. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV635_me.bin");
  55. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV670_me.bin");
  57. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RS780_me.bin");
  59. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV770_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV730_me.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  66. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  67. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  68. /* r600,rv610,rv630,rv620,rv635,rv670 */
  69. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  70. void r600_gpu_init(struct radeon_device *rdev);
  71. void r600_fini(struct radeon_device *rdev);
  72. /*
  73. * R600 PCIE GART
  74. */
  75. int r600_gart_clear_page(struct radeon_device *rdev, int i)
  76. {
  77. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  78. u64 pte;
  79. if (i < 0 || i > rdev->gart.num_gpu_pages)
  80. return -EINVAL;
  81. pte = 0;
  82. writeq(pte, ((void __iomem *)ptr) + (i * 8));
  83. return 0;
  84. }
  85. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  86. {
  87. unsigned i;
  88. u32 tmp;
  89. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  90. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  91. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  92. for (i = 0; i < rdev->usec_timeout; i++) {
  93. /* read MC_STATUS */
  94. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  95. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  96. if (tmp == 2) {
  97. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  98. return;
  99. }
  100. if (tmp) {
  101. return;
  102. }
  103. udelay(1);
  104. }
  105. }
  106. int r600_pcie_gart_init(struct radeon_device *rdev)
  107. {
  108. int r;
  109. if (rdev->gart.table.vram.robj) {
  110. WARN(1, "R600 PCIE GART already initialized.\n");
  111. return 0;
  112. }
  113. /* Initialize common gart structure */
  114. r = radeon_gart_init(rdev);
  115. if (r)
  116. return r;
  117. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  118. return radeon_gart_table_vram_alloc(rdev);
  119. }
  120. int r600_pcie_gart_enable(struct radeon_device *rdev)
  121. {
  122. u32 tmp;
  123. int r, i;
  124. if (rdev->gart.table.vram.robj == NULL) {
  125. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  126. return -EINVAL;
  127. }
  128. r = radeon_gart_table_vram_pin(rdev);
  129. if (r)
  130. return r;
  131. /* Setup L2 cache */
  132. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  133. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  134. EFFECTIVE_L2_QUEUE_SIZE(7));
  135. WREG32(VM_L2_CNTL2, 0);
  136. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  137. /* Setup TLB control */
  138. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  139. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  140. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  141. ENABLE_WAIT_L2_QUERY;
  142. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  143. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  144. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  145. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  146. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  147. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  148. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  149. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  150. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  151. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  152. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  153. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  154. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  155. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  156. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  157. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  158. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  159. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  160. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  161. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  162. (u32)(rdev->dummy_page.addr >> 12));
  163. for (i = 1; i < 7; i++)
  164. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  165. r600_pcie_gart_tlb_flush(rdev);
  166. rdev->gart.ready = true;
  167. return 0;
  168. }
  169. void r600_pcie_gart_disable(struct radeon_device *rdev)
  170. {
  171. u32 tmp;
  172. int i, r;
  173. /* Disable all tables */
  174. for (i = 0; i < 7; i++)
  175. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  176. /* Disable L2 cache */
  177. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  178. EFFECTIVE_L2_QUEUE_SIZE(7));
  179. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  180. /* Setup L1 TLB control */
  181. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  182. ENABLE_WAIT_L2_QUERY;
  183. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  184. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  185. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  186. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  187. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  188. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  189. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  190. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  191. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  192. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  193. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  194. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  195. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  196. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  197. if (rdev->gart.table.vram.robj) {
  198. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  199. if (likely(r == 0)) {
  200. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  201. radeon_bo_unpin(rdev->gart.table.vram.robj);
  202. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  203. }
  204. }
  205. }
  206. void r600_pcie_gart_fini(struct radeon_device *rdev)
  207. {
  208. r600_pcie_gart_disable(rdev);
  209. radeon_gart_table_vram_free(rdev);
  210. radeon_gart_fini(rdev);
  211. }
  212. void r600_agp_enable(struct radeon_device *rdev)
  213. {
  214. u32 tmp;
  215. int i;
  216. /* Setup L2 cache */
  217. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  218. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  219. EFFECTIVE_L2_QUEUE_SIZE(7));
  220. WREG32(VM_L2_CNTL2, 0);
  221. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  222. /* Setup TLB control */
  223. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  224. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  225. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  226. ENABLE_WAIT_L2_QUERY;
  227. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  228. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  229. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  230. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  231. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  232. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  233. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  234. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  235. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  236. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  237. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  238. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  239. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  240. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  241. for (i = 0; i < 7; i++)
  242. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  243. }
  244. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  245. {
  246. unsigned i;
  247. u32 tmp;
  248. for (i = 0; i < rdev->usec_timeout; i++) {
  249. /* read MC_STATUS */
  250. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  251. if (!tmp)
  252. return 0;
  253. udelay(1);
  254. }
  255. return -1;
  256. }
  257. static void r600_mc_program(struct radeon_device *rdev)
  258. {
  259. struct rv515_mc_save save;
  260. u32 tmp;
  261. int i, j;
  262. /* Initialize HDP */
  263. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  264. WREG32((0x2c14 + j), 0x00000000);
  265. WREG32((0x2c18 + j), 0x00000000);
  266. WREG32((0x2c1c + j), 0x00000000);
  267. WREG32((0x2c20 + j), 0x00000000);
  268. WREG32((0x2c24 + j), 0x00000000);
  269. }
  270. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  271. rv515_mc_stop(rdev, &save);
  272. if (r600_mc_wait_for_idle(rdev)) {
  273. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  274. }
  275. /* Lockout access through VGA aperture (doesn't exist before R600) */
  276. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  277. /* Update configuration */
  278. if (rdev->flags & RADEON_IS_AGP) {
  279. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  280. /* VRAM before AGP */
  281. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  282. rdev->mc.vram_start >> 12);
  283. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  284. rdev->mc.gtt_end >> 12);
  285. } else {
  286. /* VRAM after AGP */
  287. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  288. rdev->mc.gtt_start >> 12);
  289. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  290. rdev->mc.vram_end >> 12);
  291. }
  292. } else {
  293. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  294. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  295. }
  296. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  297. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  298. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  299. WREG32(MC_VM_FB_LOCATION, tmp);
  300. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  301. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  302. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  303. if (rdev->flags & RADEON_IS_AGP) {
  304. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  305. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  306. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  307. } else {
  308. WREG32(MC_VM_AGP_BASE, 0);
  309. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  310. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  311. }
  312. if (r600_mc_wait_for_idle(rdev)) {
  313. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  314. }
  315. rv515_mc_resume(rdev, &save);
  316. /* we need to own VRAM, so turn off the VGA renderer here
  317. * to stop it overwriting our objects */
  318. rv515_vga_render_disable(rdev);
  319. }
  320. int r600_mc_init(struct radeon_device *rdev)
  321. {
  322. fixed20_12 a;
  323. u32 tmp;
  324. int chansize, numchan;
  325. int r;
  326. /* Get VRAM informations */
  327. rdev->mc.vram_is_ddr = true;
  328. tmp = RREG32(RAMCFG);
  329. if (tmp & CHANSIZE_OVERRIDE) {
  330. chansize = 16;
  331. } else if (tmp & CHANSIZE_MASK) {
  332. chansize = 64;
  333. } else {
  334. chansize = 32;
  335. }
  336. tmp = RREG32(CHMAP);
  337. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  338. case 0:
  339. default:
  340. numchan = 1;
  341. break;
  342. case 1:
  343. numchan = 2;
  344. break;
  345. case 2:
  346. numchan = 4;
  347. break;
  348. case 3:
  349. numchan = 8;
  350. break;
  351. }
  352. rdev->mc.vram_width = numchan * chansize;
  353. /* Could aper size report 0 ? */
  354. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  355. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  356. /* Setup GPU memory space */
  357. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  358. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  359. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  360. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  361. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  362. rdev->mc.real_vram_size = rdev->mc.aper_size;
  363. if (rdev->flags & RADEON_IS_AGP) {
  364. r = radeon_agp_init(rdev);
  365. if (r)
  366. return r;
  367. /* gtt_size is setup by radeon_agp_init */
  368. rdev->mc.gtt_location = rdev->mc.agp_base;
  369. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  370. /* Try to put vram before or after AGP because we
  371. * we want SYSTEM_APERTURE to cover both VRAM and
  372. * AGP so that GPU can catch out of VRAM/AGP access
  373. */
  374. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  375. /* Enought place before */
  376. rdev->mc.vram_location = rdev->mc.gtt_location -
  377. rdev->mc.mc_vram_size;
  378. } else if (tmp > rdev->mc.mc_vram_size) {
  379. /* Enought place after */
  380. rdev->mc.vram_location = rdev->mc.gtt_location +
  381. rdev->mc.gtt_size;
  382. } else {
  383. /* Try to setup VRAM then AGP might not
  384. * not work on some card
  385. */
  386. rdev->mc.vram_location = 0x00000000UL;
  387. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  388. }
  389. } else {
  390. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  391. rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
  392. 0xFFFF) << 24;
  393. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  394. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  395. /* Enough place after vram */
  396. rdev->mc.gtt_location = tmp;
  397. } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
  398. /* Enough place before vram */
  399. rdev->mc.gtt_location = 0;
  400. } else {
  401. /* Not enough place after or before shrink
  402. * gart size
  403. */
  404. if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
  405. rdev->mc.gtt_location = 0;
  406. rdev->mc.gtt_size = rdev->mc.vram_location;
  407. } else {
  408. rdev->mc.gtt_location = tmp;
  409. rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
  410. }
  411. }
  412. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  413. }
  414. rdev->mc.vram_start = rdev->mc.vram_location;
  415. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  416. rdev->mc.gtt_start = rdev->mc.gtt_location;
  417. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  418. /* FIXME: we should enforce default clock in case GPU is not in
  419. * default setup
  420. */
  421. a.full = rfixed_const(100);
  422. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  423. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  424. return 0;
  425. }
  426. /* We doesn't check that the GPU really needs a reset we simply do the
  427. * reset, it's up to the caller to determine if the GPU needs one. We
  428. * might add an helper function to check that.
  429. */
  430. int r600_gpu_soft_reset(struct radeon_device *rdev)
  431. {
  432. struct rv515_mc_save save;
  433. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  434. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  435. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  436. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  437. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  438. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  439. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  440. S_008010_GUI_ACTIVE(1);
  441. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  442. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  443. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  444. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  445. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  446. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  447. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  448. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  449. u32 srbm_reset = 0;
  450. u32 tmp;
  451. dev_info(rdev->dev, "GPU softreset \n");
  452. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  453. RREG32(R_008010_GRBM_STATUS));
  454. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  455. RREG32(R_008014_GRBM_STATUS2));
  456. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  457. RREG32(R_000E50_SRBM_STATUS));
  458. rv515_mc_stop(rdev, &save);
  459. if (r600_mc_wait_for_idle(rdev)) {
  460. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  461. }
  462. /* Disable CP parsing/prefetching */
  463. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  464. /* Check if any of the rendering block is busy and reset it */
  465. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  466. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  467. tmp = S_008020_SOFT_RESET_CR(1) |
  468. S_008020_SOFT_RESET_DB(1) |
  469. S_008020_SOFT_RESET_CB(1) |
  470. S_008020_SOFT_RESET_PA(1) |
  471. S_008020_SOFT_RESET_SC(1) |
  472. S_008020_SOFT_RESET_SMX(1) |
  473. S_008020_SOFT_RESET_SPI(1) |
  474. S_008020_SOFT_RESET_SX(1) |
  475. S_008020_SOFT_RESET_SH(1) |
  476. S_008020_SOFT_RESET_TC(1) |
  477. S_008020_SOFT_RESET_TA(1) |
  478. S_008020_SOFT_RESET_VC(1) |
  479. S_008020_SOFT_RESET_VGT(1);
  480. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  481. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  482. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  483. udelay(50);
  484. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  485. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  486. }
  487. /* Reset CP (we always reset CP) */
  488. tmp = S_008020_SOFT_RESET_CP(1);
  489. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  490. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  491. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  492. udelay(50);
  493. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  494. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  495. /* Reset others GPU block if necessary */
  496. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  497. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  498. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  499. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  500. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  501. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  502. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  503. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  504. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  505. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  506. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  507. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  508. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  509. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  510. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  511. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  512. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  513. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  514. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  515. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  516. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  517. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  518. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  519. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  520. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  521. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  522. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  523. udelay(50);
  524. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  525. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  526. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  527. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  528. udelay(50);
  529. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  530. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  531. /* Wait a little for things to settle down */
  532. udelay(50);
  533. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  534. RREG32(R_008010_GRBM_STATUS));
  535. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  536. RREG32(R_008014_GRBM_STATUS2));
  537. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  538. RREG32(R_000E50_SRBM_STATUS));
  539. /* After reset we need to reinit the asic as GPU often endup in an
  540. * incoherent state.
  541. */
  542. atom_asic_init(rdev->mode_info.atom_context);
  543. rv515_mc_resume(rdev, &save);
  544. return 0;
  545. }
  546. int r600_gpu_reset(struct radeon_device *rdev)
  547. {
  548. return r600_gpu_soft_reset(rdev);
  549. }
  550. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  551. u32 num_backends,
  552. u32 backend_disable_mask)
  553. {
  554. u32 backend_map = 0;
  555. u32 enabled_backends_mask;
  556. u32 enabled_backends_count;
  557. u32 cur_pipe;
  558. u32 swizzle_pipe[R6XX_MAX_PIPES];
  559. u32 cur_backend;
  560. u32 i;
  561. if (num_tile_pipes > R6XX_MAX_PIPES)
  562. num_tile_pipes = R6XX_MAX_PIPES;
  563. if (num_tile_pipes < 1)
  564. num_tile_pipes = 1;
  565. if (num_backends > R6XX_MAX_BACKENDS)
  566. num_backends = R6XX_MAX_BACKENDS;
  567. if (num_backends < 1)
  568. num_backends = 1;
  569. enabled_backends_mask = 0;
  570. enabled_backends_count = 0;
  571. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  572. if (((backend_disable_mask >> i) & 1) == 0) {
  573. enabled_backends_mask |= (1 << i);
  574. ++enabled_backends_count;
  575. }
  576. if (enabled_backends_count == num_backends)
  577. break;
  578. }
  579. if (enabled_backends_count == 0) {
  580. enabled_backends_mask = 1;
  581. enabled_backends_count = 1;
  582. }
  583. if (enabled_backends_count != num_backends)
  584. num_backends = enabled_backends_count;
  585. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  586. switch (num_tile_pipes) {
  587. case 1:
  588. swizzle_pipe[0] = 0;
  589. break;
  590. case 2:
  591. swizzle_pipe[0] = 0;
  592. swizzle_pipe[1] = 1;
  593. break;
  594. case 3:
  595. swizzle_pipe[0] = 0;
  596. swizzle_pipe[1] = 1;
  597. swizzle_pipe[2] = 2;
  598. break;
  599. case 4:
  600. swizzle_pipe[0] = 0;
  601. swizzle_pipe[1] = 1;
  602. swizzle_pipe[2] = 2;
  603. swizzle_pipe[3] = 3;
  604. break;
  605. case 5:
  606. swizzle_pipe[0] = 0;
  607. swizzle_pipe[1] = 1;
  608. swizzle_pipe[2] = 2;
  609. swizzle_pipe[3] = 3;
  610. swizzle_pipe[4] = 4;
  611. break;
  612. case 6:
  613. swizzle_pipe[0] = 0;
  614. swizzle_pipe[1] = 2;
  615. swizzle_pipe[2] = 4;
  616. swizzle_pipe[3] = 5;
  617. swizzle_pipe[4] = 1;
  618. swizzle_pipe[5] = 3;
  619. break;
  620. case 7:
  621. swizzle_pipe[0] = 0;
  622. swizzle_pipe[1] = 2;
  623. swizzle_pipe[2] = 4;
  624. swizzle_pipe[3] = 6;
  625. swizzle_pipe[4] = 1;
  626. swizzle_pipe[5] = 3;
  627. swizzle_pipe[6] = 5;
  628. break;
  629. case 8:
  630. swizzle_pipe[0] = 0;
  631. swizzle_pipe[1] = 2;
  632. swizzle_pipe[2] = 4;
  633. swizzle_pipe[3] = 6;
  634. swizzle_pipe[4] = 1;
  635. swizzle_pipe[5] = 3;
  636. swizzle_pipe[6] = 5;
  637. swizzle_pipe[7] = 7;
  638. break;
  639. }
  640. cur_backend = 0;
  641. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  642. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  643. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  644. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  645. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  646. }
  647. return backend_map;
  648. }
  649. int r600_count_pipe_bits(uint32_t val)
  650. {
  651. int i, ret = 0;
  652. for (i = 0; i < 32; i++) {
  653. ret += val & 1;
  654. val >>= 1;
  655. }
  656. return ret;
  657. }
  658. void r600_gpu_init(struct radeon_device *rdev)
  659. {
  660. u32 tiling_config;
  661. u32 ramcfg;
  662. u32 tmp;
  663. int i, j;
  664. u32 sq_config;
  665. u32 sq_gpr_resource_mgmt_1 = 0;
  666. u32 sq_gpr_resource_mgmt_2 = 0;
  667. u32 sq_thread_resource_mgmt = 0;
  668. u32 sq_stack_resource_mgmt_1 = 0;
  669. u32 sq_stack_resource_mgmt_2 = 0;
  670. /* FIXME: implement */
  671. switch (rdev->family) {
  672. case CHIP_R600:
  673. rdev->config.r600.max_pipes = 4;
  674. rdev->config.r600.max_tile_pipes = 8;
  675. rdev->config.r600.max_simds = 4;
  676. rdev->config.r600.max_backends = 4;
  677. rdev->config.r600.max_gprs = 256;
  678. rdev->config.r600.max_threads = 192;
  679. rdev->config.r600.max_stack_entries = 256;
  680. rdev->config.r600.max_hw_contexts = 8;
  681. rdev->config.r600.max_gs_threads = 16;
  682. rdev->config.r600.sx_max_export_size = 128;
  683. rdev->config.r600.sx_max_export_pos_size = 16;
  684. rdev->config.r600.sx_max_export_smx_size = 128;
  685. rdev->config.r600.sq_num_cf_insts = 2;
  686. break;
  687. case CHIP_RV630:
  688. case CHIP_RV635:
  689. rdev->config.r600.max_pipes = 2;
  690. rdev->config.r600.max_tile_pipes = 2;
  691. rdev->config.r600.max_simds = 3;
  692. rdev->config.r600.max_backends = 1;
  693. rdev->config.r600.max_gprs = 128;
  694. rdev->config.r600.max_threads = 192;
  695. rdev->config.r600.max_stack_entries = 128;
  696. rdev->config.r600.max_hw_contexts = 8;
  697. rdev->config.r600.max_gs_threads = 4;
  698. rdev->config.r600.sx_max_export_size = 128;
  699. rdev->config.r600.sx_max_export_pos_size = 16;
  700. rdev->config.r600.sx_max_export_smx_size = 128;
  701. rdev->config.r600.sq_num_cf_insts = 2;
  702. break;
  703. case CHIP_RV610:
  704. case CHIP_RV620:
  705. case CHIP_RS780:
  706. case CHIP_RS880:
  707. rdev->config.r600.max_pipes = 1;
  708. rdev->config.r600.max_tile_pipes = 1;
  709. rdev->config.r600.max_simds = 2;
  710. rdev->config.r600.max_backends = 1;
  711. rdev->config.r600.max_gprs = 128;
  712. rdev->config.r600.max_threads = 192;
  713. rdev->config.r600.max_stack_entries = 128;
  714. rdev->config.r600.max_hw_contexts = 4;
  715. rdev->config.r600.max_gs_threads = 4;
  716. rdev->config.r600.sx_max_export_size = 128;
  717. rdev->config.r600.sx_max_export_pos_size = 16;
  718. rdev->config.r600.sx_max_export_smx_size = 128;
  719. rdev->config.r600.sq_num_cf_insts = 1;
  720. break;
  721. case CHIP_RV670:
  722. rdev->config.r600.max_pipes = 4;
  723. rdev->config.r600.max_tile_pipes = 4;
  724. rdev->config.r600.max_simds = 4;
  725. rdev->config.r600.max_backends = 4;
  726. rdev->config.r600.max_gprs = 192;
  727. rdev->config.r600.max_threads = 192;
  728. rdev->config.r600.max_stack_entries = 256;
  729. rdev->config.r600.max_hw_contexts = 8;
  730. rdev->config.r600.max_gs_threads = 16;
  731. rdev->config.r600.sx_max_export_size = 128;
  732. rdev->config.r600.sx_max_export_pos_size = 16;
  733. rdev->config.r600.sx_max_export_smx_size = 128;
  734. rdev->config.r600.sq_num_cf_insts = 2;
  735. break;
  736. default:
  737. break;
  738. }
  739. /* Initialize HDP */
  740. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  741. WREG32((0x2c14 + j), 0x00000000);
  742. WREG32((0x2c18 + j), 0x00000000);
  743. WREG32((0x2c1c + j), 0x00000000);
  744. WREG32((0x2c20 + j), 0x00000000);
  745. WREG32((0x2c24 + j), 0x00000000);
  746. }
  747. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  748. /* Setup tiling */
  749. tiling_config = 0;
  750. ramcfg = RREG32(RAMCFG);
  751. switch (rdev->config.r600.max_tile_pipes) {
  752. case 1:
  753. tiling_config |= PIPE_TILING(0);
  754. break;
  755. case 2:
  756. tiling_config |= PIPE_TILING(1);
  757. break;
  758. case 4:
  759. tiling_config |= PIPE_TILING(2);
  760. break;
  761. case 8:
  762. tiling_config |= PIPE_TILING(3);
  763. break;
  764. default:
  765. break;
  766. }
  767. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  768. tiling_config |= GROUP_SIZE(0);
  769. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  770. if (tmp > 3) {
  771. tiling_config |= ROW_TILING(3);
  772. tiling_config |= SAMPLE_SPLIT(3);
  773. } else {
  774. tiling_config |= ROW_TILING(tmp);
  775. tiling_config |= SAMPLE_SPLIT(tmp);
  776. }
  777. tiling_config |= BANK_SWAPS(1);
  778. tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  779. rdev->config.r600.max_backends,
  780. (0xff << rdev->config.r600.max_backends) & 0xff);
  781. tiling_config |= BACKEND_MAP(tmp);
  782. WREG32(GB_TILING_CONFIG, tiling_config);
  783. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  784. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  785. tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  786. WREG32(CC_RB_BACKEND_DISABLE, tmp);
  787. /* Setup pipes */
  788. tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  789. tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  790. WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
  791. WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
  792. tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
  793. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  794. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  795. /* Setup some CP states */
  796. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  797. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  798. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  799. SYNC_WALKER | SYNC_ALIGNER));
  800. /* Setup various GPU states */
  801. if (rdev->family == CHIP_RV670)
  802. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  803. tmp = RREG32(SX_DEBUG_1);
  804. tmp |= SMX_EVENT_RELEASE;
  805. if ((rdev->family > CHIP_R600))
  806. tmp |= ENABLE_NEW_SMX_ADDRESS;
  807. WREG32(SX_DEBUG_1, tmp);
  808. if (((rdev->family) == CHIP_R600) ||
  809. ((rdev->family) == CHIP_RV630) ||
  810. ((rdev->family) == CHIP_RV610) ||
  811. ((rdev->family) == CHIP_RV620) ||
  812. ((rdev->family) == CHIP_RS780) ||
  813. ((rdev->family) == CHIP_RS880)) {
  814. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  815. } else {
  816. WREG32(DB_DEBUG, 0);
  817. }
  818. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  819. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  820. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  821. WREG32(VGT_NUM_INSTANCES, 0);
  822. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  823. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  824. tmp = RREG32(SQ_MS_FIFO_SIZES);
  825. if (((rdev->family) == CHIP_RV610) ||
  826. ((rdev->family) == CHIP_RV620) ||
  827. ((rdev->family) == CHIP_RS780) ||
  828. ((rdev->family) == CHIP_RS880)) {
  829. tmp = (CACHE_FIFO_SIZE(0xa) |
  830. FETCH_FIFO_HIWATER(0xa) |
  831. DONE_FIFO_HIWATER(0xe0) |
  832. ALU_UPDATE_FIFO_HIWATER(0x8));
  833. } else if (((rdev->family) == CHIP_R600) ||
  834. ((rdev->family) == CHIP_RV630)) {
  835. tmp &= ~DONE_FIFO_HIWATER(0xff);
  836. tmp |= DONE_FIFO_HIWATER(0x4);
  837. }
  838. WREG32(SQ_MS_FIFO_SIZES, tmp);
  839. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  840. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  841. */
  842. sq_config = RREG32(SQ_CONFIG);
  843. sq_config &= ~(PS_PRIO(3) |
  844. VS_PRIO(3) |
  845. GS_PRIO(3) |
  846. ES_PRIO(3));
  847. sq_config |= (DX9_CONSTS |
  848. VC_ENABLE |
  849. PS_PRIO(0) |
  850. VS_PRIO(1) |
  851. GS_PRIO(2) |
  852. ES_PRIO(3));
  853. if ((rdev->family) == CHIP_R600) {
  854. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  855. NUM_VS_GPRS(124) |
  856. NUM_CLAUSE_TEMP_GPRS(4));
  857. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  858. NUM_ES_GPRS(0));
  859. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  860. NUM_VS_THREADS(48) |
  861. NUM_GS_THREADS(4) |
  862. NUM_ES_THREADS(4));
  863. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  864. NUM_VS_STACK_ENTRIES(128));
  865. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  866. NUM_ES_STACK_ENTRIES(0));
  867. } else if (((rdev->family) == CHIP_RV610) ||
  868. ((rdev->family) == CHIP_RV620) ||
  869. ((rdev->family) == CHIP_RS780) ||
  870. ((rdev->family) == CHIP_RS880)) {
  871. /* no vertex cache */
  872. sq_config &= ~VC_ENABLE;
  873. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  874. NUM_VS_GPRS(44) |
  875. NUM_CLAUSE_TEMP_GPRS(2));
  876. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  877. NUM_ES_GPRS(17));
  878. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  879. NUM_VS_THREADS(78) |
  880. NUM_GS_THREADS(4) |
  881. NUM_ES_THREADS(31));
  882. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  883. NUM_VS_STACK_ENTRIES(40));
  884. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  885. NUM_ES_STACK_ENTRIES(16));
  886. } else if (((rdev->family) == CHIP_RV630) ||
  887. ((rdev->family) == CHIP_RV635)) {
  888. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  889. NUM_VS_GPRS(44) |
  890. NUM_CLAUSE_TEMP_GPRS(2));
  891. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  892. NUM_ES_GPRS(18));
  893. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  894. NUM_VS_THREADS(78) |
  895. NUM_GS_THREADS(4) |
  896. NUM_ES_THREADS(31));
  897. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  898. NUM_VS_STACK_ENTRIES(40));
  899. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  900. NUM_ES_STACK_ENTRIES(16));
  901. } else if ((rdev->family) == CHIP_RV670) {
  902. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  903. NUM_VS_GPRS(44) |
  904. NUM_CLAUSE_TEMP_GPRS(2));
  905. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  906. NUM_ES_GPRS(17));
  907. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  908. NUM_VS_THREADS(78) |
  909. NUM_GS_THREADS(4) |
  910. NUM_ES_THREADS(31));
  911. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  912. NUM_VS_STACK_ENTRIES(64));
  913. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  914. NUM_ES_STACK_ENTRIES(64));
  915. }
  916. WREG32(SQ_CONFIG, sq_config);
  917. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  918. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  919. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  920. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  921. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  922. if (((rdev->family) == CHIP_RV610) ||
  923. ((rdev->family) == CHIP_RV620) ||
  924. ((rdev->family) == CHIP_RS780) ||
  925. ((rdev->family) == CHIP_RS880)) {
  926. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  927. } else {
  928. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  929. }
  930. /* More default values. 2D/3D driver should adjust as needed */
  931. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  932. S1_X(0x4) | S1_Y(0xc)));
  933. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  934. S1_X(0x2) | S1_Y(0x2) |
  935. S2_X(0xa) | S2_Y(0x6) |
  936. S3_X(0x6) | S3_Y(0xa)));
  937. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  938. S1_X(0x4) | S1_Y(0xc) |
  939. S2_X(0x1) | S2_Y(0x6) |
  940. S3_X(0xa) | S3_Y(0xe)));
  941. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  942. S5_X(0x0) | S5_Y(0x0) |
  943. S6_X(0xb) | S6_Y(0x4) |
  944. S7_X(0x7) | S7_Y(0x8)));
  945. WREG32(VGT_STRMOUT_EN, 0);
  946. tmp = rdev->config.r600.max_pipes * 16;
  947. switch (rdev->family) {
  948. case CHIP_RV610:
  949. case CHIP_RV620:
  950. case CHIP_RS780:
  951. case CHIP_RS880:
  952. tmp += 32;
  953. break;
  954. case CHIP_RV670:
  955. tmp += 128;
  956. break;
  957. default:
  958. break;
  959. }
  960. if (tmp > 256) {
  961. tmp = 256;
  962. }
  963. WREG32(VGT_ES_PER_GS, 128);
  964. WREG32(VGT_GS_PER_ES, tmp);
  965. WREG32(VGT_GS_PER_VS, 2);
  966. WREG32(VGT_GS_VERTEX_REUSE, 16);
  967. /* more default values. 2D/3D driver should adjust as needed */
  968. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  969. WREG32(VGT_STRMOUT_EN, 0);
  970. WREG32(SX_MISC, 0);
  971. WREG32(PA_SC_MODE_CNTL, 0);
  972. WREG32(PA_SC_AA_CONFIG, 0);
  973. WREG32(PA_SC_LINE_STIPPLE, 0);
  974. WREG32(SPI_INPUT_Z, 0);
  975. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  976. WREG32(CB_COLOR7_FRAG, 0);
  977. /* Clear render buffer base addresses */
  978. WREG32(CB_COLOR0_BASE, 0);
  979. WREG32(CB_COLOR1_BASE, 0);
  980. WREG32(CB_COLOR2_BASE, 0);
  981. WREG32(CB_COLOR3_BASE, 0);
  982. WREG32(CB_COLOR4_BASE, 0);
  983. WREG32(CB_COLOR5_BASE, 0);
  984. WREG32(CB_COLOR6_BASE, 0);
  985. WREG32(CB_COLOR7_BASE, 0);
  986. WREG32(CB_COLOR7_FRAG, 0);
  987. switch (rdev->family) {
  988. case CHIP_RV610:
  989. case CHIP_RV620:
  990. case CHIP_RS780:
  991. case CHIP_RS880:
  992. tmp = TC_L2_SIZE(8);
  993. break;
  994. case CHIP_RV630:
  995. case CHIP_RV635:
  996. tmp = TC_L2_SIZE(4);
  997. break;
  998. case CHIP_R600:
  999. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1000. break;
  1001. default:
  1002. tmp = TC_L2_SIZE(0);
  1003. break;
  1004. }
  1005. WREG32(TC_CNTL, tmp);
  1006. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1007. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1008. tmp = RREG32(ARB_POP);
  1009. tmp |= ENABLE_TC128;
  1010. WREG32(ARB_POP, tmp);
  1011. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1012. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1013. NUM_CLIP_SEQ(3)));
  1014. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1015. }
  1016. /*
  1017. * Indirect registers accessor
  1018. */
  1019. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1020. {
  1021. u32 r;
  1022. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1023. (void)RREG32(PCIE_PORT_INDEX);
  1024. r = RREG32(PCIE_PORT_DATA);
  1025. return r;
  1026. }
  1027. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1028. {
  1029. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1030. (void)RREG32(PCIE_PORT_INDEX);
  1031. WREG32(PCIE_PORT_DATA, (v));
  1032. (void)RREG32(PCIE_PORT_DATA);
  1033. }
  1034. void r600_hdp_flush(struct radeon_device *rdev)
  1035. {
  1036. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1037. }
  1038. /*
  1039. * CP & Ring
  1040. */
  1041. void r600_cp_stop(struct radeon_device *rdev)
  1042. {
  1043. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1044. }
  1045. int r600_init_microcode(struct radeon_device *rdev)
  1046. {
  1047. struct platform_device *pdev;
  1048. const char *chip_name;
  1049. const char *rlc_chip_name;
  1050. size_t pfp_req_size, me_req_size, rlc_req_size;
  1051. char fw_name[30];
  1052. int err;
  1053. DRM_DEBUG("\n");
  1054. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1055. err = IS_ERR(pdev);
  1056. if (err) {
  1057. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1058. return -EINVAL;
  1059. }
  1060. switch (rdev->family) {
  1061. case CHIP_R600:
  1062. chip_name = "R600";
  1063. rlc_chip_name = "R600";
  1064. break;
  1065. case CHIP_RV610:
  1066. chip_name = "RV610";
  1067. rlc_chip_name = "R600";
  1068. break;
  1069. case CHIP_RV630:
  1070. chip_name = "RV630";
  1071. rlc_chip_name = "R600";
  1072. break;
  1073. case CHIP_RV620:
  1074. chip_name = "RV620";
  1075. rlc_chip_name = "R600";
  1076. break;
  1077. case CHIP_RV635:
  1078. chip_name = "RV635";
  1079. rlc_chip_name = "R600";
  1080. break;
  1081. case CHIP_RV670:
  1082. chip_name = "RV670";
  1083. rlc_chip_name = "R600";
  1084. break;
  1085. case CHIP_RS780:
  1086. case CHIP_RS880:
  1087. chip_name = "RS780";
  1088. rlc_chip_name = "R600";
  1089. break;
  1090. case CHIP_RV770:
  1091. chip_name = "RV770";
  1092. rlc_chip_name = "R700";
  1093. break;
  1094. case CHIP_RV730:
  1095. case CHIP_RV740:
  1096. chip_name = "RV730";
  1097. rlc_chip_name = "R700";
  1098. break;
  1099. case CHIP_RV710:
  1100. chip_name = "RV710";
  1101. rlc_chip_name = "R700";
  1102. break;
  1103. default: BUG();
  1104. }
  1105. if (rdev->family >= CHIP_RV770) {
  1106. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1107. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1108. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1109. } else {
  1110. pfp_req_size = PFP_UCODE_SIZE * 4;
  1111. me_req_size = PM4_UCODE_SIZE * 12;
  1112. rlc_req_size = RLC_UCODE_SIZE * 4;
  1113. }
  1114. DRM_INFO("Loading %s Microcode\n", chip_name);
  1115. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1116. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1117. if (err)
  1118. goto out;
  1119. if (rdev->pfp_fw->size != pfp_req_size) {
  1120. printk(KERN_ERR
  1121. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1122. rdev->pfp_fw->size, fw_name);
  1123. err = -EINVAL;
  1124. goto out;
  1125. }
  1126. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1127. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1128. if (err)
  1129. goto out;
  1130. if (rdev->me_fw->size != me_req_size) {
  1131. printk(KERN_ERR
  1132. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1133. rdev->me_fw->size, fw_name);
  1134. err = -EINVAL;
  1135. }
  1136. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1137. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1138. if (err)
  1139. goto out;
  1140. if (rdev->rlc_fw->size != rlc_req_size) {
  1141. printk(KERN_ERR
  1142. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1143. rdev->rlc_fw->size, fw_name);
  1144. err = -EINVAL;
  1145. }
  1146. out:
  1147. platform_device_unregister(pdev);
  1148. if (err) {
  1149. if (err != -EINVAL)
  1150. printk(KERN_ERR
  1151. "r600_cp: Failed to load firmware \"%s\"\n",
  1152. fw_name);
  1153. release_firmware(rdev->pfp_fw);
  1154. rdev->pfp_fw = NULL;
  1155. release_firmware(rdev->me_fw);
  1156. rdev->me_fw = NULL;
  1157. release_firmware(rdev->rlc_fw);
  1158. rdev->rlc_fw = NULL;
  1159. }
  1160. return err;
  1161. }
  1162. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1163. {
  1164. const __be32 *fw_data;
  1165. int i;
  1166. if (!rdev->me_fw || !rdev->pfp_fw)
  1167. return -EINVAL;
  1168. r600_cp_stop(rdev);
  1169. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1170. /* Reset cp */
  1171. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1172. RREG32(GRBM_SOFT_RESET);
  1173. mdelay(15);
  1174. WREG32(GRBM_SOFT_RESET, 0);
  1175. WREG32(CP_ME_RAM_WADDR, 0);
  1176. fw_data = (const __be32 *)rdev->me_fw->data;
  1177. WREG32(CP_ME_RAM_WADDR, 0);
  1178. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1179. WREG32(CP_ME_RAM_DATA,
  1180. be32_to_cpup(fw_data++));
  1181. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1182. WREG32(CP_PFP_UCODE_ADDR, 0);
  1183. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1184. WREG32(CP_PFP_UCODE_DATA,
  1185. be32_to_cpup(fw_data++));
  1186. WREG32(CP_PFP_UCODE_ADDR, 0);
  1187. WREG32(CP_ME_RAM_WADDR, 0);
  1188. WREG32(CP_ME_RAM_RADDR, 0);
  1189. return 0;
  1190. }
  1191. int r600_cp_start(struct radeon_device *rdev)
  1192. {
  1193. int r;
  1194. uint32_t cp_me;
  1195. r = radeon_ring_lock(rdev, 7);
  1196. if (r) {
  1197. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1198. return r;
  1199. }
  1200. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1201. radeon_ring_write(rdev, 0x1);
  1202. if (rdev->family < CHIP_RV770) {
  1203. radeon_ring_write(rdev, 0x3);
  1204. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1205. } else {
  1206. radeon_ring_write(rdev, 0x0);
  1207. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1208. }
  1209. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1210. radeon_ring_write(rdev, 0);
  1211. radeon_ring_write(rdev, 0);
  1212. radeon_ring_unlock_commit(rdev);
  1213. cp_me = 0xff;
  1214. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1215. return 0;
  1216. }
  1217. int r600_cp_resume(struct radeon_device *rdev)
  1218. {
  1219. u32 tmp;
  1220. u32 rb_bufsz;
  1221. int r;
  1222. /* Reset cp */
  1223. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1224. RREG32(GRBM_SOFT_RESET);
  1225. mdelay(15);
  1226. WREG32(GRBM_SOFT_RESET, 0);
  1227. /* Set ring buffer size */
  1228. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1229. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1230. #ifdef __BIG_ENDIAN
  1231. tmp |= BUF_SWAP_32BIT;
  1232. #endif
  1233. WREG32(CP_RB_CNTL, tmp);
  1234. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1235. /* Set the write pointer delay */
  1236. WREG32(CP_RB_WPTR_DELAY, 0);
  1237. /* Initialize the ring buffer's read and write pointers */
  1238. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1239. WREG32(CP_RB_RPTR_WR, 0);
  1240. WREG32(CP_RB_WPTR, 0);
  1241. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1242. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1243. mdelay(1);
  1244. WREG32(CP_RB_CNTL, tmp);
  1245. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1246. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1247. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1248. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1249. r600_cp_start(rdev);
  1250. rdev->cp.ready = true;
  1251. r = radeon_ring_test(rdev);
  1252. if (r) {
  1253. rdev->cp.ready = false;
  1254. return r;
  1255. }
  1256. return 0;
  1257. }
  1258. void r600_cp_commit(struct radeon_device *rdev)
  1259. {
  1260. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1261. (void)RREG32(CP_RB_WPTR);
  1262. }
  1263. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1264. {
  1265. u32 rb_bufsz;
  1266. /* Align ring size */
  1267. rb_bufsz = drm_order(ring_size / 8);
  1268. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1269. rdev->cp.ring_size = ring_size;
  1270. rdev->cp.align_mask = 16 - 1;
  1271. }
  1272. /*
  1273. * GPU scratch registers helpers function.
  1274. */
  1275. void r600_scratch_init(struct radeon_device *rdev)
  1276. {
  1277. int i;
  1278. rdev->scratch.num_reg = 7;
  1279. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1280. rdev->scratch.free[i] = true;
  1281. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1282. }
  1283. }
  1284. int r600_ring_test(struct radeon_device *rdev)
  1285. {
  1286. uint32_t scratch;
  1287. uint32_t tmp = 0;
  1288. unsigned i;
  1289. int r;
  1290. r = radeon_scratch_get(rdev, &scratch);
  1291. if (r) {
  1292. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1293. return r;
  1294. }
  1295. WREG32(scratch, 0xCAFEDEAD);
  1296. r = radeon_ring_lock(rdev, 3);
  1297. if (r) {
  1298. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1299. radeon_scratch_free(rdev, scratch);
  1300. return r;
  1301. }
  1302. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1303. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1304. radeon_ring_write(rdev, 0xDEADBEEF);
  1305. radeon_ring_unlock_commit(rdev);
  1306. for (i = 0; i < rdev->usec_timeout; i++) {
  1307. tmp = RREG32(scratch);
  1308. if (tmp == 0xDEADBEEF)
  1309. break;
  1310. DRM_UDELAY(1);
  1311. }
  1312. if (i < rdev->usec_timeout) {
  1313. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1314. } else {
  1315. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1316. scratch, tmp);
  1317. r = -EINVAL;
  1318. }
  1319. radeon_scratch_free(rdev, scratch);
  1320. return r;
  1321. }
  1322. void r600_wb_disable(struct radeon_device *rdev)
  1323. {
  1324. int r;
  1325. WREG32(SCRATCH_UMSK, 0);
  1326. if (rdev->wb.wb_obj) {
  1327. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1328. if (unlikely(r != 0))
  1329. return;
  1330. radeon_bo_kunmap(rdev->wb.wb_obj);
  1331. radeon_bo_unpin(rdev->wb.wb_obj);
  1332. radeon_bo_unreserve(rdev->wb.wb_obj);
  1333. }
  1334. }
  1335. void r600_wb_fini(struct radeon_device *rdev)
  1336. {
  1337. r600_wb_disable(rdev);
  1338. if (rdev->wb.wb_obj) {
  1339. radeon_bo_unref(&rdev->wb.wb_obj);
  1340. rdev->wb.wb = NULL;
  1341. rdev->wb.wb_obj = NULL;
  1342. }
  1343. }
  1344. int r600_wb_enable(struct radeon_device *rdev)
  1345. {
  1346. int r;
  1347. if (rdev->wb.wb_obj == NULL) {
  1348. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1349. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1350. if (r) {
  1351. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1352. return r;
  1353. }
  1354. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1355. if (unlikely(r != 0)) {
  1356. r600_wb_fini(rdev);
  1357. return r;
  1358. }
  1359. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1360. &rdev->wb.gpu_addr);
  1361. if (r) {
  1362. radeon_bo_unreserve(rdev->wb.wb_obj);
  1363. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1364. r600_wb_fini(rdev);
  1365. return r;
  1366. }
  1367. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1368. radeon_bo_unreserve(rdev->wb.wb_obj);
  1369. if (r) {
  1370. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1371. r600_wb_fini(rdev);
  1372. return r;
  1373. }
  1374. }
  1375. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1376. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1377. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1378. WREG32(SCRATCH_UMSK, 0xff);
  1379. return 0;
  1380. }
  1381. void r600_fence_ring_emit(struct radeon_device *rdev,
  1382. struct radeon_fence *fence)
  1383. {
  1384. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1385. /* Emit fence sequence & fire IRQ */
  1386. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1387. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1388. radeon_ring_write(rdev, fence->seq);
  1389. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1390. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1391. radeon_ring_write(rdev, RB_INT_STAT);
  1392. }
  1393. int r600_copy_dma(struct radeon_device *rdev,
  1394. uint64_t src_offset,
  1395. uint64_t dst_offset,
  1396. unsigned num_pages,
  1397. struct radeon_fence *fence)
  1398. {
  1399. /* FIXME: implement */
  1400. return 0;
  1401. }
  1402. int r600_copy_blit(struct radeon_device *rdev,
  1403. uint64_t src_offset, uint64_t dst_offset,
  1404. unsigned num_pages, struct radeon_fence *fence)
  1405. {
  1406. r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1407. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1408. r600_blit_done_copy(rdev, fence);
  1409. return 0;
  1410. }
  1411. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1412. uint32_t tiling_flags, uint32_t pitch,
  1413. uint32_t offset, uint32_t obj_size)
  1414. {
  1415. /* FIXME: implement */
  1416. return 0;
  1417. }
  1418. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1419. {
  1420. /* FIXME: implement */
  1421. }
  1422. bool r600_card_posted(struct radeon_device *rdev)
  1423. {
  1424. uint32_t reg;
  1425. /* first check CRTCs */
  1426. reg = RREG32(D1CRTC_CONTROL) |
  1427. RREG32(D2CRTC_CONTROL);
  1428. if (reg & CRTC_EN)
  1429. return true;
  1430. /* then check MEM_SIZE, in case the crtcs are off */
  1431. if (RREG32(CONFIG_MEMSIZE))
  1432. return true;
  1433. return false;
  1434. }
  1435. int r600_startup(struct radeon_device *rdev)
  1436. {
  1437. int r;
  1438. r600_mc_program(rdev);
  1439. if (rdev->flags & RADEON_IS_AGP) {
  1440. r600_agp_enable(rdev);
  1441. } else {
  1442. r = r600_pcie_gart_enable(rdev);
  1443. if (r)
  1444. return r;
  1445. }
  1446. r600_gpu_init(rdev);
  1447. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1448. if (unlikely(r != 0))
  1449. return r;
  1450. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1451. &rdev->r600_blit.shader_gpu_addr);
  1452. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1453. if (r) {
  1454. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1455. return r;
  1456. }
  1457. /* Enable IRQ */
  1458. r = r600_irq_init(rdev);
  1459. if (r) {
  1460. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1461. radeon_irq_kms_fini(rdev);
  1462. return r;
  1463. }
  1464. r600_irq_set(rdev);
  1465. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1466. if (r)
  1467. return r;
  1468. r = r600_cp_load_microcode(rdev);
  1469. if (r)
  1470. return r;
  1471. r = r600_cp_resume(rdev);
  1472. if (r)
  1473. return r;
  1474. /* write back buffer are not vital so don't worry about failure */
  1475. r600_wb_enable(rdev);
  1476. return 0;
  1477. }
  1478. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1479. {
  1480. uint32_t temp;
  1481. temp = RREG32(CONFIG_CNTL);
  1482. if (state == false) {
  1483. temp &= ~(1<<0);
  1484. temp |= (1<<1);
  1485. } else {
  1486. temp &= ~(1<<1);
  1487. }
  1488. WREG32(CONFIG_CNTL, temp);
  1489. }
  1490. int r600_resume(struct radeon_device *rdev)
  1491. {
  1492. int r;
  1493. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1494. * posting will perform necessary task to bring back GPU into good
  1495. * shape.
  1496. */
  1497. /* post card */
  1498. atom_asic_init(rdev->mode_info.atom_context);
  1499. /* Initialize clocks */
  1500. r = radeon_clocks_init(rdev);
  1501. if (r) {
  1502. return r;
  1503. }
  1504. r = r600_startup(rdev);
  1505. if (r) {
  1506. DRM_ERROR("r600 startup failed on resume\n");
  1507. return r;
  1508. }
  1509. r = r600_ib_test(rdev);
  1510. if (r) {
  1511. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1512. return r;
  1513. }
  1514. return r;
  1515. }
  1516. int r600_suspend(struct radeon_device *rdev)
  1517. {
  1518. int r;
  1519. /* FIXME: we should wait for ring to be empty */
  1520. r600_cp_stop(rdev);
  1521. rdev->cp.ready = false;
  1522. r600_wb_disable(rdev);
  1523. r600_pcie_gart_disable(rdev);
  1524. /* unpin shaders bo */
  1525. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1526. if (unlikely(r != 0))
  1527. return r;
  1528. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1529. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1530. return 0;
  1531. }
  1532. /* Plan is to move initialization in that function and use
  1533. * helper function so that radeon_device_init pretty much
  1534. * do nothing more than calling asic specific function. This
  1535. * should also allow to remove a bunch of callback function
  1536. * like vram_info.
  1537. */
  1538. int r600_init(struct radeon_device *rdev)
  1539. {
  1540. int r;
  1541. r = radeon_dummy_page_init(rdev);
  1542. if (r)
  1543. return r;
  1544. if (r600_debugfs_mc_info_init(rdev)) {
  1545. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1546. }
  1547. /* This don't do much */
  1548. r = radeon_gem_init(rdev);
  1549. if (r)
  1550. return r;
  1551. /* Read BIOS */
  1552. if (!radeon_get_bios(rdev)) {
  1553. if (ASIC_IS_AVIVO(rdev))
  1554. return -EINVAL;
  1555. }
  1556. /* Must be an ATOMBIOS */
  1557. if (!rdev->is_atom_bios) {
  1558. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1559. return -EINVAL;
  1560. }
  1561. r = radeon_atombios_init(rdev);
  1562. if (r)
  1563. return r;
  1564. /* Post card if necessary */
  1565. if (!r600_card_posted(rdev)) {
  1566. if (!rdev->bios) {
  1567. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1568. return -EINVAL;
  1569. }
  1570. DRM_INFO("GPU not posted. posting now...\n");
  1571. atom_asic_init(rdev->mode_info.atom_context);
  1572. }
  1573. /* Initialize scratch registers */
  1574. r600_scratch_init(rdev);
  1575. /* Initialize surface registers */
  1576. radeon_surface_init(rdev);
  1577. /* Initialize clocks */
  1578. radeon_get_clock_info(rdev->ddev);
  1579. r = radeon_clocks_init(rdev);
  1580. if (r)
  1581. return r;
  1582. /* Initialize power management */
  1583. radeon_pm_init(rdev);
  1584. /* Fence driver */
  1585. r = radeon_fence_driver_init(rdev);
  1586. if (r)
  1587. return r;
  1588. r = r600_mc_init(rdev);
  1589. if (r)
  1590. return r;
  1591. /* Memory manager */
  1592. r = radeon_bo_init(rdev);
  1593. if (r)
  1594. return r;
  1595. r = radeon_irq_kms_init(rdev);
  1596. if (r)
  1597. return r;
  1598. rdev->cp.ring_obj = NULL;
  1599. r600_ring_init(rdev, 1024 * 1024);
  1600. rdev->ih.ring_obj = NULL;
  1601. r600_ih_ring_init(rdev, 64 * 1024);
  1602. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1603. r = r600_init_microcode(rdev);
  1604. if (r) {
  1605. DRM_ERROR("Failed to load firmware!\n");
  1606. return r;
  1607. }
  1608. }
  1609. r = r600_pcie_gart_init(rdev);
  1610. if (r)
  1611. return r;
  1612. rdev->accel_working = true;
  1613. r = r600_blit_init(rdev);
  1614. if (r) {
  1615. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  1616. return r;
  1617. }
  1618. r = r600_startup(rdev);
  1619. if (r) {
  1620. r600_suspend(rdev);
  1621. r600_wb_fini(rdev);
  1622. radeon_ring_fini(rdev);
  1623. r600_pcie_gart_fini(rdev);
  1624. rdev->accel_working = false;
  1625. }
  1626. if (rdev->accel_working) {
  1627. r = radeon_ib_pool_init(rdev);
  1628. if (r) {
  1629. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  1630. rdev->accel_working = false;
  1631. }
  1632. r = r600_ib_test(rdev);
  1633. if (r) {
  1634. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1635. rdev->accel_working = false;
  1636. }
  1637. }
  1638. return 0;
  1639. }
  1640. void r600_fini(struct radeon_device *rdev)
  1641. {
  1642. /* Suspend operations */
  1643. r600_suspend(rdev);
  1644. r600_blit_fini(rdev);
  1645. r600_irq_fini(rdev);
  1646. radeon_irq_kms_fini(rdev);
  1647. radeon_ring_fini(rdev);
  1648. r600_wb_fini(rdev);
  1649. r600_pcie_gart_fini(rdev);
  1650. radeon_gem_fini(rdev);
  1651. radeon_fence_driver_fini(rdev);
  1652. radeon_clocks_fini(rdev);
  1653. if (rdev->flags & RADEON_IS_AGP)
  1654. radeon_agp_fini(rdev);
  1655. radeon_bo_fini(rdev);
  1656. radeon_atombios_fini(rdev);
  1657. kfree(rdev->bios);
  1658. rdev->bios = NULL;
  1659. radeon_dummy_page_fini(rdev);
  1660. }
  1661. /*
  1662. * CS stuff
  1663. */
  1664. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1665. {
  1666. /* FIXME: implement */
  1667. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1668. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1669. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1670. radeon_ring_write(rdev, ib->length_dw);
  1671. }
  1672. int r600_ib_test(struct radeon_device *rdev)
  1673. {
  1674. struct radeon_ib *ib;
  1675. uint32_t scratch;
  1676. uint32_t tmp = 0;
  1677. unsigned i;
  1678. int r;
  1679. r = radeon_scratch_get(rdev, &scratch);
  1680. if (r) {
  1681. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1682. return r;
  1683. }
  1684. WREG32(scratch, 0xCAFEDEAD);
  1685. r = radeon_ib_get(rdev, &ib);
  1686. if (r) {
  1687. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1688. return r;
  1689. }
  1690. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1691. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1692. ib->ptr[2] = 0xDEADBEEF;
  1693. ib->ptr[3] = PACKET2(0);
  1694. ib->ptr[4] = PACKET2(0);
  1695. ib->ptr[5] = PACKET2(0);
  1696. ib->ptr[6] = PACKET2(0);
  1697. ib->ptr[7] = PACKET2(0);
  1698. ib->ptr[8] = PACKET2(0);
  1699. ib->ptr[9] = PACKET2(0);
  1700. ib->ptr[10] = PACKET2(0);
  1701. ib->ptr[11] = PACKET2(0);
  1702. ib->ptr[12] = PACKET2(0);
  1703. ib->ptr[13] = PACKET2(0);
  1704. ib->ptr[14] = PACKET2(0);
  1705. ib->ptr[15] = PACKET2(0);
  1706. ib->length_dw = 16;
  1707. r = radeon_ib_schedule(rdev, ib);
  1708. if (r) {
  1709. radeon_scratch_free(rdev, scratch);
  1710. radeon_ib_free(rdev, &ib);
  1711. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1712. return r;
  1713. }
  1714. r = radeon_fence_wait(ib->fence, false);
  1715. if (r) {
  1716. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1717. return r;
  1718. }
  1719. for (i = 0; i < rdev->usec_timeout; i++) {
  1720. tmp = RREG32(scratch);
  1721. if (tmp == 0xDEADBEEF)
  1722. break;
  1723. DRM_UDELAY(1);
  1724. }
  1725. if (i < rdev->usec_timeout) {
  1726. DRM_INFO("ib test succeeded in %u usecs\n", i);
  1727. } else {
  1728. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  1729. scratch, tmp);
  1730. r = -EINVAL;
  1731. }
  1732. radeon_scratch_free(rdev, scratch);
  1733. radeon_ib_free(rdev, &ib);
  1734. return r;
  1735. }
  1736. /*
  1737. * Interrupts
  1738. *
  1739. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  1740. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  1741. * writing to the ring and the GPU consuming, the GPU writes to the ring
  1742. * and host consumes. As the host irq handler processes interrupts, it
  1743. * increments the rptr. When the rptr catches up with the wptr, all the
  1744. * current interrupts have been processed.
  1745. */
  1746. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1747. {
  1748. u32 rb_bufsz;
  1749. /* Align ring size */
  1750. rb_bufsz = drm_order(ring_size / 4);
  1751. ring_size = (1 << rb_bufsz) * 4;
  1752. rdev->ih.ring_size = ring_size;
  1753. rdev->ih.align_mask = 4 - 1;
  1754. }
  1755. static int r600_ih_ring_alloc(struct radeon_device *rdev, unsigned ring_size)
  1756. {
  1757. int r;
  1758. rdev->ih.ring_size = ring_size;
  1759. /* Allocate ring buffer */
  1760. if (rdev->ih.ring_obj == NULL) {
  1761. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  1762. true,
  1763. RADEON_GEM_DOMAIN_GTT,
  1764. &rdev->ih.ring_obj);
  1765. if (r) {
  1766. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  1767. return r;
  1768. }
  1769. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  1770. if (unlikely(r != 0))
  1771. return r;
  1772. r = radeon_bo_pin(rdev->ih.ring_obj,
  1773. RADEON_GEM_DOMAIN_GTT,
  1774. &rdev->ih.gpu_addr);
  1775. if (r) {
  1776. radeon_bo_unreserve(rdev->ih.ring_obj);
  1777. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  1778. return r;
  1779. }
  1780. r = radeon_bo_kmap(rdev->ih.ring_obj,
  1781. (void **)&rdev->ih.ring);
  1782. radeon_bo_unreserve(rdev->ih.ring_obj);
  1783. if (r) {
  1784. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  1785. return r;
  1786. }
  1787. }
  1788. rdev->ih.ptr_mask = (rdev->cp.ring_size / 4) - 1;
  1789. rdev->ih.rptr = 0;
  1790. return 0;
  1791. }
  1792. static void r600_ih_ring_fini(struct radeon_device *rdev)
  1793. {
  1794. int r;
  1795. if (rdev->ih.ring_obj) {
  1796. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  1797. if (likely(r == 0)) {
  1798. radeon_bo_kunmap(rdev->ih.ring_obj);
  1799. radeon_bo_unpin(rdev->ih.ring_obj);
  1800. radeon_bo_unreserve(rdev->ih.ring_obj);
  1801. }
  1802. radeon_bo_unref(&rdev->ih.ring_obj);
  1803. rdev->ih.ring = NULL;
  1804. rdev->ih.ring_obj = NULL;
  1805. }
  1806. }
  1807. static void r600_rlc_stop(struct radeon_device *rdev)
  1808. {
  1809. if (rdev->family >= CHIP_RV770) {
  1810. /* r7xx asics need to soft reset RLC before halting */
  1811. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  1812. RREG32(SRBM_SOFT_RESET);
  1813. udelay(15000);
  1814. WREG32(SRBM_SOFT_RESET, 0);
  1815. RREG32(SRBM_SOFT_RESET);
  1816. }
  1817. WREG32(RLC_CNTL, 0);
  1818. }
  1819. static void r600_rlc_start(struct radeon_device *rdev)
  1820. {
  1821. WREG32(RLC_CNTL, RLC_ENABLE);
  1822. }
  1823. static int r600_rlc_init(struct radeon_device *rdev)
  1824. {
  1825. u32 i;
  1826. const __be32 *fw_data;
  1827. if (!rdev->rlc_fw)
  1828. return -EINVAL;
  1829. r600_rlc_stop(rdev);
  1830. WREG32(RLC_HB_BASE, 0);
  1831. WREG32(RLC_HB_CNTL, 0);
  1832. WREG32(RLC_HB_RPTR, 0);
  1833. WREG32(RLC_HB_WPTR, 0);
  1834. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  1835. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  1836. WREG32(RLC_MC_CNTL, 0);
  1837. WREG32(RLC_UCODE_CNTL, 0);
  1838. fw_data = (const __be32 *)rdev->rlc_fw->data;
  1839. if (rdev->family >= CHIP_RV770) {
  1840. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  1841. WREG32(RLC_UCODE_ADDR, i);
  1842. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  1843. }
  1844. } else {
  1845. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  1846. WREG32(RLC_UCODE_ADDR, i);
  1847. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  1848. }
  1849. }
  1850. WREG32(RLC_UCODE_ADDR, 0);
  1851. r600_rlc_start(rdev);
  1852. return 0;
  1853. }
  1854. static void r600_enable_interrupts(struct radeon_device *rdev)
  1855. {
  1856. u32 ih_cntl = RREG32(IH_CNTL);
  1857. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  1858. ih_cntl |= ENABLE_INTR;
  1859. ih_rb_cntl |= IH_RB_ENABLE;
  1860. WREG32(IH_CNTL, ih_cntl);
  1861. WREG32(IH_RB_CNTL, ih_rb_cntl);
  1862. rdev->ih.enabled = true;
  1863. }
  1864. static void r600_disable_interrupts(struct radeon_device *rdev)
  1865. {
  1866. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  1867. u32 ih_cntl = RREG32(IH_CNTL);
  1868. ih_rb_cntl &= ~IH_RB_ENABLE;
  1869. ih_cntl &= ~ENABLE_INTR;
  1870. WREG32(IH_RB_CNTL, ih_rb_cntl);
  1871. WREG32(IH_CNTL, ih_cntl);
  1872. /* set rptr, wptr to 0 */
  1873. WREG32(IH_RB_RPTR, 0);
  1874. WREG32(IH_RB_WPTR, 0);
  1875. rdev->ih.enabled = false;
  1876. rdev->ih.wptr = 0;
  1877. rdev->ih.rptr = 0;
  1878. }
  1879. int r600_irq_init(struct radeon_device *rdev)
  1880. {
  1881. int ret = 0;
  1882. int rb_bufsz;
  1883. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  1884. /* allocate ring */
  1885. ret = r600_ih_ring_alloc(rdev, rdev->ih.ring_size);
  1886. if (ret)
  1887. return ret;
  1888. /* disable irqs */
  1889. r600_disable_interrupts(rdev);
  1890. /* init rlc */
  1891. ret = r600_rlc_init(rdev);
  1892. if (ret) {
  1893. r600_ih_ring_fini(rdev);
  1894. return ret;
  1895. }
  1896. /* setup interrupt control */
  1897. /* set dummy read address to ring address */
  1898. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  1899. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  1900. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  1901. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  1902. */
  1903. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  1904. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  1905. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  1906. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  1907. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  1908. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  1909. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  1910. IH_WPTR_OVERFLOW_CLEAR |
  1911. (rb_bufsz << 1));
  1912. /* WPTR writeback, not yet */
  1913. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  1914. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  1915. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  1916. WREG32(IH_RB_CNTL, ih_rb_cntl);
  1917. /* set rptr, wptr to 0 */
  1918. WREG32(IH_RB_RPTR, 0);
  1919. WREG32(IH_RB_WPTR, 0);
  1920. /* Default settings for IH_CNTL (disabled at first) */
  1921. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  1922. /* RPTR_REARM only works if msi's are enabled */
  1923. if (rdev->msi_enabled)
  1924. ih_cntl |= RPTR_REARM;
  1925. #ifdef __BIG_ENDIAN
  1926. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  1927. #endif
  1928. WREG32(IH_CNTL, ih_cntl);
  1929. /* force the active interrupt state to all disabled */
  1930. WREG32(CP_INT_CNTL, 0);
  1931. WREG32(GRBM_INT_CNTL, 0);
  1932. WREG32(DxMODE_INT_MASK, 0);
  1933. /* enable irqs */
  1934. r600_enable_interrupts(rdev);
  1935. return ret;
  1936. }
  1937. void r600_irq_fini(struct radeon_device *rdev)
  1938. {
  1939. r600_disable_interrupts(rdev);
  1940. r600_rlc_stop(rdev);
  1941. r600_ih_ring_fini(rdev);
  1942. }
  1943. int r600_irq_set(struct radeon_device *rdev)
  1944. {
  1945. uint32_t cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1946. uint32_t mode_int = 0;
  1947. /* don't enable anything if the ih is disabled */
  1948. if (!rdev->ih.enabled)
  1949. return 0;
  1950. if (rdev->irq.sw_int) {
  1951. DRM_DEBUG("r600_irq_set: sw int\n");
  1952. cp_int_cntl |= RB_INT_ENABLE;
  1953. }
  1954. if (rdev->irq.crtc_vblank_int[0]) {
  1955. DRM_DEBUG("r600_irq_set: vblank 0\n");
  1956. mode_int |= D1MODE_VBLANK_INT_MASK;
  1957. }
  1958. if (rdev->irq.crtc_vblank_int[1]) {
  1959. DRM_DEBUG("r600_irq_set: vblank 1\n");
  1960. mode_int |= D2MODE_VBLANK_INT_MASK;
  1961. }
  1962. WREG32(CP_INT_CNTL, cp_int_cntl);
  1963. WREG32(DxMODE_INT_MASK, mode_int);
  1964. return 0;
  1965. }
  1966. static inline void r600_irq_ack(struct radeon_device *rdev, u32 disp_int)
  1967. {
  1968. if (disp_int & LB_D1_VBLANK_INTERRUPT)
  1969. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  1970. if (disp_int & LB_D1_VLINE_INTERRUPT)
  1971. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  1972. if (disp_int & LB_D2_VBLANK_INTERRUPT)
  1973. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  1974. if (disp_int & LB_D2_VLINE_INTERRUPT)
  1975. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  1976. }
  1977. void r600_irq_disable(struct radeon_device *rdev)
  1978. {
  1979. u32 disp_int;
  1980. r600_disable_interrupts(rdev);
  1981. /* Wait and acknowledge irq */
  1982. mdelay(1);
  1983. if (ASIC_IS_DCE3(rdev))
  1984. disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  1985. else
  1986. disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1987. r600_irq_ack(rdev, disp_int);
  1988. }
  1989. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  1990. {
  1991. u32 wptr, tmp;
  1992. /* XXX use writeback */
  1993. wptr = RREG32(IH_RB_WPTR);
  1994. if (wptr & RB_OVERFLOW) {
  1995. WARN_ON(1);
  1996. /* XXX deal with overflow */
  1997. DRM_ERROR("IH RB overflow\n");
  1998. tmp = RREG32(IH_RB_CNTL);
  1999. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2000. WREG32(IH_RB_CNTL, tmp);
  2001. }
  2002. wptr = wptr & WPTR_OFFSET_MASK;
  2003. return wptr;
  2004. }
  2005. /* r600 IV Ring
  2006. * Each IV ring entry is 128 bits:
  2007. * [7:0] - interrupt source id
  2008. * [31:8] - reserved
  2009. * [59:32] - interrupt source data
  2010. * [127:60] - reserved
  2011. *
  2012. * The basic interrupt vector entries
  2013. * are decoded as follows:
  2014. * src_id src_data description
  2015. * 1 0 D1 Vblank
  2016. * 1 1 D1 Vline
  2017. * 5 0 D2 Vblank
  2018. * 5 1 D2 Vline
  2019. * 19 0 FP Hot plug detection A
  2020. * 19 1 FP Hot plug detection B
  2021. * 19 2 DAC A auto-detection
  2022. * 19 3 DAC B auto-detection
  2023. * 176 - CP_INT RB
  2024. * 177 - CP_INT IB1
  2025. * 178 - CP_INT IB2
  2026. * 181 - EOP Interrupt
  2027. * 233 - GUI Idle
  2028. *
  2029. * Note, these are based on r600 and may need to be
  2030. * adjusted or added to on newer asics
  2031. */
  2032. int r600_irq_process(struct radeon_device *rdev)
  2033. {
  2034. u32 wptr = r600_get_ih_wptr(rdev);
  2035. u32 rptr = rdev->ih.rptr;
  2036. u32 src_id, src_data;
  2037. u32 last_entry = rdev->ih.ring_size - 16;
  2038. u32 ring_index, disp_int;
  2039. unsigned long flags;
  2040. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2041. spin_lock_irqsave(&rdev->ih.lock, flags);
  2042. if (rptr == wptr) {
  2043. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2044. return IRQ_NONE;
  2045. }
  2046. if (rdev->shutdown) {
  2047. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2048. return IRQ_NONE;
  2049. }
  2050. restart_ih:
  2051. /* display interrupts */
  2052. if (ASIC_IS_DCE3(rdev))
  2053. disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2054. else
  2055. disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2056. r600_irq_ack(rdev, disp_int);
  2057. rdev->ih.wptr = wptr;
  2058. while (rptr != wptr) {
  2059. /* wptr/rptr are in bytes! */
  2060. ring_index = rptr / 4;
  2061. src_id = rdev->ih.ring[ring_index] & 0xff;
  2062. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2063. switch (src_id) {
  2064. case 1: /* D1 vblank/vline */
  2065. switch (src_data) {
  2066. case 0: /* D1 vblank */
  2067. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2068. drm_handle_vblank(rdev->ddev, 0);
  2069. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2070. DRM_DEBUG("IH: D1 vblank\n");
  2071. }
  2072. break;
  2073. case 1: /* D1 vline */
  2074. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2075. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2076. DRM_DEBUG("IH: D1 vline\n");
  2077. }
  2078. break;
  2079. default:
  2080. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2081. break;
  2082. }
  2083. break;
  2084. case 5: /* D2 vblank/vline */
  2085. switch (src_data) {
  2086. case 0: /* D2 vblank */
  2087. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2088. drm_handle_vblank(rdev->ddev, 1);
  2089. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2090. DRM_DEBUG("IH: D2 vblank\n");
  2091. }
  2092. break;
  2093. case 1: /* D1 vline */
  2094. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2095. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2096. DRM_DEBUG("IH: D2 vline\n");
  2097. }
  2098. break;
  2099. default:
  2100. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2101. break;
  2102. }
  2103. break;
  2104. case 176: /* CP_INT in ring buffer */
  2105. case 177: /* CP_INT in IB1 */
  2106. case 178: /* CP_INT in IB2 */
  2107. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2108. radeon_fence_process(rdev);
  2109. break;
  2110. case 181: /* CP EOP event */
  2111. DRM_DEBUG("IH: CP EOP\n");
  2112. break;
  2113. default:
  2114. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2115. break;
  2116. }
  2117. /* wptr/rptr are in bytes! */
  2118. if (rptr == last_entry)
  2119. rptr = 0;
  2120. else
  2121. rptr += 16;
  2122. }
  2123. /* make sure wptr hasn't changed while processing */
  2124. wptr = r600_get_ih_wptr(rdev);
  2125. if (wptr != rdev->ih.wptr)
  2126. goto restart_ih;
  2127. rdev->ih.rptr = rptr;
  2128. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2129. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2130. return IRQ_HANDLED;
  2131. }
  2132. /*
  2133. * Debugfs info
  2134. */
  2135. #if defined(CONFIG_DEBUG_FS)
  2136. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2137. {
  2138. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2139. struct drm_device *dev = node->minor->dev;
  2140. struct radeon_device *rdev = dev->dev_private;
  2141. unsigned count, i, j;
  2142. radeon_ring_free_size(rdev);
  2143. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2144. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2145. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2146. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2147. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2148. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2149. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2150. seq_printf(m, "%u dwords in ring\n", count);
  2151. i = rdev->cp.rptr;
  2152. for (j = 0; j <= count; j++) {
  2153. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2154. i = (i + 1) & rdev->cp.ptr_mask;
  2155. }
  2156. return 0;
  2157. }
  2158. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2159. {
  2160. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2161. struct drm_device *dev = node->minor->dev;
  2162. struct radeon_device *rdev = dev->dev_private;
  2163. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2164. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2165. return 0;
  2166. }
  2167. static struct drm_info_list r600_mc_info_list[] = {
  2168. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2169. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2170. };
  2171. #endif
  2172. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2173. {
  2174. #if defined(CONFIG_DEBUG_FS)
  2175. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2176. #else
  2177. return 0;
  2178. #endif
  2179. }