processor.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897
  1. #ifndef __ASM_X86_PROCESSOR_H
  2. #define __ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* migration helpers, for KVM - will be removed in 2.6.25: */
  5. #include <asm/vm86.h>
  6. #define Xgt_desc_struct desc_ptr
  7. /* Forward declaration, a strange C thing */
  8. struct task_struct;
  9. struct mm_struct;
  10. #include <asm/vm86.h>
  11. #include <asm/math_emu.h>
  12. #include <asm/segment.h>
  13. #include <asm/types.h>
  14. #include <asm/sigcontext.h>
  15. #include <asm/current.h>
  16. #include <asm/cpufeature.h>
  17. #include <asm/system.h>
  18. #include <asm/page.h>
  19. #include <asm/percpu.h>
  20. #include <asm/msr.h>
  21. #include <asm/desc_defs.h>
  22. #include <asm/nops.h>
  23. #include <linux/personality.h>
  24. #include <linux/cpumask.h>
  25. #include <linux/cache.h>
  26. #include <linux/threads.h>
  27. #include <linux/init.h>
  28. /*
  29. * Default implementation of macro that returns current
  30. * instruction pointer ("program counter").
  31. */
  32. static inline void *current_text_addr(void)
  33. {
  34. void *pc;
  35. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  36. return pc;
  37. }
  38. #ifdef CONFIG_X86_VSMP
  39. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  40. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  41. #else
  42. # define ARCH_MIN_TASKALIGN 16
  43. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  44. #endif
  45. /*
  46. * CPU type and hardware bug flags. Kept separately for each CPU.
  47. * Members of this structure are referenced in head.S, so think twice
  48. * before touching them. [mj]
  49. */
  50. struct cpuinfo_x86 {
  51. __u8 x86; /* CPU family */
  52. __u8 x86_vendor; /* CPU vendor */
  53. __u8 x86_model;
  54. __u8 x86_mask;
  55. #ifdef CONFIG_X86_32
  56. char wp_works_ok; /* It doesn't on 386's */
  57. /* Problems on some 486Dx4's and old 386's: */
  58. char hlt_works_ok;
  59. char hard_math;
  60. char rfu;
  61. char fdiv_bug;
  62. char f00f_bug;
  63. char coma_bug;
  64. char pad0;
  65. #else
  66. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  67. int x86_tlbsize;
  68. __u8 x86_virt_bits;
  69. __u8 x86_phys_bits;
  70. /* CPUID returned core id bits: */
  71. __u8 x86_coreid_bits;
  72. /* Max extended CPUID function supported: */
  73. __u32 extended_cpuid_level;
  74. #endif
  75. /* Maximum supported CPUID level, -1=no CPUID: */
  76. int cpuid_level;
  77. __u32 x86_capability[NCAPINTS];
  78. char x86_vendor_id[16];
  79. char x86_model_id[64];
  80. /* in KB - valid for CPUS which support this call: */
  81. int x86_cache_size;
  82. int x86_cache_alignment; /* In bytes */
  83. int x86_power;
  84. unsigned long loops_per_jiffy;
  85. #ifdef CONFIG_SMP
  86. /* cpus sharing the last level cache: */
  87. cpumask_t llc_shared_map;
  88. #endif
  89. /* cpuid returned max cores value: */
  90. u16 x86_max_cores;
  91. u16 apicid;
  92. u16 x86_clflush_size;
  93. #ifdef CONFIG_SMP
  94. /* number of cores as seen by the OS: */
  95. u16 booted_cores;
  96. /* Physical processor id: */
  97. u16 phys_proc_id;
  98. /* Core id: */
  99. u16 cpu_core_id;
  100. /* Index into per_cpu list: */
  101. u16 cpu_index;
  102. #endif
  103. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  104. #define X86_VENDOR_INTEL 0
  105. #define X86_VENDOR_CYRIX 1
  106. #define X86_VENDOR_AMD 2
  107. #define X86_VENDOR_UMC 3
  108. #define X86_VENDOR_NEXGEN 4
  109. #define X86_VENDOR_CENTAUR 5
  110. #define X86_VENDOR_TRANSMETA 7
  111. #define X86_VENDOR_NSC 8
  112. #define X86_VENDOR_NUM 9
  113. #define X86_VENDOR_UNKNOWN 0xff
  114. /*
  115. * capabilities of CPUs
  116. */
  117. extern struct cpuinfo_x86 boot_cpu_data;
  118. extern struct cpuinfo_x86 new_cpu_data;
  119. extern struct tss_struct doublefault_tss;
  120. extern __u32 cleared_cpu_caps[NCAPINTS];
  121. #ifdef CONFIG_SMP
  122. DECLARE_PER_CPU(struct cpuinfo_x86, cpu_info);
  123. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  124. #define current_cpu_data cpu_data(smp_processor_id())
  125. #else
  126. #define cpu_data(cpu) boot_cpu_data
  127. #define current_cpu_data boot_cpu_data
  128. #endif
  129. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  130. extern void cpu_detect(struct cpuinfo_x86 *c);
  131. extern void identify_cpu(struct cpuinfo_x86 *);
  132. extern void identify_boot_cpu(void);
  133. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  134. extern void print_cpu_info(struct cpuinfo_x86 *);
  135. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  136. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  137. extern unsigned short num_cache_leaves;
  138. #if defined(CONFIG_X86_HT) || defined(CONFIG_X86_64)
  139. extern void detect_ht(struct cpuinfo_x86 *c);
  140. #else
  141. static inline void detect_ht(struct cpuinfo_x86 *c) {}
  142. #endif
  143. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  144. unsigned int *ecx, unsigned int *edx)
  145. {
  146. /* ecx is often an input as well as an output. */
  147. __asm__("cpuid"
  148. : "=a" (*eax),
  149. "=b" (*ebx),
  150. "=c" (*ecx),
  151. "=d" (*edx)
  152. : "0" (*eax), "2" (*ecx));
  153. }
  154. static inline void load_cr3(pgd_t *pgdir)
  155. {
  156. write_cr3(__pa(pgdir));
  157. }
  158. #ifdef CONFIG_X86_32
  159. /* This is the TSS defined by the hardware. */
  160. struct x86_hw_tss {
  161. unsigned short back_link, __blh;
  162. unsigned long sp0;
  163. unsigned short ss0, __ss0h;
  164. unsigned long sp1;
  165. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  166. unsigned short ss1, __ss1h;
  167. unsigned long sp2;
  168. unsigned short ss2, __ss2h;
  169. unsigned long __cr3;
  170. unsigned long ip;
  171. unsigned long flags;
  172. unsigned long ax;
  173. unsigned long cx;
  174. unsigned long dx;
  175. unsigned long bx;
  176. unsigned long sp;
  177. unsigned long bp;
  178. unsigned long si;
  179. unsigned long di;
  180. unsigned short es, __esh;
  181. unsigned short cs, __csh;
  182. unsigned short ss, __ssh;
  183. unsigned short ds, __dsh;
  184. unsigned short fs, __fsh;
  185. unsigned short gs, __gsh;
  186. unsigned short ldt, __ldth;
  187. unsigned short trace;
  188. unsigned short io_bitmap_base;
  189. } __attribute__((packed));
  190. #else
  191. struct x86_hw_tss {
  192. u32 reserved1;
  193. u64 sp0;
  194. u64 sp1;
  195. u64 sp2;
  196. u64 reserved2;
  197. u64 ist[7];
  198. u32 reserved3;
  199. u32 reserved4;
  200. u16 reserved5;
  201. u16 io_bitmap_base;
  202. } __attribute__((packed)) ____cacheline_aligned;
  203. #endif
  204. /*
  205. * IO-bitmap sizes:
  206. */
  207. #define IO_BITMAP_BITS 65536
  208. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  209. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  210. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  211. #define INVALID_IO_BITMAP_OFFSET 0x8000
  212. #define INVALID_IO_BITMAP_OFFSET_LAZY 0x9000
  213. struct tss_struct {
  214. /*
  215. * The hardware state:
  216. */
  217. struct x86_hw_tss x86_tss;
  218. /*
  219. * The extra 1 is there because the CPU will access an
  220. * additional byte beyond the end of the IO permission
  221. * bitmap. The extra byte must be all 1 bits, and must
  222. * be within the limit.
  223. */
  224. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  225. /*
  226. * Cache the current maximum and the last task that used the bitmap:
  227. */
  228. unsigned long io_bitmap_max;
  229. struct thread_struct *io_bitmap_owner;
  230. /*
  231. * Pad the TSS to be cacheline-aligned (size is 0x100):
  232. */
  233. unsigned long __cacheline_filler[35];
  234. /*
  235. * .. and then another 0x100 bytes for the emergency kernel stack:
  236. */
  237. unsigned long stack[64];
  238. } __attribute__((packed));
  239. DECLARE_PER_CPU(struct tss_struct, init_tss);
  240. /*
  241. * Save the original ist values for checking stack pointers during debugging
  242. */
  243. struct orig_ist {
  244. unsigned long ist[7];
  245. };
  246. #define MXCSR_DEFAULT 0x1f80
  247. struct i387_fsave_struct {
  248. u32 cwd;
  249. u32 swd;
  250. u32 twd;
  251. u32 fip;
  252. u32 fcs;
  253. u32 foo;
  254. u32 fos;
  255. /* 8*10 bytes for each FP-reg = 80 bytes: */
  256. u32 st_space[20];
  257. /* Software status information: */
  258. u32 status;
  259. };
  260. struct i387_fxsave_struct {
  261. u16 cwd;
  262. u16 swd;
  263. u16 twd;
  264. u16 fop;
  265. union {
  266. struct {
  267. u64 rip;
  268. u64 rdp;
  269. };
  270. struct {
  271. u32 fip;
  272. u32 fcs;
  273. u32 foo;
  274. u32 fos;
  275. };
  276. };
  277. u32 mxcsr;
  278. u32 mxcsr_mask;
  279. /* 8*16 bytes for each FP-reg = 128 bytes: */
  280. u32 st_space[32];
  281. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  282. u32 xmm_space[64];
  283. u32 padding[24];
  284. } __attribute__((aligned(16)));
  285. struct i387_soft_struct {
  286. u32 cwd;
  287. u32 swd;
  288. u32 twd;
  289. u32 fip;
  290. u32 fcs;
  291. u32 foo;
  292. u32 fos;
  293. /* 8*10 bytes for each FP-reg = 80 bytes: */
  294. u32 st_space[20];
  295. u8 ftop;
  296. u8 changed;
  297. u8 lookahead;
  298. u8 no_update;
  299. u8 rm;
  300. u8 alimit;
  301. struct info *info;
  302. u32 entry_eip;
  303. };
  304. union i387_union {
  305. struct i387_fsave_struct fsave;
  306. struct i387_fxsave_struct fxsave;
  307. struct i387_soft_struct soft;
  308. };
  309. #ifdef CONFIG_X86_32
  310. DECLARE_PER_CPU(u8, cpu_llc_id);
  311. #else
  312. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  313. #endif
  314. extern void print_cpu_info(struct cpuinfo_x86 *);
  315. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  316. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  317. extern unsigned short num_cache_leaves;
  318. struct thread_struct {
  319. /* Cached TLS descriptors: */
  320. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  321. unsigned long sp0;
  322. unsigned long sp;
  323. #ifdef CONFIG_X86_32
  324. unsigned long sysenter_cs;
  325. #else
  326. unsigned long usersp; /* Copy from PDA */
  327. unsigned short es;
  328. unsigned short ds;
  329. unsigned short fsindex;
  330. unsigned short gsindex;
  331. #endif
  332. unsigned long ip;
  333. unsigned long fs;
  334. unsigned long gs;
  335. /* Hardware debugging registers: */
  336. unsigned long debugreg0;
  337. unsigned long debugreg1;
  338. unsigned long debugreg2;
  339. unsigned long debugreg3;
  340. unsigned long debugreg6;
  341. unsigned long debugreg7;
  342. /* Fault info: */
  343. unsigned long cr2;
  344. unsigned long trap_no;
  345. unsigned long error_code;
  346. /* Floating point info: */
  347. union i387_union i387 __attribute__((aligned(16)));;
  348. #ifdef CONFIG_X86_32
  349. /* Virtual 86 mode info */
  350. struct vm86_struct __user *vm86_info;
  351. unsigned long screen_bitmap;
  352. unsigned long v86flags;
  353. unsigned long v86mask;
  354. unsigned long saved_sp0;
  355. unsigned int saved_fs;
  356. unsigned int saved_gs;
  357. #endif
  358. /* IO permissions: */
  359. unsigned long *io_bitmap_ptr;
  360. unsigned long iopl;
  361. /* Max allowed port in the bitmap, in bytes: */
  362. unsigned io_bitmap_max;
  363. /* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
  364. unsigned long debugctlmsr;
  365. /* Debug Store - if not 0 points to a DS Save Area configuration;
  366. * goes into MSR_IA32_DS_AREA */
  367. unsigned long ds_area_msr;
  368. };
  369. static inline unsigned long native_get_debugreg(int regno)
  370. {
  371. unsigned long val = 0; /* Damn you, gcc! */
  372. switch (regno) {
  373. case 0:
  374. asm("mov %%db0, %0" :"=r" (val)); break;
  375. case 1:
  376. asm("mov %%db1, %0" :"=r" (val)); break;
  377. case 2:
  378. asm("mov %%db2, %0" :"=r" (val)); break;
  379. case 3:
  380. asm("mov %%db3, %0" :"=r" (val)); break;
  381. case 6:
  382. asm("mov %%db6, %0" :"=r" (val)); break;
  383. case 7:
  384. asm("mov %%db7, %0" :"=r" (val)); break;
  385. default:
  386. BUG();
  387. }
  388. return val;
  389. }
  390. static inline void native_set_debugreg(int regno, unsigned long value)
  391. {
  392. switch (regno) {
  393. case 0:
  394. asm("mov %0, %%db0" ::"r" (value));
  395. break;
  396. case 1:
  397. asm("mov %0, %%db1" ::"r" (value));
  398. break;
  399. case 2:
  400. asm("mov %0, %%db2" ::"r" (value));
  401. break;
  402. case 3:
  403. asm("mov %0, %%db3" ::"r" (value));
  404. break;
  405. case 6:
  406. asm("mov %0, %%db6" ::"r" (value));
  407. break;
  408. case 7:
  409. asm("mov %0, %%db7" ::"r" (value));
  410. break;
  411. default:
  412. BUG();
  413. }
  414. }
  415. /*
  416. * Set IOPL bits in EFLAGS from given mask
  417. */
  418. static inline void native_set_iopl_mask(unsigned mask)
  419. {
  420. #ifdef CONFIG_X86_32
  421. unsigned int reg;
  422. __asm__ __volatile__ ("pushfl;"
  423. "popl %0;"
  424. "andl %1, %0;"
  425. "orl %2, %0;"
  426. "pushl %0;"
  427. "popfl"
  428. : "=&r" (reg)
  429. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  430. #endif
  431. }
  432. static inline void
  433. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  434. {
  435. tss->x86_tss.sp0 = thread->sp0;
  436. #ifdef CONFIG_X86_32
  437. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  438. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  439. tss->x86_tss.ss1 = thread->sysenter_cs;
  440. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  441. }
  442. #endif
  443. }
  444. static inline void native_swapgs(void)
  445. {
  446. #ifdef CONFIG_X86_64
  447. asm volatile("swapgs" ::: "memory");
  448. #endif
  449. }
  450. #ifdef CONFIG_PARAVIRT
  451. #include <asm/paravirt.h>
  452. #else
  453. #define __cpuid native_cpuid
  454. #define paravirt_enabled() 0
  455. /*
  456. * These special macros can be used to get or set a debugging register
  457. */
  458. #define get_debugreg(var, register) \
  459. (var) = native_get_debugreg(register)
  460. #define set_debugreg(value, register) \
  461. native_set_debugreg(register, value)
  462. static inline void
  463. load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  464. {
  465. native_load_sp0(tss, thread);
  466. }
  467. #define set_iopl_mask native_set_iopl_mask
  468. #define SWAPGS swapgs
  469. #endif /* CONFIG_PARAVIRT */
  470. /*
  471. * Save the cr4 feature set we're using (ie
  472. * Pentium 4MB enable and PPro Global page
  473. * enable), so that any CPU's that boot up
  474. * after us can get the correct flags.
  475. */
  476. extern unsigned long mmu_cr4_features;
  477. static inline void set_in_cr4(unsigned long mask)
  478. {
  479. unsigned cr4;
  480. mmu_cr4_features |= mask;
  481. cr4 = read_cr4();
  482. cr4 |= mask;
  483. write_cr4(cr4);
  484. }
  485. static inline void clear_in_cr4(unsigned long mask)
  486. {
  487. unsigned cr4;
  488. mmu_cr4_features &= ~mask;
  489. cr4 = read_cr4();
  490. cr4 &= ~mask;
  491. write_cr4(cr4);
  492. }
  493. struct microcode_header {
  494. unsigned int hdrver;
  495. unsigned int rev;
  496. unsigned int date;
  497. unsigned int sig;
  498. unsigned int cksum;
  499. unsigned int ldrver;
  500. unsigned int pf;
  501. unsigned int datasize;
  502. unsigned int totalsize;
  503. unsigned int reserved[3];
  504. };
  505. struct microcode {
  506. struct microcode_header hdr;
  507. unsigned int bits[0];
  508. };
  509. typedef struct microcode microcode_t;
  510. typedef struct microcode_header microcode_header_t;
  511. /* microcode format is extended from prescott processors */
  512. struct extended_signature {
  513. unsigned int sig;
  514. unsigned int pf;
  515. unsigned int cksum;
  516. };
  517. struct extended_sigtable {
  518. unsigned int count;
  519. unsigned int cksum;
  520. unsigned int reserved[3];
  521. struct extended_signature sigs[0];
  522. };
  523. typedef struct {
  524. unsigned long seg;
  525. } mm_segment_t;
  526. /*
  527. * create a kernel thread without removing it from tasklists
  528. */
  529. extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  530. /* Free all resources held by a thread. */
  531. extern void release_thread(struct task_struct *);
  532. /* Prepare to copy thread state - unlazy all lazy state */
  533. extern void prepare_to_copy(struct task_struct *tsk);
  534. unsigned long get_wchan(struct task_struct *p);
  535. /*
  536. * Generic CPUID function
  537. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  538. * resulting in stale register contents being returned.
  539. */
  540. static inline void cpuid(unsigned int op,
  541. unsigned int *eax, unsigned int *ebx,
  542. unsigned int *ecx, unsigned int *edx)
  543. {
  544. *eax = op;
  545. *ecx = 0;
  546. __cpuid(eax, ebx, ecx, edx);
  547. }
  548. /* Some CPUID calls want 'count' to be placed in ecx */
  549. static inline void cpuid_count(unsigned int op, int count,
  550. unsigned int *eax, unsigned int *ebx,
  551. unsigned int *ecx, unsigned int *edx)
  552. {
  553. *eax = op;
  554. *ecx = count;
  555. __cpuid(eax, ebx, ecx, edx);
  556. }
  557. /*
  558. * CPUID functions returning a single datum
  559. */
  560. static inline unsigned int cpuid_eax(unsigned int op)
  561. {
  562. unsigned int eax, ebx, ecx, edx;
  563. cpuid(op, &eax, &ebx, &ecx, &edx);
  564. return eax;
  565. }
  566. static inline unsigned int cpuid_ebx(unsigned int op)
  567. {
  568. unsigned int eax, ebx, ecx, edx;
  569. cpuid(op, &eax, &ebx, &ecx, &edx);
  570. return ebx;
  571. }
  572. static inline unsigned int cpuid_ecx(unsigned int op)
  573. {
  574. unsigned int eax, ebx, ecx, edx;
  575. cpuid(op, &eax, &ebx, &ecx, &edx);
  576. return ecx;
  577. }
  578. static inline unsigned int cpuid_edx(unsigned int op)
  579. {
  580. unsigned int eax, ebx, ecx, edx;
  581. cpuid(op, &eax, &ebx, &ecx, &edx);
  582. return edx;
  583. }
  584. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  585. static inline void rep_nop(void)
  586. {
  587. __asm__ __volatile__("rep; nop" ::: "memory");
  588. }
  589. static inline void cpu_relax(void)
  590. {
  591. rep_nop();
  592. }
  593. /* Stop speculative execution: */
  594. static inline void sync_core(void)
  595. {
  596. int tmp;
  597. asm volatile("cpuid" : "=a" (tmp) : "0" (1)
  598. : "ebx", "ecx", "edx", "memory");
  599. }
  600. static inline void
  601. __monitor(const void *eax, unsigned long ecx, unsigned long edx)
  602. {
  603. /* "monitor %eax, %ecx, %edx;" */
  604. asm volatile(
  605. ".byte 0x0f, 0x01, 0xc8;"
  606. :: "a" (eax), "c" (ecx), "d"(edx));
  607. }
  608. static inline void __mwait(unsigned long eax, unsigned long ecx)
  609. {
  610. /* "mwait %eax, %ecx;" */
  611. asm volatile(
  612. ".byte 0x0f, 0x01, 0xc9;"
  613. :: "a" (eax), "c" (ecx));
  614. }
  615. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  616. {
  617. /* "mwait %eax, %ecx;" */
  618. asm volatile(
  619. "sti; .byte 0x0f, 0x01, 0xc9;"
  620. :: "a" (eax), "c" (ecx));
  621. }
  622. extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
  623. extern int force_mwait;
  624. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  625. extern unsigned long boot_option_idle_override;
  626. extern void enable_sep_cpu(void);
  627. extern int sysenter_setup(void);
  628. /* Defined in head.S */
  629. extern struct desc_ptr early_gdt_descr;
  630. extern void cpu_set_gdt(int);
  631. extern void switch_to_new_gdt(void);
  632. extern void cpu_init(void);
  633. extern void init_gdt(int cpu);
  634. /*
  635. * from system description table in BIOS. Mostly for MCA use, but
  636. * others may find it useful:
  637. */
  638. extern unsigned int machine_id;
  639. extern unsigned int machine_submodel_id;
  640. extern unsigned int BIOS_revision;
  641. /* Boot loader type from the setup header: */
  642. extern int bootloader_type;
  643. extern char ignore_fpu_irq;
  644. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  645. #define ARCH_HAS_PREFETCHW
  646. #define ARCH_HAS_SPINLOCK_PREFETCH
  647. #ifdef CONFIG_X86_32
  648. # define BASE_PREFETCH ASM_NOP4
  649. # define ARCH_HAS_PREFETCH
  650. #else
  651. # define BASE_PREFETCH "prefetcht0 (%1)"
  652. #endif
  653. /*
  654. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  655. *
  656. * It's not worth to care about 3dnow prefetches for the K6
  657. * because they are microcoded there and very slow.
  658. */
  659. static inline void prefetch(const void *x)
  660. {
  661. alternative_input(BASE_PREFETCH,
  662. "prefetchnta (%1)",
  663. X86_FEATURE_XMM,
  664. "r" (x));
  665. }
  666. /*
  667. * 3dnow prefetch to get an exclusive cache line.
  668. * Useful for spinlocks to avoid one state transition in the
  669. * cache coherency protocol:
  670. */
  671. static inline void prefetchw(const void *x)
  672. {
  673. alternative_input(BASE_PREFETCH,
  674. "prefetchw (%1)",
  675. X86_FEATURE_3DNOW,
  676. "r" (x));
  677. }
  678. static inline void spin_lock_prefetch(const void *x)
  679. {
  680. prefetchw(x);
  681. }
  682. #ifdef CONFIG_X86_32
  683. /*
  684. * User space process size: 3GB (default).
  685. */
  686. #define TASK_SIZE PAGE_OFFSET
  687. #define STACK_TOP TASK_SIZE
  688. #define STACK_TOP_MAX STACK_TOP
  689. #define INIT_THREAD { \
  690. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  691. .vm86_info = NULL, \
  692. .sysenter_cs = __KERNEL_CS, \
  693. .io_bitmap_ptr = NULL, \
  694. .fs = __KERNEL_PERCPU, \
  695. }
  696. /*
  697. * Note that the .io_bitmap member must be extra-big. This is because
  698. * the CPU will access an additional byte beyond the end of the IO
  699. * permission bitmap. The extra byte must be all 1 bits, and must
  700. * be within the limit.
  701. */
  702. #define INIT_TSS { \
  703. .x86_tss = { \
  704. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  705. .ss0 = __KERNEL_DS, \
  706. .ss1 = __KERNEL_CS, \
  707. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  708. }, \
  709. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  710. }
  711. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  712. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  713. #define KSTK_TOP(info) \
  714. ({ \
  715. unsigned long *__ptr = (unsigned long *)(info); \
  716. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  717. })
  718. /*
  719. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  720. * This is necessary to guarantee that the entire "struct pt_regs"
  721. * is accessable even if the CPU haven't stored the SS/ESP registers
  722. * on the stack (interrupt gate does not save these registers
  723. * when switching to the same priv ring).
  724. * Therefore beware: accessing the ss/esp fields of the
  725. * "struct pt_regs" is possible, but they may contain the
  726. * completely wrong values.
  727. */
  728. #define task_pt_regs(task) \
  729. ({ \
  730. struct pt_regs *__regs__; \
  731. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  732. __regs__ - 1; \
  733. })
  734. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  735. #else
  736. /*
  737. * User space process size. 47bits minus one guard page.
  738. */
  739. #define TASK_SIZE64 (0x800000000000UL - 4096)
  740. /* This decides where the kernel will search for a free chunk of vm
  741. * space during mmap's.
  742. */
  743. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  744. 0xc0000000 : 0xFFFFe000)
  745. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
  746. IA32_PAGE_OFFSET : TASK_SIZE64)
  747. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
  748. IA32_PAGE_OFFSET : TASK_SIZE64)
  749. #define STACK_TOP TASK_SIZE
  750. #define STACK_TOP_MAX TASK_SIZE64
  751. #define INIT_THREAD { \
  752. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  753. }
  754. #define INIT_TSS { \
  755. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  756. }
  757. /*
  758. * Return saved PC of a blocked thread.
  759. * What is this good for? it will be always the scheduler or ret_from_fork.
  760. */
  761. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  762. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  763. #define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
  764. #endif /* CONFIG_X86_64 */
  765. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  766. unsigned long new_sp);
  767. /*
  768. * This decides where the kernel will search for a free chunk of vm
  769. * space during mmap's.
  770. */
  771. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  772. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  773. #endif