bfin_dma_5xx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * File: arch/blackfin/kernel/bfin_dma_5xx.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/errno.h>
  30. #include <linux/module.h>
  31. #include <linux/sched.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/kernel.h>
  34. #include <linux/param.h>
  35. #include <asm/blackfin.h>
  36. #include <asm/dma.h>
  37. #include <asm/cacheflush.h>
  38. /* Remove unused code not exported by symbol or internally called */
  39. #define REMOVE_DEAD_CODE
  40. /**************************************************************************
  41. * Global Variables
  42. ***************************************************************************/
  43. static struct dma_channel dma_ch[MAX_BLACKFIN_DMA_CHANNEL];
  44. /*------------------------------------------------------------------------------
  45. * Set the Buffer Clear bit in the Configuration register of specific DMA
  46. * channel. This will stop the descriptor based DMA operation.
  47. *-----------------------------------------------------------------------------*/
  48. static void clear_dma_buffer(unsigned int channel)
  49. {
  50. dma_ch[channel].regs->cfg |= RESTART;
  51. SSYNC();
  52. dma_ch[channel].regs->cfg &= ~RESTART;
  53. SSYNC();
  54. }
  55. static int __init blackfin_dma_init(void)
  56. {
  57. int i;
  58. printk(KERN_INFO "Blackfin DMA Controller\n");
  59. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++) {
  60. dma_ch[i].chan_status = DMA_CHANNEL_FREE;
  61. dma_ch[i].regs = base_addr[i];
  62. mutex_init(&(dma_ch[i].dmalock));
  63. }
  64. /* Mark MEMDMA Channel 0 as requested since we're using it internally */
  65. dma_ch[CH_MEM_STREAM0_DEST].chan_status = DMA_CHANNEL_REQUESTED;
  66. dma_ch[CH_MEM_STREAM0_SRC].chan_status = DMA_CHANNEL_REQUESTED;
  67. #if defined(CONFIG_DEB_DMA_URGENT)
  68. bfin_write_EBIU_DDRQUE(bfin_read_EBIU_DDRQUE()
  69. | DEB1_URGENT | DEB2_URGENT | DEB3_URGENT);
  70. #endif
  71. return 0;
  72. }
  73. arch_initcall(blackfin_dma_init);
  74. /*------------------------------------------------------------------------------
  75. * Request the specific DMA channel from the system.
  76. *-----------------------------------------------------------------------------*/
  77. int request_dma(unsigned int channel, char *device_id)
  78. {
  79. pr_debug("request_dma() : BEGIN \n");
  80. mutex_lock(&(dma_ch[channel].dmalock));
  81. if ((dma_ch[channel].chan_status == DMA_CHANNEL_REQUESTED)
  82. || (dma_ch[channel].chan_status == DMA_CHANNEL_ENABLED)) {
  83. mutex_unlock(&(dma_ch[channel].dmalock));
  84. pr_debug("DMA CHANNEL IN USE \n");
  85. return -EBUSY;
  86. } else {
  87. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  88. pr_debug("DMA CHANNEL IS ALLOCATED \n");
  89. }
  90. mutex_unlock(&(dma_ch[channel].dmalock));
  91. #ifdef CONFIG_BF54x
  92. if (channel >= CH_UART2_RX && channel <= CH_UART3_TX) {
  93. if (strncmp(device_id, "BFIN_UART", 9) == 0)
  94. dma_ch[channel].regs->peripheral_map |=
  95. (channel - CH_UART2_RX + 0xC);
  96. else
  97. dma_ch[channel].regs->peripheral_map |=
  98. (channel - CH_UART2_RX + 0x6);
  99. }
  100. #endif
  101. dma_ch[channel].device_id = device_id;
  102. dma_ch[channel].irq_callback = NULL;
  103. /* This is to be enabled by putting a restriction -
  104. * you have to request DMA, before doing any operations on
  105. * descriptor/channel
  106. */
  107. pr_debug("request_dma() : END \n");
  108. return channel;
  109. }
  110. EXPORT_SYMBOL(request_dma);
  111. int set_dma_callback(unsigned int channel, dma_interrupt_t callback, void *data)
  112. {
  113. int ret_irq = 0;
  114. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  115. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  116. if (callback != NULL) {
  117. int ret_val;
  118. ret_irq = channel2irq(channel);
  119. dma_ch[channel].data = data;
  120. ret_val =
  121. request_irq(ret_irq, (void *)callback, IRQF_DISABLED,
  122. dma_ch[channel].device_id, data);
  123. if (ret_val) {
  124. printk(KERN_NOTICE
  125. "Request irq in DMA engine failed.\n");
  126. return -EPERM;
  127. }
  128. dma_ch[channel].irq_callback = callback;
  129. }
  130. return 0;
  131. }
  132. EXPORT_SYMBOL(set_dma_callback);
  133. void free_dma(unsigned int channel)
  134. {
  135. int ret_irq;
  136. pr_debug("freedma() : BEGIN \n");
  137. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  138. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  139. /* Halt the DMA */
  140. disable_dma(channel);
  141. clear_dma_buffer(channel);
  142. if (dma_ch[channel].irq_callback != NULL) {
  143. ret_irq = channel2irq(channel);
  144. free_irq(ret_irq, dma_ch[channel].data);
  145. }
  146. /* Clear the DMA Variable in the Channel */
  147. mutex_lock(&(dma_ch[channel].dmalock));
  148. dma_ch[channel].chan_status = DMA_CHANNEL_FREE;
  149. mutex_unlock(&(dma_ch[channel].dmalock));
  150. pr_debug("freedma() : END \n");
  151. }
  152. EXPORT_SYMBOL(free_dma);
  153. void dma_enable_irq(unsigned int channel)
  154. {
  155. int ret_irq;
  156. pr_debug("dma_enable_irq() : BEGIN \n");
  157. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  158. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  159. ret_irq = channel2irq(channel);
  160. enable_irq(ret_irq);
  161. }
  162. EXPORT_SYMBOL(dma_enable_irq);
  163. void dma_disable_irq(unsigned int channel)
  164. {
  165. int ret_irq;
  166. pr_debug("dma_disable_irq() : BEGIN \n");
  167. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  168. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  169. ret_irq = channel2irq(channel);
  170. disable_irq(ret_irq);
  171. }
  172. EXPORT_SYMBOL(dma_disable_irq);
  173. int dma_channel_active(unsigned int channel)
  174. {
  175. if (dma_ch[channel].chan_status == DMA_CHANNEL_FREE) {
  176. return 0;
  177. } else {
  178. return 1;
  179. }
  180. }
  181. EXPORT_SYMBOL(dma_channel_active);
  182. /*------------------------------------------------------------------------------
  183. * stop the specific DMA channel.
  184. *-----------------------------------------------------------------------------*/
  185. void disable_dma(unsigned int channel)
  186. {
  187. pr_debug("stop_dma() : BEGIN \n");
  188. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  189. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  190. dma_ch[channel].regs->cfg &= ~DMAEN; /* Clean the enable bit */
  191. SSYNC();
  192. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  193. /* Needs to be enabled Later */
  194. pr_debug("stop_dma() : END \n");
  195. return;
  196. }
  197. EXPORT_SYMBOL(disable_dma);
  198. void enable_dma(unsigned int channel)
  199. {
  200. pr_debug("enable_dma() : BEGIN \n");
  201. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  202. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  203. dma_ch[channel].chan_status = DMA_CHANNEL_ENABLED;
  204. dma_ch[channel].regs->curr_x_count = 0;
  205. dma_ch[channel].regs->curr_y_count = 0;
  206. dma_ch[channel].regs->cfg |= DMAEN; /* Set the enable bit */
  207. SSYNC();
  208. pr_debug("enable_dma() : END \n");
  209. return;
  210. }
  211. EXPORT_SYMBOL(enable_dma);
  212. /*------------------------------------------------------------------------------
  213. * Set the Start Address register for the specific DMA channel
  214. * This function can be used for register based DMA,
  215. * to setup the start address
  216. * addr: Starting address of the DMA Data to be transferred.
  217. *-----------------------------------------------------------------------------*/
  218. void set_dma_start_addr(unsigned int channel, unsigned long addr)
  219. {
  220. pr_debug("set_dma_start_addr() : BEGIN \n");
  221. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  222. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  223. dma_ch[channel].regs->start_addr = addr;
  224. SSYNC();
  225. pr_debug("set_dma_start_addr() : END\n");
  226. }
  227. EXPORT_SYMBOL(set_dma_start_addr);
  228. void set_dma_next_desc_addr(unsigned int channel, unsigned long addr)
  229. {
  230. pr_debug("set_dma_next_desc_addr() : BEGIN \n");
  231. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  232. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  233. dma_ch[channel].regs->next_desc_ptr = addr;
  234. SSYNC();
  235. pr_debug("set_dma_next_desc_addr() : END\n");
  236. }
  237. EXPORT_SYMBOL(set_dma_next_desc_addr);
  238. void set_dma_curr_desc_addr(unsigned int channel, unsigned long addr)
  239. {
  240. pr_debug("set_dma_curr_desc_addr() : BEGIN \n");
  241. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  242. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  243. dma_ch[channel].regs->curr_desc_ptr = addr;
  244. SSYNC();
  245. pr_debug("set_dma_curr_desc_addr() : END\n");
  246. }
  247. EXPORT_SYMBOL(set_dma_curr_desc_addr);
  248. void set_dma_x_count(unsigned int channel, unsigned short x_count)
  249. {
  250. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  251. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  252. dma_ch[channel].regs->x_count = x_count;
  253. SSYNC();
  254. }
  255. EXPORT_SYMBOL(set_dma_x_count);
  256. void set_dma_y_count(unsigned int channel, unsigned short y_count)
  257. {
  258. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  259. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  260. dma_ch[channel].regs->y_count = y_count;
  261. SSYNC();
  262. }
  263. EXPORT_SYMBOL(set_dma_y_count);
  264. void set_dma_x_modify(unsigned int channel, short x_modify)
  265. {
  266. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  267. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  268. dma_ch[channel].regs->x_modify = x_modify;
  269. SSYNC();
  270. }
  271. EXPORT_SYMBOL(set_dma_x_modify);
  272. void set_dma_y_modify(unsigned int channel, short y_modify)
  273. {
  274. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  275. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  276. dma_ch[channel].regs->y_modify = y_modify;
  277. SSYNC();
  278. }
  279. EXPORT_SYMBOL(set_dma_y_modify);
  280. void set_dma_config(unsigned int channel, unsigned short config)
  281. {
  282. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  283. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  284. dma_ch[channel].regs->cfg = config;
  285. SSYNC();
  286. }
  287. EXPORT_SYMBOL(set_dma_config);
  288. unsigned short
  289. set_bfin_dma_config(char direction, char flow_mode,
  290. char intr_mode, char dma_mode, char width, char syncmode)
  291. {
  292. unsigned short config;
  293. config =
  294. ((direction << 1) | (width << 2) | (dma_mode << 4) |
  295. (intr_mode << 6) | (flow_mode << 12) | (syncmode << 5));
  296. return config;
  297. }
  298. EXPORT_SYMBOL(set_bfin_dma_config);
  299. void set_dma_sg(unsigned int channel, struct dmasg *sg, int nr_sg)
  300. {
  301. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  302. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  303. dma_ch[channel].regs->cfg |= ((nr_sg & 0x0F) << 8);
  304. dma_ch[channel].regs->next_desc_ptr = (unsigned int)sg;
  305. SSYNC();
  306. }
  307. EXPORT_SYMBOL(set_dma_sg);
  308. void set_dma_curr_addr(unsigned int channel, unsigned long addr)
  309. {
  310. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  311. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  312. dma_ch[channel].regs->curr_addr_ptr = addr;
  313. SSYNC();
  314. }
  315. EXPORT_SYMBOL(set_dma_curr_addr);
  316. /*------------------------------------------------------------------------------
  317. * Get the DMA status of a specific DMA channel from the system.
  318. *-----------------------------------------------------------------------------*/
  319. unsigned short get_dma_curr_irqstat(unsigned int channel)
  320. {
  321. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  322. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  323. return dma_ch[channel].regs->irq_status;
  324. }
  325. EXPORT_SYMBOL(get_dma_curr_irqstat);
  326. /*------------------------------------------------------------------------------
  327. * Clear the DMA_DONE bit in DMA status. Stop the DMA completion interrupt.
  328. *-----------------------------------------------------------------------------*/
  329. void clear_dma_irqstat(unsigned int channel)
  330. {
  331. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  332. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  333. dma_ch[channel].regs->irq_status |= 3;
  334. }
  335. EXPORT_SYMBOL(clear_dma_irqstat);
  336. /*------------------------------------------------------------------------------
  337. * Get current DMA xcount of a specific DMA channel from the system.
  338. *-----------------------------------------------------------------------------*/
  339. unsigned short get_dma_curr_xcount(unsigned int channel)
  340. {
  341. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  342. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  343. return dma_ch[channel].regs->curr_x_count;
  344. }
  345. EXPORT_SYMBOL(get_dma_curr_xcount);
  346. /*------------------------------------------------------------------------------
  347. * Get current DMA ycount of a specific DMA channel from the system.
  348. *-----------------------------------------------------------------------------*/
  349. unsigned short get_dma_curr_ycount(unsigned int channel)
  350. {
  351. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  352. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  353. return dma_ch[channel].regs->curr_y_count;
  354. }
  355. EXPORT_SYMBOL(get_dma_curr_ycount);
  356. unsigned long get_dma_next_desc_ptr(unsigned int channel)
  357. {
  358. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  359. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  360. return dma_ch[channel].regs->next_desc_ptr;
  361. }
  362. EXPORT_SYMBOL(get_dma_next_desc_ptr);
  363. unsigned long get_dma_curr_desc_ptr(unsigned int channel)
  364. {
  365. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  366. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  367. return dma_ch[channel].regs->curr_desc_ptr;
  368. }
  369. EXPORT_SYMBOL(get_dma_curr_desc_ptr);
  370. unsigned long get_dma_curr_addr(unsigned int channel)
  371. {
  372. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  373. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  374. return dma_ch[channel].regs->curr_addr_ptr;
  375. }
  376. EXPORT_SYMBOL(get_dma_curr_addr);
  377. static void *__dma_memcpy(void *dest, const void *src, size_t size)
  378. {
  379. int direction; /* 1 - address decrease, 0 - address increase */
  380. int flag_align; /* 1 - address aligned, 0 - address unaligned */
  381. int flag_2D; /* 1 - 2D DMA needed, 0 - 1D DMA needed */
  382. unsigned long flags;
  383. if (size <= 0)
  384. return NULL;
  385. local_irq_save(flags);
  386. if ((unsigned long)src < memory_end)
  387. blackfin_dcache_flush_range((unsigned int)src,
  388. (unsigned int)(src + size));
  389. if ((unsigned long)dest < memory_end)
  390. blackfin_dcache_invalidate_range((unsigned int)dest,
  391. (unsigned int)(dest + size));
  392. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  393. if ((unsigned long)src < (unsigned long)dest)
  394. direction = 1;
  395. else
  396. direction = 0;
  397. if ((((unsigned long)dest % 2) == 0) && (((unsigned long)src % 2) == 0)
  398. && ((size % 2) == 0))
  399. flag_align = 1;
  400. else
  401. flag_align = 0;
  402. if (size > 0x10000) /* size > 64K */
  403. flag_2D = 1;
  404. else
  405. flag_2D = 0;
  406. /* Setup destination and source start address */
  407. if (direction) {
  408. if (flag_align) {
  409. bfin_write_MDMA_D0_START_ADDR(dest + size - 2);
  410. bfin_write_MDMA_S0_START_ADDR(src + size - 2);
  411. } else {
  412. bfin_write_MDMA_D0_START_ADDR(dest + size - 1);
  413. bfin_write_MDMA_S0_START_ADDR(src + size - 1);
  414. }
  415. } else {
  416. bfin_write_MDMA_D0_START_ADDR(dest);
  417. bfin_write_MDMA_S0_START_ADDR(src);
  418. }
  419. /* Setup destination and source xcount */
  420. if (flag_2D) {
  421. if (flag_align) {
  422. bfin_write_MDMA_D0_X_COUNT(1024 / 2);
  423. bfin_write_MDMA_S0_X_COUNT(1024 / 2);
  424. } else {
  425. bfin_write_MDMA_D0_X_COUNT(1024);
  426. bfin_write_MDMA_S0_X_COUNT(1024);
  427. }
  428. bfin_write_MDMA_D0_Y_COUNT(size >> 10);
  429. bfin_write_MDMA_S0_Y_COUNT(size >> 10);
  430. } else {
  431. if (flag_align) {
  432. bfin_write_MDMA_D0_X_COUNT(size / 2);
  433. bfin_write_MDMA_S0_X_COUNT(size / 2);
  434. } else {
  435. bfin_write_MDMA_D0_X_COUNT(size);
  436. bfin_write_MDMA_S0_X_COUNT(size);
  437. }
  438. }
  439. /* Setup destination and source xmodify and ymodify */
  440. if (direction) {
  441. if (flag_align) {
  442. bfin_write_MDMA_D0_X_MODIFY(-2);
  443. bfin_write_MDMA_S0_X_MODIFY(-2);
  444. if (flag_2D) {
  445. bfin_write_MDMA_D0_Y_MODIFY(-2);
  446. bfin_write_MDMA_S0_Y_MODIFY(-2);
  447. }
  448. } else {
  449. bfin_write_MDMA_D0_X_MODIFY(-1);
  450. bfin_write_MDMA_S0_X_MODIFY(-1);
  451. if (flag_2D) {
  452. bfin_write_MDMA_D0_Y_MODIFY(-1);
  453. bfin_write_MDMA_S0_Y_MODIFY(-1);
  454. }
  455. }
  456. } else {
  457. if (flag_align) {
  458. bfin_write_MDMA_D0_X_MODIFY(2);
  459. bfin_write_MDMA_S0_X_MODIFY(2);
  460. if (flag_2D) {
  461. bfin_write_MDMA_D0_Y_MODIFY(2);
  462. bfin_write_MDMA_S0_Y_MODIFY(2);
  463. }
  464. } else {
  465. bfin_write_MDMA_D0_X_MODIFY(1);
  466. bfin_write_MDMA_S0_X_MODIFY(1);
  467. if (flag_2D) {
  468. bfin_write_MDMA_D0_Y_MODIFY(1);
  469. bfin_write_MDMA_S0_Y_MODIFY(1);
  470. }
  471. }
  472. }
  473. /* Enable source DMA */
  474. if (flag_2D) {
  475. if (flag_align) {
  476. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D | WDSIZE_16);
  477. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D | WDSIZE_16);
  478. } else {
  479. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D);
  480. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D);
  481. }
  482. } else {
  483. if (flag_align) {
  484. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  485. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  486. } else {
  487. bfin_write_MDMA_S0_CONFIG(DMAEN);
  488. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN);
  489. }
  490. }
  491. SSYNC();
  492. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE))
  493. ;
  494. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() |
  495. (DMA_DONE | DMA_ERR));
  496. bfin_write_MDMA_S0_CONFIG(0);
  497. bfin_write_MDMA_D0_CONFIG(0);
  498. local_irq_restore(flags);
  499. return dest;
  500. }
  501. void *dma_memcpy(void *dest, const void *src, size_t size)
  502. {
  503. size_t bulk;
  504. size_t rest;
  505. void * addr;
  506. bulk = (size >> 16) << 16;
  507. rest = size - bulk;
  508. if (bulk)
  509. __dma_memcpy(dest, src, bulk);
  510. addr = __dma_memcpy(dest+bulk, src+bulk, rest);
  511. return addr;
  512. }
  513. EXPORT_SYMBOL(dma_memcpy);
  514. void *safe_dma_memcpy(void *dest, const void *src, size_t size)
  515. {
  516. void *addr;
  517. addr = dma_memcpy(dest, src, size);
  518. return addr;
  519. }
  520. EXPORT_SYMBOL(safe_dma_memcpy);
  521. void dma_outsb(unsigned long addr, const void *buf, unsigned short len)
  522. {
  523. unsigned long flags;
  524. local_irq_save(flags);
  525. blackfin_dcache_flush_range((unsigned int)buf,
  526. (unsigned int)(buf) + len);
  527. bfin_write_MDMA_D0_START_ADDR(addr);
  528. bfin_write_MDMA_D0_X_COUNT(len);
  529. bfin_write_MDMA_D0_X_MODIFY(0);
  530. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  531. bfin_write_MDMA_S0_START_ADDR(buf);
  532. bfin_write_MDMA_S0_X_COUNT(len);
  533. bfin_write_MDMA_S0_X_MODIFY(1);
  534. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  535. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  536. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  537. SSYNC();
  538. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  539. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  540. bfin_write_MDMA_S0_CONFIG(0);
  541. bfin_write_MDMA_D0_CONFIG(0);
  542. local_irq_restore(flags);
  543. }
  544. EXPORT_SYMBOL(dma_outsb);
  545. void dma_insb(unsigned long addr, void *buf, unsigned short len)
  546. {
  547. unsigned long flags;
  548. blackfin_dcache_invalidate_range((unsigned int)buf,
  549. (unsigned int)(buf) + len);
  550. local_irq_save(flags);
  551. bfin_write_MDMA_D0_START_ADDR(buf);
  552. bfin_write_MDMA_D0_X_COUNT(len);
  553. bfin_write_MDMA_D0_X_MODIFY(1);
  554. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  555. bfin_write_MDMA_S0_START_ADDR(addr);
  556. bfin_write_MDMA_S0_X_COUNT(len);
  557. bfin_write_MDMA_S0_X_MODIFY(0);
  558. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  559. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  560. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  561. SSYNC();
  562. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  563. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  564. bfin_write_MDMA_S0_CONFIG(0);
  565. bfin_write_MDMA_D0_CONFIG(0);
  566. local_irq_restore(flags);
  567. }
  568. EXPORT_SYMBOL(dma_insb);
  569. void dma_outsw(unsigned long addr, const void *buf, unsigned short len)
  570. {
  571. unsigned long flags;
  572. local_irq_save(flags);
  573. blackfin_dcache_flush_range((unsigned int)buf,
  574. (unsigned int)(buf) + len * sizeof(short));
  575. bfin_write_MDMA_D0_START_ADDR(addr);
  576. bfin_write_MDMA_D0_X_COUNT(len);
  577. bfin_write_MDMA_D0_X_MODIFY(0);
  578. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  579. bfin_write_MDMA_S0_START_ADDR(buf);
  580. bfin_write_MDMA_S0_X_COUNT(len);
  581. bfin_write_MDMA_S0_X_MODIFY(2);
  582. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  583. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  584. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  585. SSYNC();
  586. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  587. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  588. bfin_write_MDMA_S0_CONFIG(0);
  589. bfin_write_MDMA_D0_CONFIG(0);
  590. local_irq_restore(flags);
  591. }
  592. EXPORT_SYMBOL(dma_outsw);
  593. void dma_insw(unsigned long addr, void *buf, unsigned short len)
  594. {
  595. unsigned long flags;
  596. blackfin_dcache_invalidate_range((unsigned int)buf,
  597. (unsigned int)(buf) + len * sizeof(short));
  598. local_irq_save(flags);
  599. bfin_write_MDMA_D0_START_ADDR(buf);
  600. bfin_write_MDMA_D0_X_COUNT(len);
  601. bfin_write_MDMA_D0_X_MODIFY(2);
  602. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  603. bfin_write_MDMA_S0_START_ADDR(addr);
  604. bfin_write_MDMA_S0_X_COUNT(len);
  605. bfin_write_MDMA_S0_X_MODIFY(0);
  606. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  607. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  608. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  609. SSYNC();
  610. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  611. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  612. bfin_write_MDMA_S0_CONFIG(0);
  613. bfin_write_MDMA_D0_CONFIG(0);
  614. local_irq_restore(flags);
  615. }
  616. EXPORT_SYMBOL(dma_insw);
  617. void dma_outsl(unsigned long addr, const void *buf, unsigned short len)
  618. {
  619. unsigned long flags;
  620. local_irq_save(flags);
  621. blackfin_dcache_flush_range((unsigned int)buf,
  622. (unsigned int)(buf) + len * sizeof(long));
  623. bfin_write_MDMA_D0_START_ADDR(addr);
  624. bfin_write_MDMA_D0_X_COUNT(len);
  625. bfin_write_MDMA_D0_X_MODIFY(0);
  626. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  627. bfin_write_MDMA_S0_START_ADDR(buf);
  628. bfin_write_MDMA_S0_X_COUNT(len);
  629. bfin_write_MDMA_S0_X_MODIFY(4);
  630. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  631. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  632. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  633. SSYNC();
  634. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  635. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  636. bfin_write_MDMA_S0_CONFIG(0);
  637. bfin_write_MDMA_D0_CONFIG(0);
  638. local_irq_restore(flags);
  639. }
  640. EXPORT_SYMBOL(dma_outsl);
  641. void dma_insl(unsigned long addr, void *buf, unsigned short len)
  642. {
  643. unsigned long flags;
  644. blackfin_dcache_invalidate_range((unsigned int)buf,
  645. (unsigned int)(buf) + len * sizeof(long));
  646. local_irq_save(flags);
  647. bfin_write_MDMA_D0_START_ADDR(buf);
  648. bfin_write_MDMA_D0_X_COUNT(len);
  649. bfin_write_MDMA_D0_X_MODIFY(4);
  650. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  651. bfin_write_MDMA_S0_START_ADDR(addr);
  652. bfin_write_MDMA_S0_X_COUNT(len);
  653. bfin_write_MDMA_S0_X_MODIFY(0);
  654. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  655. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  656. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  657. SSYNC();
  658. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  659. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  660. bfin_write_MDMA_S0_CONFIG(0);
  661. bfin_write_MDMA_D0_CONFIG(0);
  662. local_irq_restore(flags);
  663. }
  664. EXPORT_SYMBOL(dma_insl);