radeon_asic.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family >= CHIP_R600) {
  121. rdev->pciep_rreg = &r600_pciep_rreg;
  122. rdev->pciep_wreg = &r600_pciep_wreg;
  123. }
  124. }
  125. /* helper to disable agp */
  126. /**
  127. * radeon_agp_disable - AGP disable helper function
  128. *
  129. * @rdev: radeon device pointer
  130. *
  131. * Removes AGP flags and changes the gart callbacks on AGP
  132. * cards when using the internal gart rather than AGP (all asics).
  133. */
  134. void radeon_agp_disable(struct radeon_device *rdev)
  135. {
  136. rdev->flags &= ~RADEON_IS_AGP;
  137. if (rdev->family >= CHIP_R600) {
  138. DRM_INFO("Forcing AGP to PCIE mode\n");
  139. rdev->flags |= RADEON_IS_PCIE;
  140. } else if (rdev->family >= CHIP_RV515 ||
  141. rdev->family == CHIP_RV380 ||
  142. rdev->family == CHIP_RV410 ||
  143. rdev->family == CHIP_R423) {
  144. DRM_INFO("Forcing AGP to PCIE mode\n");
  145. rdev->flags |= RADEON_IS_PCIE;
  146. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  147. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  148. } else {
  149. DRM_INFO("Forcing AGP to PCI mode\n");
  150. rdev->flags |= RADEON_IS_PCI;
  151. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  152. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  153. }
  154. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  155. }
  156. /*
  157. * ASIC
  158. */
  159. static struct radeon_asic r100_asic = {
  160. .init = &r100_init,
  161. .fini = &r100_fini,
  162. .suspend = &r100_suspend,
  163. .resume = &r100_resume,
  164. .vga_set_state = &r100_vga_set_state,
  165. .asic_reset = &r100_asic_reset,
  166. .ioctl_wait_idle = NULL,
  167. .gui_idle = &r100_gui_idle,
  168. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  169. .gart = {
  170. .tlb_flush = &r100_pci_gart_tlb_flush,
  171. .set_page = &r100_pci_gart_set_page,
  172. },
  173. .ring = {
  174. [RADEON_RING_TYPE_GFX_INDEX] = {
  175. .ib_execute = &r100_ring_ib_execute,
  176. .emit_fence = &r100_fence_ring_emit,
  177. .emit_semaphore = &r100_semaphore_ring_emit,
  178. .cs_parse = &r100_cs_parse,
  179. .ring_start = &r100_ring_start,
  180. .ring_test = &r100_ring_test,
  181. .ib_test = &r100_ib_test,
  182. .is_lockup = &r100_gpu_is_lockup,
  183. }
  184. },
  185. .irq = {
  186. .set = &r100_irq_set,
  187. .process = &r100_irq_process,
  188. },
  189. .display = {
  190. .bandwidth_update = &r100_bandwidth_update,
  191. .get_vblank_counter = &r100_get_vblank_counter,
  192. .wait_for_vblank = &r100_wait_for_vblank,
  193. .set_backlight_level = &radeon_legacy_set_backlight_level,
  194. },
  195. .copy = {
  196. .blit = &r100_copy_blit,
  197. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  198. .dma = NULL,
  199. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  200. .copy = &r100_copy_blit,
  201. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  202. },
  203. .surface = {
  204. .set_reg = r100_set_surface_reg,
  205. .clear_reg = r100_clear_surface_reg,
  206. },
  207. .hpd = {
  208. .init = &r100_hpd_init,
  209. .fini = &r100_hpd_fini,
  210. .sense = &r100_hpd_sense,
  211. .set_polarity = &r100_hpd_set_polarity,
  212. },
  213. .pm = {
  214. .misc = &r100_pm_misc,
  215. .prepare = &r100_pm_prepare,
  216. .finish = &r100_pm_finish,
  217. .init_profile = &r100_pm_init_profile,
  218. .get_dynpm_state = &r100_pm_get_dynpm_state,
  219. .get_engine_clock = &radeon_legacy_get_engine_clock,
  220. .set_engine_clock = &radeon_legacy_set_engine_clock,
  221. .get_memory_clock = &radeon_legacy_get_memory_clock,
  222. .set_memory_clock = NULL,
  223. .get_pcie_lanes = NULL,
  224. .set_pcie_lanes = NULL,
  225. .set_clock_gating = &radeon_legacy_set_clock_gating,
  226. },
  227. .pflip = {
  228. .pre_page_flip = &r100_pre_page_flip,
  229. .page_flip = &r100_page_flip,
  230. .post_page_flip = &r100_post_page_flip,
  231. },
  232. };
  233. static struct radeon_asic r200_asic = {
  234. .init = &r100_init,
  235. .fini = &r100_fini,
  236. .suspend = &r100_suspend,
  237. .resume = &r100_resume,
  238. .vga_set_state = &r100_vga_set_state,
  239. .asic_reset = &r100_asic_reset,
  240. .ioctl_wait_idle = NULL,
  241. .gui_idle = &r100_gui_idle,
  242. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  243. .gart = {
  244. .tlb_flush = &r100_pci_gart_tlb_flush,
  245. .set_page = &r100_pci_gart_set_page,
  246. },
  247. .ring = {
  248. [RADEON_RING_TYPE_GFX_INDEX] = {
  249. .ib_execute = &r100_ring_ib_execute,
  250. .emit_fence = &r100_fence_ring_emit,
  251. .emit_semaphore = &r100_semaphore_ring_emit,
  252. .cs_parse = &r100_cs_parse,
  253. .ring_start = &r100_ring_start,
  254. .ring_test = &r100_ring_test,
  255. .ib_test = &r100_ib_test,
  256. .is_lockup = &r100_gpu_is_lockup,
  257. }
  258. },
  259. .irq = {
  260. .set = &r100_irq_set,
  261. .process = &r100_irq_process,
  262. },
  263. .display = {
  264. .bandwidth_update = &r100_bandwidth_update,
  265. .get_vblank_counter = &r100_get_vblank_counter,
  266. .wait_for_vblank = &r100_wait_for_vblank,
  267. .set_backlight_level = &radeon_legacy_set_backlight_level,
  268. },
  269. .copy = {
  270. .blit = &r100_copy_blit,
  271. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  272. .dma = &r200_copy_dma,
  273. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  274. .copy = &r100_copy_blit,
  275. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  276. },
  277. .surface = {
  278. .set_reg = r100_set_surface_reg,
  279. .clear_reg = r100_clear_surface_reg,
  280. },
  281. .hpd = {
  282. .init = &r100_hpd_init,
  283. .fini = &r100_hpd_fini,
  284. .sense = &r100_hpd_sense,
  285. .set_polarity = &r100_hpd_set_polarity,
  286. },
  287. .pm = {
  288. .misc = &r100_pm_misc,
  289. .prepare = &r100_pm_prepare,
  290. .finish = &r100_pm_finish,
  291. .init_profile = &r100_pm_init_profile,
  292. .get_dynpm_state = &r100_pm_get_dynpm_state,
  293. .get_engine_clock = &radeon_legacy_get_engine_clock,
  294. .set_engine_clock = &radeon_legacy_set_engine_clock,
  295. .get_memory_clock = &radeon_legacy_get_memory_clock,
  296. .set_memory_clock = NULL,
  297. .get_pcie_lanes = NULL,
  298. .set_pcie_lanes = NULL,
  299. .set_clock_gating = &radeon_legacy_set_clock_gating,
  300. },
  301. .pflip = {
  302. .pre_page_flip = &r100_pre_page_flip,
  303. .page_flip = &r100_page_flip,
  304. .post_page_flip = &r100_post_page_flip,
  305. },
  306. };
  307. static struct radeon_asic r300_asic = {
  308. .init = &r300_init,
  309. .fini = &r300_fini,
  310. .suspend = &r300_suspend,
  311. .resume = &r300_resume,
  312. .vga_set_state = &r100_vga_set_state,
  313. .asic_reset = &r300_asic_reset,
  314. .ioctl_wait_idle = NULL,
  315. .gui_idle = &r100_gui_idle,
  316. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  317. .gart = {
  318. .tlb_flush = &r100_pci_gart_tlb_flush,
  319. .set_page = &r100_pci_gart_set_page,
  320. },
  321. .ring = {
  322. [RADEON_RING_TYPE_GFX_INDEX] = {
  323. .ib_execute = &r100_ring_ib_execute,
  324. .emit_fence = &r300_fence_ring_emit,
  325. .emit_semaphore = &r100_semaphore_ring_emit,
  326. .cs_parse = &r300_cs_parse,
  327. .ring_start = &r300_ring_start,
  328. .ring_test = &r100_ring_test,
  329. .ib_test = &r100_ib_test,
  330. .is_lockup = &r100_gpu_is_lockup,
  331. }
  332. },
  333. .irq = {
  334. .set = &r100_irq_set,
  335. .process = &r100_irq_process,
  336. },
  337. .display = {
  338. .bandwidth_update = &r100_bandwidth_update,
  339. .get_vblank_counter = &r100_get_vblank_counter,
  340. .wait_for_vblank = &r100_wait_for_vblank,
  341. .set_backlight_level = &radeon_legacy_set_backlight_level,
  342. },
  343. .copy = {
  344. .blit = &r100_copy_blit,
  345. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  346. .dma = &r200_copy_dma,
  347. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  348. .copy = &r100_copy_blit,
  349. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  350. },
  351. .surface = {
  352. .set_reg = r100_set_surface_reg,
  353. .clear_reg = r100_clear_surface_reg,
  354. },
  355. .hpd = {
  356. .init = &r100_hpd_init,
  357. .fini = &r100_hpd_fini,
  358. .sense = &r100_hpd_sense,
  359. .set_polarity = &r100_hpd_set_polarity,
  360. },
  361. .pm = {
  362. .misc = &r100_pm_misc,
  363. .prepare = &r100_pm_prepare,
  364. .finish = &r100_pm_finish,
  365. .init_profile = &r100_pm_init_profile,
  366. .get_dynpm_state = &r100_pm_get_dynpm_state,
  367. .get_engine_clock = &radeon_legacy_get_engine_clock,
  368. .set_engine_clock = &radeon_legacy_set_engine_clock,
  369. .get_memory_clock = &radeon_legacy_get_memory_clock,
  370. .set_memory_clock = NULL,
  371. .get_pcie_lanes = &rv370_get_pcie_lanes,
  372. .set_pcie_lanes = &rv370_set_pcie_lanes,
  373. .set_clock_gating = &radeon_legacy_set_clock_gating,
  374. },
  375. .pflip = {
  376. .pre_page_flip = &r100_pre_page_flip,
  377. .page_flip = &r100_page_flip,
  378. .post_page_flip = &r100_post_page_flip,
  379. },
  380. };
  381. static struct radeon_asic r300_asic_pcie = {
  382. .init = &r300_init,
  383. .fini = &r300_fini,
  384. .suspend = &r300_suspend,
  385. .resume = &r300_resume,
  386. .vga_set_state = &r100_vga_set_state,
  387. .asic_reset = &r300_asic_reset,
  388. .ioctl_wait_idle = NULL,
  389. .gui_idle = &r100_gui_idle,
  390. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  391. .gart = {
  392. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  393. .set_page = &rv370_pcie_gart_set_page,
  394. },
  395. .ring = {
  396. [RADEON_RING_TYPE_GFX_INDEX] = {
  397. .ib_execute = &r100_ring_ib_execute,
  398. .emit_fence = &r300_fence_ring_emit,
  399. .emit_semaphore = &r100_semaphore_ring_emit,
  400. .cs_parse = &r300_cs_parse,
  401. .ring_start = &r300_ring_start,
  402. .ring_test = &r100_ring_test,
  403. .ib_test = &r100_ib_test,
  404. .is_lockup = &r100_gpu_is_lockup,
  405. }
  406. },
  407. .irq = {
  408. .set = &r100_irq_set,
  409. .process = &r100_irq_process,
  410. },
  411. .display = {
  412. .bandwidth_update = &r100_bandwidth_update,
  413. .get_vblank_counter = &r100_get_vblank_counter,
  414. .wait_for_vblank = &r100_wait_for_vblank,
  415. .set_backlight_level = &radeon_legacy_set_backlight_level,
  416. },
  417. .copy = {
  418. .blit = &r100_copy_blit,
  419. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  420. .dma = &r200_copy_dma,
  421. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  422. .copy = &r100_copy_blit,
  423. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  424. },
  425. .surface = {
  426. .set_reg = r100_set_surface_reg,
  427. .clear_reg = r100_clear_surface_reg,
  428. },
  429. .hpd = {
  430. .init = &r100_hpd_init,
  431. .fini = &r100_hpd_fini,
  432. .sense = &r100_hpd_sense,
  433. .set_polarity = &r100_hpd_set_polarity,
  434. },
  435. .pm = {
  436. .misc = &r100_pm_misc,
  437. .prepare = &r100_pm_prepare,
  438. .finish = &r100_pm_finish,
  439. .init_profile = &r100_pm_init_profile,
  440. .get_dynpm_state = &r100_pm_get_dynpm_state,
  441. .get_engine_clock = &radeon_legacy_get_engine_clock,
  442. .set_engine_clock = &radeon_legacy_set_engine_clock,
  443. .get_memory_clock = &radeon_legacy_get_memory_clock,
  444. .set_memory_clock = NULL,
  445. .get_pcie_lanes = &rv370_get_pcie_lanes,
  446. .set_pcie_lanes = &rv370_set_pcie_lanes,
  447. .set_clock_gating = &radeon_legacy_set_clock_gating,
  448. },
  449. .pflip = {
  450. .pre_page_flip = &r100_pre_page_flip,
  451. .page_flip = &r100_page_flip,
  452. .post_page_flip = &r100_post_page_flip,
  453. },
  454. };
  455. static struct radeon_asic r420_asic = {
  456. .init = &r420_init,
  457. .fini = &r420_fini,
  458. .suspend = &r420_suspend,
  459. .resume = &r420_resume,
  460. .vga_set_state = &r100_vga_set_state,
  461. .asic_reset = &r300_asic_reset,
  462. .ioctl_wait_idle = NULL,
  463. .gui_idle = &r100_gui_idle,
  464. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  465. .gart = {
  466. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  467. .set_page = &rv370_pcie_gart_set_page,
  468. },
  469. .ring = {
  470. [RADEON_RING_TYPE_GFX_INDEX] = {
  471. .ib_execute = &r100_ring_ib_execute,
  472. .emit_fence = &r300_fence_ring_emit,
  473. .emit_semaphore = &r100_semaphore_ring_emit,
  474. .cs_parse = &r300_cs_parse,
  475. .ring_start = &r300_ring_start,
  476. .ring_test = &r100_ring_test,
  477. .ib_test = &r100_ib_test,
  478. .is_lockup = &r100_gpu_is_lockup,
  479. }
  480. },
  481. .irq = {
  482. .set = &r100_irq_set,
  483. .process = &r100_irq_process,
  484. },
  485. .display = {
  486. .bandwidth_update = &r100_bandwidth_update,
  487. .get_vblank_counter = &r100_get_vblank_counter,
  488. .wait_for_vblank = &r100_wait_for_vblank,
  489. .set_backlight_level = &atombios_set_backlight_level,
  490. },
  491. .copy = {
  492. .blit = &r100_copy_blit,
  493. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  494. .dma = &r200_copy_dma,
  495. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  496. .copy = &r100_copy_blit,
  497. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  498. },
  499. .surface = {
  500. .set_reg = r100_set_surface_reg,
  501. .clear_reg = r100_clear_surface_reg,
  502. },
  503. .hpd = {
  504. .init = &r100_hpd_init,
  505. .fini = &r100_hpd_fini,
  506. .sense = &r100_hpd_sense,
  507. .set_polarity = &r100_hpd_set_polarity,
  508. },
  509. .pm = {
  510. .misc = &r100_pm_misc,
  511. .prepare = &r100_pm_prepare,
  512. .finish = &r100_pm_finish,
  513. .init_profile = &r420_pm_init_profile,
  514. .get_dynpm_state = &r100_pm_get_dynpm_state,
  515. .get_engine_clock = &radeon_atom_get_engine_clock,
  516. .set_engine_clock = &radeon_atom_set_engine_clock,
  517. .get_memory_clock = &radeon_atom_get_memory_clock,
  518. .set_memory_clock = &radeon_atom_set_memory_clock,
  519. .get_pcie_lanes = &rv370_get_pcie_lanes,
  520. .set_pcie_lanes = &rv370_set_pcie_lanes,
  521. .set_clock_gating = &radeon_atom_set_clock_gating,
  522. },
  523. .pflip = {
  524. .pre_page_flip = &r100_pre_page_flip,
  525. .page_flip = &r100_page_flip,
  526. .post_page_flip = &r100_post_page_flip,
  527. },
  528. };
  529. static struct radeon_asic rs400_asic = {
  530. .init = &rs400_init,
  531. .fini = &rs400_fini,
  532. .suspend = &rs400_suspend,
  533. .resume = &rs400_resume,
  534. .vga_set_state = &r100_vga_set_state,
  535. .asic_reset = &r300_asic_reset,
  536. .ioctl_wait_idle = NULL,
  537. .gui_idle = &r100_gui_idle,
  538. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  539. .gart = {
  540. .tlb_flush = &rs400_gart_tlb_flush,
  541. .set_page = &rs400_gart_set_page,
  542. },
  543. .ring = {
  544. [RADEON_RING_TYPE_GFX_INDEX] = {
  545. .ib_execute = &r100_ring_ib_execute,
  546. .emit_fence = &r300_fence_ring_emit,
  547. .emit_semaphore = &r100_semaphore_ring_emit,
  548. .cs_parse = &r300_cs_parse,
  549. .ring_start = &r300_ring_start,
  550. .ring_test = &r100_ring_test,
  551. .ib_test = &r100_ib_test,
  552. .is_lockup = &r100_gpu_is_lockup,
  553. }
  554. },
  555. .irq = {
  556. .set = &r100_irq_set,
  557. .process = &r100_irq_process,
  558. },
  559. .display = {
  560. .bandwidth_update = &r100_bandwidth_update,
  561. .get_vblank_counter = &r100_get_vblank_counter,
  562. .wait_for_vblank = &r100_wait_for_vblank,
  563. .set_backlight_level = &radeon_legacy_set_backlight_level,
  564. },
  565. .copy = {
  566. .blit = &r100_copy_blit,
  567. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  568. .dma = &r200_copy_dma,
  569. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  570. .copy = &r100_copy_blit,
  571. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  572. },
  573. .surface = {
  574. .set_reg = r100_set_surface_reg,
  575. .clear_reg = r100_clear_surface_reg,
  576. },
  577. .hpd = {
  578. .init = &r100_hpd_init,
  579. .fini = &r100_hpd_fini,
  580. .sense = &r100_hpd_sense,
  581. .set_polarity = &r100_hpd_set_polarity,
  582. },
  583. .pm = {
  584. .misc = &r100_pm_misc,
  585. .prepare = &r100_pm_prepare,
  586. .finish = &r100_pm_finish,
  587. .init_profile = &r100_pm_init_profile,
  588. .get_dynpm_state = &r100_pm_get_dynpm_state,
  589. .get_engine_clock = &radeon_legacy_get_engine_clock,
  590. .set_engine_clock = &radeon_legacy_set_engine_clock,
  591. .get_memory_clock = &radeon_legacy_get_memory_clock,
  592. .set_memory_clock = NULL,
  593. .get_pcie_lanes = NULL,
  594. .set_pcie_lanes = NULL,
  595. .set_clock_gating = &radeon_legacy_set_clock_gating,
  596. },
  597. .pflip = {
  598. .pre_page_flip = &r100_pre_page_flip,
  599. .page_flip = &r100_page_flip,
  600. .post_page_flip = &r100_post_page_flip,
  601. },
  602. };
  603. static struct radeon_asic rs600_asic = {
  604. .init = &rs600_init,
  605. .fini = &rs600_fini,
  606. .suspend = &rs600_suspend,
  607. .resume = &rs600_resume,
  608. .vga_set_state = &r100_vga_set_state,
  609. .asic_reset = &rs600_asic_reset,
  610. .ioctl_wait_idle = NULL,
  611. .gui_idle = &r100_gui_idle,
  612. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  613. .gart = {
  614. .tlb_flush = &rs600_gart_tlb_flush,
  615. .set_page = &rs600_gart_set_page,
  616. },
  617. .ring = {
  618. [RADEON_RING_TYPE_GFX_INDEX] = {
  619. .ib_execute = &r100_ring_ib_execute,
  620. .emit_fence = &r300_fence_ring_emit,
  621. .emit_semaphore = &r100_semaphore_ring_emit,
  622. .cs_parse = &r300_cs_parse,
  623. .ring_start = &r300_ring_start,
  624. .ring_test = &r100_ring_test,
  625. .ib_test = &r100_ib_test,
  626. .is_lockup = &r100_gpu_is_lockup,
  627. }
  628. },
  629. .irq = {
  630. .set = &rs600_irq_set,
  631. .process = &rs600_irq_process,
  632. },
  633. .display = {
  634. .bandwidth_update = &rs600_bandwidth_update,
  635. .get_vblank_counter = &rs600_get_vblank_counter,
  636. .wait_for_vblank = &avivo_wait_for_vblank,
  637. .set_backlight_level = &atombios_set_backlight_level,
  638. },
  639. .copy = {
  640. .blit = &r100_copy_blit,
  641. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  642. .dma = &r200_copy_dma,
  643. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  644. .copy = &r100_copy_blit,
  645. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  646. },
  647. .surface = {
  648. .set_reg = r100_set_surface_reg,
  649. .clear_reg = r100_clear_surface_reg,
  650. },
  651. .hpd = {
  652. .init = &rs600_hpd_init,
  653. .fini = &rs600_hpd_fini,
  654. .sense = &rs600_hpd_sense,
  655. .set_polarity = &rs600_hpd_set_polarity,
  656. },
  657. .pm = {
  658. .misc = &rs600_pm_misc,
  659. .prepare = &rs600_pm_prepare,
  660. .finish = &rs600_pm_finish,
  661. .init_profile = &r420_pm_init_profile,
  662. .get_dynpm_state = &r100_pm_get_dynpm_state,
  663. .get_engine_clock = &radeon_atom_get_engine_clock,
  664. .set_engine_clock = &radeon_atom_set_engine_clock,
  665. .get_memory_clock = &radeon_atom_get_memory_clock,
  666. .set_memory_clock = &radeon_atom_set_memory_clock,
  667. .get_pcie_lanes = NULL,
  668. .set_pcie_lanes = NULL,
  669. .set_clock_gating = &radeon_atom_set_clock_gating,
  670. },
  671. .pflip = {
  672. .pre_page_flip = &rs600_pre_page_flip,
  673. .page_flip = &rs600_page_flip,
  674. .post_page_flip = &rs600_post_page_flip,
  675. },
  676. };
  677. static struct radeon_asic rs690_asic = {
  678. .init = &rs690_init,
  679. .fini = &rs690_fini,
  680. .suspend = &rs690_suspend,
  681. .resume = &rs690_resume,
  682. .vga_set_state = &r100_vga_set_state,
  683. .asic_reset = &rs600_asic_reset,
  684. .ioctl_wait_idle = NULL,
  685. .gui_idle = &r100_gui_idle,
  686. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  687. .gart = {
  688. .tlb_flush = &rs400_gart_tlb_flush,
  689. .set_page = &rs400_gart_set_page,
  690. },
  691. .ring = {
  692. [RADEON_RING_TYPE_GFX_INDEX] = {
  693. .ib_execute = &r100_ring_ib_execute,
  694. .emit_fence = &r300_fence_ring_emit,
  695. .emit_semaphore = &r100_semaphore_ring_emit,
  696. .cs_parse = &r300_cs_parse,
  697. .ring_start = &r300_ring_start,
  698. .ring_test = &r100_ring_test,
  699. .ib_test = &r100_ib_test,
  700. .is_lockup = &r100_gpu_is_lockup,
  701. }
  702. },
  703. .irq = {
  704. .set = &rs600_irq_set,
  705. .process = &rs600_irq_process,
  706. },
  707. .display = {
  708. .get_vblank_counter = &rs600_get_vblank_counter,
  709. .bandwidth_update = &rs690_bandwidth_update,
  710. .wait_for_vblank = &avivo_wait_for_vblank,
  711. .set_backlight_level = &atombios_set_backlight_level,
  712. },
  713. .copy = {
  714. .blit = &r100_copy_blit,
  715. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  716. .dma = &r200_copy_dma,
  717. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  718. .copy = &r200_copy_dma,
  719. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  720. },
  721. .surface = {
  722. .set_reg = r100_set_surface_reg,
  723. .clear_reg = r100_clear_surface_reg,
  724. },
  725. .hpd = {
  726. .init = &rs600_hpd_init,
  727. .fini = &rs600_hpd_fini,
  728. .sense = &rs600_hpd_sense,
  729. .set_polarity = &rs600_hpd_set_polarity,
  730. },
  731. .pm = {
  732. .misc = &rs600_pm_misc,
  733. .prepare = &rs600_pm_prepare,
  734. .finish = &rs600_pm_finish,
  735. .init_profile = &r420_pm_init_profile,
  736. .get_dynpm_state = &r100_pm_get_dynpm_state,
  737. .get_engine_clock = &radeon_atom_get_engine_clock,
  738. .set_engine_clock = &radeon_atom_set_engine_clock,
  739. .get_memory_clock = &radeon_atom_get_memory_clock,
  740. .set_memory_clock = &radeon_atom_set_memory_clock,
  741. .get_pcie_lanes = NULL,
  742. .set_pcie_lanes = NULL,
  743. .set_clock_gating = &radeon_atom_set_clock_gating,
  744. },
  745. .pflip = {
  746. .pre_page_flip = &rs600_pre_page_flip,
  747. .page_flip = &rs600_page_flip,
  748. .post_page_flip = &rs600_post_page_flip,
  749. },
  750. };
  751. static struct radeon_asic rv515_asic = {
  752. .init = &rv515_init,
  753. .fini = &rv515_fini,
  754. .suspend = &rv515_suspend,
  755. .resume = &rv515_resume,
  756. .vga_set_state = &r100_vga_set_state,
  757. .asic_reset = &rs600_asic_reset,
  758. .ioctl_wait_idle = NULL,
  759. .gui_idle = &r100_gui_idle,
  760. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  761. .gart = {
  762. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  763. .set_page = &rv370_pcie_gart_set_page,
  764. },
  765. .ring = {
  766. [RADEON_RING_TYPE_GFX_INDEX] = {
  767. .ib_execute = &r100_ring_ib_execute,
  768. .emit_fence = &r300_fence_ring_emit,
  769. .emit_semaphore = &r100_semaphore_ring_emit,
  770. .cs_parse = &r300_cs_parse,
  771. .ring_start = &rv515_ring_start,
  772. .ring_test = &r100_ring_test,
  773. .ib_test = &r100_ib_test,
  774. .is_lockup = &r100_gpu_is_lockup,
  775. }
  776. },
  777. .irq = {
  778. .set = &rs600_irq_set,
  779. .process = &rs600_irq_process,
  780. },
  781. .display = {
  782. .get_vblank_counter = &rs600_get_vblank_counter,
  783. .bandwidth_update = &rv515_bandwidth_update,
  784. .wait_for_vblank = &avivo_wait_for_vblank,
  785. .set_backlight_level = &atombios_set_backlight_level,
  786. },
  787. .copy = {
  788. .blit = &r100_copy_blit,
  789. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  790. .dma = &r200_copy_dma,
  791. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  792. .copy = &r100_copy_blit,
  793. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  794. },
  795. .surface = {
  796. .set_reg = r100_set_surface_reg,
  797. .clear_reg = r100_clear_surface_reg,
  798. },
  799. .hpd = {
  800. .init = &rs600_hpd_init,
  801. .fini = &rs600_hpd_fini,
  802. .sense = &rs600_hpd_sense,
  803. .set_polarity = &rs600_hpd_set_polarity,
  804. },
  805. .pm = {
  806. .misc = &rs600_pm_misc,
  807. .prepare = &rs600_pm_prepare,
  808. .finish = &rs600_pm_finish,
  809. .init_profile = &r420_pm_init_profile,
  810. .get_dynpm_state = &r100_pm_get_dynpm_state,
  811. .get_engine_clock = &radeon_atom_get_engine_clock,
  812. .set_engine_clock = &radeon_atom_set_engine_clock,
  813. .get_memory_clock = &radeon_atom_get_memory_clock,
  814. .set_memory_clock = &radeon_atom_set_memory_clock,
  815. .get_pcie_lanes = &rv370_get_pcie_lanes,
  816. .set_pcie_lanes = &rv370_set_pcie_lanes,
  817. .set_clock_gating = &radeon_atom_set_clock_gating,
  818. },
  819. .pflip = {
  820. .pre_page_flip = &rs600_pre_page_flip,
  821. .page_flip = &rs600_page_flip,
  822. .post_page_flip = &rs600_post_page_flip,
  823. },
  824. };
  825. static struct radeon_asic r520_asic = {
  826. .init = &r520_init,
  827. .fini = &rv515_fini,
  828. .suspend = &rv515_suspend,
  829. .resume = &r520_resume,
  830. .vga_set_state = &r100_vga_set_state,
  831. .asic_reset = &rs600_asic_reset,
  832. .ioctl_wait_idle = NULL,
  833. .gui_idle = &r100_gui_idle,
  834. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  835. .gart = {
  836. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  837. .set_page = &rv370_pcie_gart_set_page,
  838. },
  839. .ring = {
  840. [RADEON_RING_TYPE_GFX_INDEX] = {
  841. .ib_execute = &r100_ring_ib_execute,
  842. .emit_fence = &r300_fence_ring_emit,
  843. .emit_semaphore = &r100_semaphore_ring_emit,
  844. .cs_parse = &r300_cs_parse,
  845. .ring_start = &rv515_ring_start,
  846. .ring_test = &r100_ring_test,
  847. .ib_test = &r100_ib_test,
  848. .is_lockup = &r100_gpu_is_lockup,
  849. }
  850. },
  851. .irq = {
  852. .set = &rs600_irq_set,
  853. .process = &rs600_irq_process,
  854. },
  855. .display = {
  856. .bandwidth_update = &rv515_bandwidth_update,
  857. .get_vblank_counter = &rs600_get_vblank_counter,
  858. .wait_for_vblank = &avivo_wait_for_vblank,
  859. .set_backlight_level = &atombios_set_backlight_level,
  860. },
  861. .copy = {
  862. .blit = &r100_copy_blit,
  863. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  864. .dma = &r200_copy_dma,
  865. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  866. .copy = &r100_copy_blit,
  867. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  868. },
  869. .surface = {
  870. .set_reg = r100_set_surface_reg,
  871. .clear_reg = r100_clear_surface_reg,
  872. },
  873. .hpd = {
  874. .init = &rs600_hpd_init,
  875. .fini = &rs600_hpd_fini,
  876. .sense = &rs600_hpd_sense,
  877. .set_polarity = &rs600_hpd_set_polarity,
  878. },
  879. .pm = {
  880. .misc = &rs600_pm_misc,
  881. .prepare = &rs600_pm_prepare,
  882. .finish = &rs600_pm_finish,
  883. .init_profile = &r420_pm_init_profile,
  884. .get_dynpm_state = &r100_pm_get_dynpm_state,
  885. .get_engine_clock = &radeon_atom_get_engine_clock,
  886. .set_engine_clock = &radeon_atom_set_engine_clock,
  887. .get_memory_clock = &radeon_atom_get_memory_clock,
  888. .set_memory_clock = &radeon_atom_set_memory_clock,
  889. .get_pcie_lanes = &rv370_get_pcie_lanes,
  890. .set_pcie_lanes = &rv370_set_pcie_lanes,
  891. .set_clock_gating = &radeon_atom_set_clock_gating,
  892. },
  893. .pflip = {
  894. .pre_page_flip = &rs600_pre_page_flip,
  895. .page_flip = &rs600_page_flip,
  896. .post_page_flip = &rs600_post_page_flip,
  897. },
  898. };
  899. static struct radeon_asic r600_asic = {
  900. .init = &r600_init,
  901. .fini = &r600_fini,
  902. .suspend = &r600_suspend,
  903. .resume = &r600_resume,
  904. .vga_set_state = &r600_vga_set_state,
  905. .asic_reset = &r600_asic_reset,
  906. .ioctl_wait_idle = r600_ioctl_wait_idle,
  907. .gui_idle = &r600_gui_idle,
  908. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  909. .gart = {
  910. .tlb_flush = &r600_pcie_gart_tlb_flush,
  911. .set_page = &rs600_gart_set_page,
  912. },
  913. .ring = {
  914. [RADEON_RING_TYPE_GFX_INDEX] = {
  915. .ib_execute = &r600_ring_ib_execute,
  916. .emit_fence = &r600_fence_ring_emit,
  917. .emit_semaphore = &r600_semaphore_ring_emit,
  918. .cs_parse = &r600_cs_parse,
  919. .ring_test = &r600_ring_test,
  920. .ib_test = &r600_ib_test,
  921. .is_lockup = &r600_gpu_is_lockup,
  922. }
  923. },
  924. .irq = {
  925. .set = &r600_irq_set,
  926. .process = &r600_irq_process,
  927. },
  928. .display = {
  929. .bandwidth_update = &rv515_bandwidth_update,
  930. .get_vblank_counter = &rs600_get_vblank_counter,
  931. .wait_for_vblank = &avivo_wait_for_vblank,
  932. .set_backlight_level = &atombios_set_backlight_level,
  933. },
  934. .copy = {
  935. .blit = &r600_copy_blit,
  936. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  937. .dma = NULL,
  938. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  939. .copy = &r600_copy_blit,
  940. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  941. },
  942. .surface = {
  943. .set_reg = r600_set_surface_reg,
  944. .clear_reg = r600_clear_surface_reg,
  945. },
  946. .hpd = {
  947. .init = &r600_hpd_init,
  948. .fini = &r600_hpd_fini,
  949. .sense = &r600_hpd_sense,
  950. .set_polarity = &r600_hpd_set_polarity,
  951. },
  952. .pm = {
  953. .misc = &r600_pm_misc,
  954. .prepare = &rs600_pm_prepare,
  955. .finish = &rs600_pm_finish,
  956. .init_profile = &r600_pm_init_profile,
  957. .get_dynpm_state = &r600_pm_get_dynpm_state,
  958. .get_engine_clock = &radeon_atom_get_engine_clock,
  959. .set_engine_clock = &radeon_atom_set_engine_clock,
  960. .get_memory_clock = &radeon_atom_get_memory_clock,
  961. .set_memory_clock = &radeon_atom_set_memory_clock,
  962. .get_pcie_lanes = &r600_get_pcie_lanes,
  963. .set_pcie_lanes = &r600_set_pcie_lanes,
  964. .set_clock_gating = NULL,
  965. },
  966. .pflip = {
  967. .pre_page_flip = &rs600_pre_page_flip,
  968. .page_flip = &rs600_page_flip,
  969. .post_page_flip = &rs600_post_page_flip,
  970. },
  971. };
  972. static struct radeon_asic rs780_asic = {
  973. .init = &r600_init,
  974. .fini = &r600_fini,
  975. .suspend = &r600_suspend,
  976. .resume = &r600_resume,
  977. .vga_set_state = &r600_vga_set_state,
  978. .asic_reset = &r600_asic_reset,
  979. .ioctl_wait_idle = r600_ioctl_wait_idle,
  980. .gui_idle = &r600_gui_idle,
  981. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  982. .gart = {
  983. .tlb_flush = &r600_pcie_gart_tlb_flush,
  984. .set_page = &rs600_gart_set_page,
  985. },
  986. .ring = {
  987. [RADEON_RING_TYPE_GFX_INDEX] = {
  988. .ib_execute = &r600_ring_ib_execute,
  989. .emit_fence = &r600_fence_ring_emit,
  990. .emit_semaphore = &r600_semaphore_ring_emit,
  991. .cs_parse = &r600_cs_parse,
  992. .ring_test = &r600_ring_test,
  993. .ib_test = &r600_ib_test,
  994. .is_lockup = &r600_gpu_is_lockup,
  995. }
  996. },
  997. .irq = {
  998. .set = &r600_irq_set,
  999. .process = &r600_irq_process,
  1000. },
  1001. .display = {
  1002. .bandwidth_update = &rs690_bandwidth_update,
  1003. .get_vblank_counter = &rs600_get_vblank_counter,
  1004. .wait_for_vblank = &avivo_wait_for_vblank,
  1005. .set_backlight_level = &atombios_set_backlight_level,
  1006. },
  1007. .copy = {
  1008. .blit = &r600_copy_blit,
  1009. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1010. .dma = NULL,
  1011. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1012. .copy = &r600_copy_blit,
  1013. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1014. },
  1015. .surface = {
  1016. .set_reg = r600_set_surface_reg,
  1017. .clear_reg = r600_clear_surface_reg,
  1018. },
  1019. .hpd = {
  1020. .init = &r600_hpd_init,
  1021. .fini = &r600_hpd_fini,
  1022. .sense = &r600_hpd_sense,
  1023. .set_polarity = &r600_hpd_set_polarity,
  1024. },
  1025. .pm = {
  1026. .misc = &r600_pm_misc,
  1027. .prepare = &rs600_pm_prepare,
  1028. .finish = &rs600_pm_finish,
  1029. .init_profile = &rs780_pm_init_profile,
  1030. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1031. .get_engine_clock = &radeon_atom_get_engine_clock,
  1032. .set_engine_clock = &radeon_atom_set_engine_clock,
  1033. .get_memory_clock = NULL,
  1034. .set_memory_clock = NULL,
  1035. .get_pcie_lanes = NULL,
  1036. .set_pcie_lanes = NULL,
  1037. .set_clock_gating = NULL,
  1038. },
  1039. .pflip = {
  1040. .pre_page_flip = &rs600_pre_page_flip,
  1041. .page_flip = &rs600_page_flip,
  1042. .post_page_flip = &rs600_post_page_flip,
  1043. },
  1044. };
  1045. static struct radeon_asic rv770_asic = {
  1046. .init = &rv770_init,
  1047. .fini = &rv770_fini,
  1048. .suspend = &rv770_suspend,
  1049. .resume = &rv770_resume,
  1050. .asic_reset = &r600_asic_reset,
  1051. .vga_set_state = &r600_vga_set_state,
  1052. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1053. .gui_idle = &r600_gui_idle,
  1054. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1055. .gart = {
  1056. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1057. .set_page = &rs600_gart_set_page,
  1058. },
  1059. .ring = {
  1060. [RADEON_RING_TYPE_GFX_INDEX] = {
  1061. .ib_execute = &r600_ring_ib_execute,
  1062. .emit_fence = &r600_fence_ring_emit,
  1063. .emit_semaphore = &r600_semaphore_ring_emit,
  1064. .cs_parse = &r600_cs_parse,
  1065. .ring_test = &r600_ring_test,
  1066. .ib_test = &r600_ib_test,
  1067. .is_lockup = &r600_gpu_is_lockup,
  1068. }
  1069. },
  1070. .irq = {
  1071. .set = &r600_irq_set,
  1072. .process = &r600_irq_process,
  1073. },
  1074. .display = {
  1075. .bandwidth_update = &rv515_bandwidth_update,
  1076. .get_vblank_counter = &rs600_get_vblank_counter,
  1077. .wait_for_vblank = &avivo_wait_for_vblank,
  1078. .set_backlight_level = &atombios_set_backlight_level,
  1079. },
  1080. .copy = {
  1081. .blit = &r600_copy_blit,
  1082. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1083. .dma = NULL,
  1084. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1085. .copy = &r600_copy_blit,
  1086. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1087. },
  1088. .surface = {
  1089. .set_reg = r600_set_surface_reg,
  1090. .clear_reg = r600_clear_surface_reg,
  1091. },
  1092. .hpd = {
  1093. .init = &r600_hpd_init,
  1094. .fini = &r600_hpd_fini,
  1095. .sense = &r600_hpd_sense,
  1096. .set_polarity = &r600_hpd_set_polarity,
  1097. },
  1098. .pm = {
  1099. .misc = &rv770_pm_misc,
  1100. .prepare = &rs600_pm_prepare,
  1101. .finish = &rs600_pm_finish,
  1102. .init_profile = &r600_pm_init_profile,
  1103. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1104. .get_engine_clock = &radeon_atom_get_engine_clock,
  1105. .set_engine_clock = &radeon_atom_set_engine_clock,
  1106. .get_memory_clock = &radeon_atom_get_memory_clock,
  1107. .set_memory_clock = &radeon_atom_set_memory_clock,
  1108. .get_pcie_lanes = &r600_get_pcie_lanes,
  1109. .set_pcie_lanes = &r600_set_pcie_lanes,
  1110. .set_clock_gating = &radeon_atom_set_clock_gating,
  1111. },
  1112. .pflip = {
  1113. .pre_page_flip = &rs600_pre_page_flip,
  1114. .page_flip = &rv770_page_flip,
  1115. .post_page_flip = &rs600_post_page_flip,
  1116. },
  1117. };
  1118. static struct radeon_asic evergreen_asic = {
  1119. .init = &evergreen_init,
  1120. .fini = &evergreen_fini,
  1121. .suspend = &evergreen_suspend,
  1122. .resume = &evergreen_resume,
  1123. .asic_reset = &evergreen_asic_reset,
  1124. .vga_set_state = &r600_vga_set_state,
  1125. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1126. .gui_idle = &r600_gui_idle,
  1127. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1128. .gart = {
  1129. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1130. .set_page = &rs600_gart_set_page,
  1131. },
  1132. .ring = {
  1133. [RADEON_RING_TYPE_GFX_INDEX] = {
  1134. .ib_execute = &evergreen_ring_ib_execute,
  1135. .emit_fence = &r600_fence_ring_emit,
  1136. .emit_semaphore = &r600_semaphore_ring_emit,
  1137. .cs_parse = &evergreen_cs_parse,
  1138. .ring_test = &r600_ring_test,
  1139. .ib_test = &r600_ib_test,
  1140. .is_lockup = &evergreen_gpu_is_lockup,
  1141. }
  1142. },
  1143. .irq = {
  1144. .set = &evergreen_irq_set,
  1145. .process = &evergreen_irq_process,
  1146. },
  1147. .display = {
  1148. .bandwidth_update = &evergreen_bandwidth_update,
  1149. .get_vblank_counter = &evergreen_get_vblank_counter,
  1150. .wait_for_vblank = &dce4_wait_for_vblank,
  1151. .set_backlight_level = &atombios_set_backlight_level,
  1152. },
  1153. .copy = {
  1154. .blit = &r600_copy_blit,
  1155. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1156. .dma = NULL,
  1157. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1158. .copy = &r600_copy_blit,
  1159. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1160. },
  1161. .surface = {
  1162. .set_reg = r600_set_surface_reg,
  1163. .clear_reg = r600_clear_surface_reg,
  1164. },
  1165. .hpd = {
  1166. .init = &evergreen_hpd_init,
  1167. .fini = &evergreen_hpd_fini,
  1168. .sense = &evergreen_hpd_sense,
  1169. .set_polarity = &evergreen_hpd_set_polarity,
  1170. },
  1171. .pm = {
  1172. .misc = &evergreen_pm_misc,
  1173. .prepare = &evergreen_pm_prepare,
  1174. .finish = &evergreen_pm_finish,
  1175. .init_profile = &r600_pm_init_profile,
  1176. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1177. .get_engine_clock = &radeon_atom_get_engine_clock,
  1178. .set_engine_clock = &radeon_atom_set_engine_clock,
  1179. .get_memory_clock = &radeon_atom_get_memory_clock,
  1180. .set_memory_clock = &radeon_atom_set_memory_clock,
  1181. .get_pcie_lanes = &r600_get_pcie_lanes,
  1182. .set_pcie_lanes = &r600_set_pcie_lanes,
  1183. .set_clock_gating = NULL,
  1184. },
  1185. .pflip = {
  1186. .pre_page_flip = &evergreen_pre_page_flip,
  1187. .page_flip = &evergreen_page_flip,
  1188. .post_page_flip = &evergreen_post_page_flip,
  1189. },
  1190. };
  1191. static struct radeon_asic sumo_asic = {
  1192. .init = &evergreen_init,
  1193. .fini = &evergreen_fini,
  1194. .suspend = &evergreen_suspend,
  1195. .resume = &evergreen_resume,
  1196. .asic_reset = &evergreen_asic_reset,
  1197. .vga_set_state = &r600_vga_set_state,
  1198. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1199. .gui_idle = &r600_gui_idle,
  1200. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1201. .gart = {
  1202. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1203. .set_page = &rs600_gart_set_page,
  1204. },
  1205. .ring = {
  1206. [RADEON_RING_TYPE_GFX_INDEX] = {
  1207. .ib_execute = &evergreen_ring_ib_execute,
  1208. .emit_fence = &r600_fence_ring_emit,
  1209. .emit_semaphore = &r600_semaphore_ring_emit,
  1210. .cs_parse = &evergreen_cs_parse,
  1211. .ring_test = &r600_ring_test,
  1212. .ib_test = &r600_ib_test,
  1213. .is_lockup = &evergreen_gpu_is_lockup,
  1214. },
  1215. },
  1216. .irq = {
  1217. .set = &evergreen_irq_set,
  1218. .process = &evergreen_irq_process,
  1219. },
  1220. .display = {
  1221. .bandwidth_update = &evergreen_bandwidth_update,
  1222. .get_vblank_counter = &evergreen_get_vblank_counter,
  1223. .wait_for_vblank = &dce4_wait_for_vblank,
  1224. .set_backlight_level = &atombios_set_backlight_level,
  1225. },
  1226. .copy = {
  1227. .blit = &r600_copy_blit,
  1228. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1229. .dma = NULL,
  1230. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1231. .copy = &r600_copy_blit,
  1232. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1233. },
  1234. .surface = {
  1235. .set_reg = r600_set_surface_reg,
  1236. .clear_reg = r600_clear_surface_reg,
  1237. },
  1238. .hpd = {
  1239. .init = &evergreen_hpd_init,
  1240. .fini = &evergreen_hpd_fini,
  1241. .sense = &evergreen_hpd_sense,
  1242. .set_polarity = &evergreen_hpd_set_polarity,
  1243. },
  1244. .pm = {
  1245. .misc = &evergreen_pm_misc,
  1246. .prepare = &evergreen_pm_prepare,
  1247. .finish = &evergreen_pm_finish,
  1248. .init_profile = &sumo_pm_init_profile,
  1249. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1250. .get_engine_clock = &radeon_atom_get_engine_clock,
  1251. .set_engine_clock = &radeon_atom_set_engine_clock,
  1252. .get_memory_clock = NULL,
  1253. .set_memory_clock = NULL,
  1254. .get_pcie_lanes = NULL,
  1255. .set_pcie_lanes = NULL,
  1256. .set_clock_gating = NULL,
  1257. },
  1258. .pflip = {
  1259. .pre_page_flip = &evergreen_pre_page_flip,
  1260. .page_flip = &evergreen_page_flip,
  1261. .post_page_flip = &evergreen_post_page_flip,
  1262. },
  1263. };
  1264. static struct radeon_asic btc_asic = {
  1265. .init = &evergreen_init,
  1266. .fini = &evergreen_fini,
  1267. .suspend = &evergreen_suspend,
  1268. .resume = &evergreen_resume,
  1269. .asic_reset = &evergreen_asic_reset,
  1270. .vga_set_state = &r600_vga_set_state,
  1271. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1272. .gui_idle = &r600_gui_idle,
  1273. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1274. .gart = {
  1275. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1276. .set_page = &rs600_gart_set_page,
  1277. },
  1278. .ring = {
  1279. [RADEON_RING_TYPE_GFX_INDEX] = {
  1280. .ib_execute = &evergreen_ring_ib_execute,
  1281. .emit_fence = &r600_fence_ring_emit,
  1282. .emit_semaphore = &r600_semaphore_ring_emit,
  1283. .cs_parse = &evergreen_cs_parse,
  1284. .ring_test = &r600_ring_test,
  1285. .ib_test = &r600_ib_test,
  1286. .is_lockup = &evergreen_gpu_is_lockup,
  1287. }
  1288. },
  1289. .irq = {
  1290. .set = &evergreen_irq_set,
  1291. .process = &evergreen_irq_process,
  1292. },
  1293. .display = {
  1294. .bandwidth_update = &evergreen_bandwidth_update,
  1295. .get_vblank_counter = &evergreen_get_vblank_counter,
  1296. .wait_for_vblank = &dce4_wait_for_vblank,
  1297. .set_backlight_level = &atombios_set_backlight_level,
  1298. },
  1299. .copy = {
  1300. .blit = &r600_copy_blit,
  1301. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1302. .dma = NULL,
  1303. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1304. .copy = &r600_copy_blit,
  1305. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1306. },
  1307. .surface = {
  1308. .set_reg = r600_set_surface_reg,
  1309. .clear_reg = r600_clear_surface_reg,
  1310. },
  1311. .hpd = {
  1312. .init = &evergreen_hpd_init,
  1313. .fini = &evergreen_hpd_fini,
  1314. .sense = &evergreen_hpd_sense,
  1315. .set_polarity = &evergreen_hpd_set_polarity,
  1316. },
  1317. .pm = {
  1318. .misc = &evergreen_pm_misc,
  1319. .prepare = &evergreen_pm_prepare,
  1320. .finish = &evergreen_pm_finish,
  1321. .init_profile = &r600_pm_init_profile,
  1322. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1323. .get_engine_clock = &radeon_atom_get_engine_clock,
  1324. .set_engine_clock = &radeon_atom_set_engine_clock,
  1325. .get_memory_clock = &radeon_atom_get_memory_clock,
  1326. .set_memory_clock = &radeon_atom_set_memory_clock,
  1327. .get_pcie_lanes = NULL,
  1328. .set_pcie_lanes = NULL,
  1329. .set_clock_gating = NULL,
  1330. },
  1331. .pflip = {
  1332. .pre_page_flip = &evergreen_pre_page_flip,
  1333. .page_flip = &evergreen_page_flip,
  1334. .post_page_flip = &evergreen_post_page_flip,
  1335. },
  1336. };
  1337. static struct radeon_asic cayman_asic = {
  1338. .init = &cayman_init,
  1339. .fini = &cayman_fini,
  1340. .suspend = &cayman_suspend,
  1341. .resume = &cayman_resume,
  1342. .asic_reset = &cayman_asic_reset,
  1343. .vga_set_state = &r600_vga_set_state,
  1344. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1345. .gui_idle = &r600_gui_idle,
  1346. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1347. .gart = {
  1348. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1349. .set_page = &rs600_gart_set_page,
  1350. },
  1351. .vm = {
  1352. .init = &cayman_vm_init,
  1353. .fini = &cayman_vm_fini,
  1354. .bind = &cayman_vm_bind,
  1355. .tlb_flush = &cayman_vm_tlb_flush,
  1356. .page_flags = &cayman_vm_page_flags,
  1357. .set_page = &cayman_vm_set_page,
  1358. },
  1359. .ring = {
  1360. [RADEON_RING_TYPE_GFX_INDEX] = {
  1361. .ib_execute = &cayman_ring_ib_execute,
  1362. .ib_parse = &evergreen_ib_parse,
  1363. .emit_fence = &cayman_fence_ring_emit,
  1364. .emit_semaphore = &r600_semaphore_ring_emit,
  1365. .cs_parse = &evergreen_cs_parse,
  1366. .ring_test = &r600_ring_test,
  1367. .ib_test = &r600_ib_test,
  1368. .is_lockup = &evergreen_gpu_is_lockup,
  1369. },
  1370. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1371. .ib_execute = &cayman_ring_ib_execute,
  1372. .ib_parse = &evergreen_ib_parse,
  1373. .emit_fence = &cayman_fence_ring_emit,
  1374. .emit_semaphore = &r600_semaphore_ring_emit,
  1375. .cs_parse = &evergreen_cs_parse,
  1376. .ring_test = &r600_ring_test,
  1377. .ib_test = &r600_ib_test,
  1378. .is_lockup = &evergreen_gpu_is_lockup,
  1379. },
  1380. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1381. .ib_execute = &cayman_ring_ib_execute,
  1382. .ib_parse = &evergreen_ib_parse,
  1383. .emit_fence = &cayman_fence_ring_emit,
  1384. .emit_semaphore = &r600_semaphore_ring_emit,
  1385. .cs_parse = &evergreen_cs_parse,
  1386. .ring_test = &r600_ring_test,
  1387. .ib_test = &r600_ib_test,
  1388. .is_lockup = &evergreen_gpu_is_lockup,
  1389. }
  1390. },
  1391. .irq = {
  1392. .set = &evergreen_irq_set,
  1393. .process = &evergreen_irq_process,
  1394. },
  1395. .display = {
  1396. .bandwidth_update = &evergreen_bandwidth_update,
  1397. .get_vblank_counter = &evergreen_get_vblank_counter,
  1398. .wait_for_vblank = &dce4_wait_for_vblank,
  1399. .set_backlight_level = &atombios_set_backlight_level,
  1400. },
  1401. .copy = {
  1402. .blit = &r600_copy_blit,
  1403. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1404. .dma = NULL,
  1405. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1406. .copy = &r600_copy_blit,
  1407. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1408. },
  1409. .surface = {
  1410. .set_reg = r600_set_surface_reg,
  1411. .clear_reg = r600_clear_surface_reg,
  1412. },
  1413. .hpd = {
  1414. .init = &evergreen_hpd_init,
  1415. .fini = &evergreen_hpd_fini,
  1416. .sense = &evergreen_hpd_sense,
  1417. .set_polarity = &evergreen_hpd_set_polarity,
  1418. },
  1419. .pm = {
  1420. .misc = &evergreen_pm_misc,
  1421. .prepare = &evergreen_pm_prepare,
  1422. .finish = &evergreen_pm_finish,
  1423. .init_profile = &r600_pm_init_profile,
  1424. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1425. .get_engine_clock = &radeon_atom_get_engine_clock,
  1426. .set_engine_clock = &radeon_atom_set_engine_clock,
  1427. .get_memory_clock = &radeon_atom_get_memory_clock,
  1428. .set_memory_clock = &radeon_atom_set_memory_clock,
  1429. .get_pcie_lanes = NULL,
  1430. .set_pcie_lanes = NULL,
  1431. .set_clock_gating = NULL,
  1432. },
  1433. .pflip = {
  1434. .pre_page_flip = &evergreen_pre_page_flip,
  1435. .page_flip = &evergreen_page_flip,
  1436. .post_page_flip = &evergreen_post_page_flip,
  1437. },
  1438. };
  1439. static struct radeon_asic trinity_asic = {
  1440. .init = &cayman_init,
  1441. .fini = &cayman_fini,
  1442. .suspend = &cayman_suspend,
  1443. .resume = &cayman_resume,
  1444. .asic_reset = &cayman_asic_reset,
  1445. .vga_set_state = &r600_vga_set_state,
  1446. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1447. .gui_idle = &r600_gui_idle,
  1448. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1449. .gart = {
  1450. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1451. .set_page = &rs600_gart_set_page,
  1452. },
  1453. .vm = {
  1454. .init = &cayman_vm_init,
  1455. .fini = &cayman_vm_fini,
  1456. .bind = &cayman_vm_bind,
  1457. .tlb_flush = &cayman_vm_tlb_flush,
  1458. .page_flags = &cayman_vm_page_flags,
  1459. .set_page = &cayman_vm_set_page,
  1460. },
  1461. .ring = {
  1462. [RADEON_RING_TYPE_GFX_INDEX] = {
  1463. .ib_execute = &cayman_ring_ib_execute,
  1464. .ib_parse = &evergreen_ib_parse,
  1465. .emit_fence = &cayman_fence_ring_emit,
  1466. .emit_semaphore = &r600_semaphore_ring_emit,
  1467. .cs_parse = &evergreen_cs_parse,
  1468. .ring_test = &r600_ring_test,
  1469. .ib_test = &r600_ib_test,
  1470. .is_lockup = &evergreen_gpu_is_lockup,
  1471. },
  1472. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1473. .ib_execute = &cayman_ring_ib_execute,
  1474. .ib_parse = &evergreen_ib_parse,
  1475. .emit_fence = &cayman_fence_ring_emit,
  1476. .emit_semaphore = &r600_semaphore_ring_emit,
  1477. .cs_parse = &evergreen_cs_parse,
  1478. .ring_test = &r600_ring_test,
  1479. .ib_test = &r600_ib_test,
  1480. .is_lockup = &evergreen_gpu_is_lockup,
  1481. },
  1482. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1483. .ib_execute = &cayman_ring_ib_execute,
  1484. .ib_parse = &evergreen_ib_parse,
  1485. .emit_fence = &cayman_fence_ring_emit,
  1486. .emit_semaphore = &r600_semaphore_ring_emit,
  1487. .cs_parse = &evergreen_cs_parse,
  1488. .ring_test = &r600_ring_test,
  1489. .ib_test = &r600_ib_test,
  1490. .is_lockup = &evergreen_gpu_is_lockup,
  1491. }
  1492. },
  1493. .irq = {
  1494. .set = &evergreen_irq_set,
  1495. .process = &evergreen_irq_process,
  1496. },
  1497. .display = {
  1498. .bandwidth_update = &dce6_bandwidth_update,
  1499. .get_vblank_counter = &evergreen_get_vblank_counter,
  1500. .wait_for_vblank = &dce4_wait_for_vblank,
  1501. .set_backlight_level = &atombios_set_backlight_level,
  1502. },
  1503. .copy = {
  1504. .blit = &r600_copy_blit,
  1505. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1506. .dma = NULL,
  1507. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1508. .copy = &r600_copy_blit,
  1509. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1510. },
  1511. .surface = {
  1512. .set_reg = r600_set_surface_reg,
  1513. .clear_reg = r600_clear_surface_reg,
  1514. },
  1515. .hpd = {
  1516. .init = &evergreen_hpd_init,
  1517. .fini = &evergreen_hpd_fini,
  1518. .sense = &evergreen_hpd_sense,
  1519. .set_polarity = &evergreen_hpd_set_polarity,
  1520. },
  1521. .pm = {
  1522. .misc = &evergreen_pm_misc,
  1523. .prepare = &evergreen_pm_prepare,
  1524. .finish = &evergreen_pm_finish,
  1525. .init_profile = &sumo_pm_init_profile,
  1526. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1527. .get_engine_clock = &radeon_atom_get_engine_clock,
  1528. .set_engine_clock = &radeon_atom_set_engine_clock,
  1529. .get_memory_clock = NULL,
  1530. .set_memory_clock = NULL,
  1531. .get_pcie_lanes = NULL,
  1532. .set_pcie_lanes = NULL,
  1533. .set_clock_gating = NULL,
  1534. },
  1535. .pflip = {
  1536. .pre_page_flip = &evergreen_pre_page_flip,
  1537. .page_flip = &evergreen_page_flip,
  1538. .post_page_flip = &evergreen_post_page_flip,
  1539. },
  1540. };
  1541. static struct radeon_asic si_asic = {
  1542. .init = &si_init,
  1543. .fini = &si_fini,
  1544. .suspend = &si_suspend,
  1545. .resume = &si_resume,
  1546. .asic_reset = &si_asic_reset,
  1547. .vga_set_state = &r600_vga_set_state,
  1548. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1549. .gui_idle = &r600_gui_idle,
  1550. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1551. .gart = {
  1552. .tlb_flush = &si_pcie_gart_tlb_flush,
  1553. .set_page = &rs600_gart_set_page,
  1554. },
  1555. .vm = {
  1556. .init = &si_vm_init,
  1557. .fini = &si_vm_fini,
  1558. .bind = &si_vm_bind,
  1559. .tlb_flush = &si_vm_tlb_flush,
  1560. .page_flags = &cayman_vm_page_flags,
  1561. .set_page = &cayman_vm_set_page,
  1562. },
  1563. .ring = {
  1564. [RADEON_RING_TYPE_GFX_INDEX] = {
  1565. .ib_execute = &si_ring_ib_execute,
  1566. .ib_parse = &si_ib_parse,
  1567. .emit_fence = &si_fence_ring_emit,
  1568. .emit_semaphore = &r600_semaphore_ring_emit,
  1569. .cs_parse = NULL,
  1570. .ring_test = &r600_ring_test,
  1571. .ib_test = &r600_ib_test,
  1572. .is_lockup = &si_gpu_is_lockup,
  1573. },
  1574. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1575. .ib_execute = &si_ring_ib_execute,
  1576. .ib_parse = &si_ib_parse,
  1577. .emit_fence = &si_fence_ring_emit,
  1578. .emit_semaphore = &r600_semaphore_ring_emit,
  1579. .cs_parse = NULL,
  1580. .ring_test = &r600_ring_test,
  1581. .ib_test = &r600_ib_test,
  1582. .is_lockup = &si_gpu_is_lockup,
  1583. },
  1584. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1585. .ib_execute = &si_ring_ib_execute,
  1586. .ib_parse = &si_ib_parse,
  1587. .emit_fence = &si_fence_ring_emit,
  1588. .emit_semaphore = &r600_semaphore_ring_emit,
  1589. .cs_parse = NULL,
  1590. .ring_test = &r600_ring_test,
  1591. .ib_test = &r600_ib_test,
  1592. .is_lockup = &si_gpu_is_lockup,
  1593. }
  1594. },
  1595. .irq = {
  1596. .set = &si_irq_set,
  1597. .process = &si_irq_process,
  1598. },
  1599. .display = {
  1600. .bandwidth_update = &dce6_bandwidth_update,
  1601. .get_vblank_counter = &evergreen_get_vblank_counter,
  1602. .wait_for_vblank = &dce4_wait_for_vblank,
  1603. .set_backlight_level = &atombios_set_backlight_level,
  1604. },
  1605. .copy = {
  1606. .blit = NULL,
  1607. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1608. .dma = NULL,
  1609. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1610. .copy = NULL,
  1611. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1612. },
  1613. .surface = {
  1614. .set_reg = r600_set_surface_reg,
  1615. .clear_reg = r600_clear_surface_reg,
  1616. },
  1617. .hpd = {
  1618. .init = &evergreen_hpd_init,
  1619. .fini = &evergreen_hpd_fini,
  1620. .sense = &evergreen_hpd_sense,
  1621. .set_polarity = &evergreen_hpd_set_polarity,
  1622. },
  1623. .pm = {
  1624. .misc = &evergreen_pm_misc,
  1625. .prepare = &evergreen_pm_prepare,
  1626. .finish = &evergreen_pm_finish,
  1627. .init_profile = &sumo_pm_init_profile,
  1628. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1629. .get_engine_clock = &radeon_atom_get_engine_clock,
  1630. .set_engine_clock = &radeon_atom_set_engine_clock,
  1631. .get_memory_clock = &radeon_atom_get_memory_clock,
  1632. .set_memory_clock = &radeon_atom_set_memory_clock,
  1633. .get_pcie_lanes = NULL,
  1634. .set_pcie_lanes = NULL,
  1635. .set_clock_gating = NULL,
  1636. },
  1637. .pflip = {
  1638. .pre_page_flip = &evergreen_pre_page_flip,
  1639. .page_flip = &evergreen_page_flip,
  1640. .post_page_flip = &evergreen_post_page_flip,
  1641. },
  1642. };
  1643. /**
  1644. * radeon_asic_init - register asic specific callbacks
  1645. *
  1646. * @rdev: radeon device pointer
  1647. *
  1648. * Registers the appropriate asic specific callbacks for each
  1649. * chip family. Also sets other asics specific info like the number
  1650. * of crtcs and the register aperture accessors (all asics).
  1651. * Returns 0 for success.
  1652. */
  1653. int radeon_asic_init(struct radeon_device *rdev)
  1654. {
  1655. radeon_register_accessor_init(rdev);
  1656. /* set the number of crtcs */
  1657. if (rdev->flags & RADEON_SINGLE_CRTC)
  1658. rdev->num_crtc = 1;
  1659. else
  1660. rdev->num_crtc = 2;
  1661. switch (rdev->family) {
  1662. case CHIP_R100:
  1663. case CHIP_RV100:
  1664. case CHIP_RS100:
  1665. case CHIP_RV200:
  1666. case CHIP_RS200:
  1667. rdev->asic = &r100_asic;
  1668. break;
  1669. case CHIP_R200:
  1670. case CHIP_RV250:
  1671. case CHIP_RS300:
  1672. case CHIP_RV280:
  1673. rdev->asic = &r200_asic;
  1674. break;
  1675. case CHIP_R300:
  1676. case CHIP_R350:
  1677. case CHIP_RV350:
  1678. case CHIP_RV380:
  1679. if (rdev->flags & RADEON_IS_PCIE)
  1680. rdev->asic = &r300_asic_pcie;
  1681. else
  1682. rdev->asic = &r300_asic;
  1683. break;
  1684. case CHIP_R420:
  1685. case CHIP_R423:
  1686. case CHIP_RV410:
  1687. rdev->asic = &r420_asic;
  1688. /* handle macs */
  1689. if (rdev->bios == NULL) {
  1690. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  1691. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  1692. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  1693. rdev->asic->pm.set_memory_clock = NULL;
  1694. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  1695. }
  1696. break;
  1697. case CHIP_RS400:
  1698. case CHIP_RS480:
  1699. rdev->asic = &rs400_asic;
  1700. break;
  1701. case CHIP_RS600:
  1702. rdev->asic = &rs600_asic;
  1703. break;
  1704. case CHIP_RS690:
  1705. case CHIP_RS740:
  1706. rdev->asic = &rs690_asic;
  1707. break;
  1708. case CHIP_RV515:
  1709. rdev->asic = &rv515_asic;
  1710. break;
  1711. case CHIP_R520:
  1712. case CHIP_RV530:
  1713. case CHIP_RV560:
  1714. case CHIP_RV570:
  1715. case CHIP_R580:
  1716. rdev->asic = &r520_asic;
  1717. break;
  1718. case CHIP_R600:
  1719. case CHIP_RV610:
  1720. case CHIP_RV630:
  1721. case CHIP_RV620:
  1722. case CHIP_RV635:
  1723. case CHIP_RV670:
  1724. rdev->asic = &r600_asic;
  1725. break;
  1726. case CHIP_RS780:
  1727. case CHIP_RS880:
  1728. rdev->asic = &rs780_asic;
  1729. break;
  1730. case CHIP_RV770:
  1731. case CHIP_RV730:
  1732. case CHIP_RV710:
  1733. case CHIP_RV740:
  1734. rdev->asic = &rv770_asic;
  1735. break;
  1736. case CHIP_CEDAR:
  1737. case CHIP_REDWOOD:
  1738. case CHIP_JUNIPER:
  1739. case CHIP_CYPRESS:
  1740. case CHIP_HEMLOCK:
  1741. /* set num crtcs */
  1742. if (rdev->family == CHIP_CEDAR)
  1743. rdev->num_crtc = 4;
  1744. else
  1745. rdev->num_crtc = 6;
  1746. rdev->asic = &evergreen_asic;
  1747. break;
  1748. case CHIP_PALM:
  1749. case CHIP_SUMO:
  1750. case CHIP_SUMO2:
  1751. rdev->asic = &sumo_asic;
  1752. break;
  1753. case CHIP_BARTS:
  1754. case CHIP_TURKS:
  1755. case CHIP_CAICOS:
  1756. /* set num crtcs */
  1757. if (rdev->family == CHIP_CAICOS)
  1758. rdev->num_crtc = 4;
  1759. else
  1760. rdev->num_crtc = 6;
  1761. rdev->asic = &btc_asic;
  1762. break;
  1763. case CHIP_CAYMAN:
  1764. rdev->asic = &cayman_asic;
  1765. /* set num crtcs */
  1766. rdev->num_crtc = 6;
  1767. break;
  1768. case CHIP_ARUBA:
  1769. rdev->asic = &trinity_asic;
  1770. /* set num crtcs */
  1771. rdev->num_crtc = 4;
  1772. break;
  1773. case CHIP_TAHITI:
  1774. case CHIP_PITCAIRN:
  1775. case CHIP_VERDE:
  1776. rdev->asic = &si_asic;
  1777. /* set num crtcs */
  1778. rdev->num_crtc = 6;
  1779. break;
  1780. default:
  1781. /* FIXME: not supported yet */
  1782. return -EINVAL;
  1783. }
  1784. if (rdev->flags & RADEON_IS_IGP) {
  1785. rdev->asic->pm.get_memory_clock = NULL;
  1786. rdev->asic->pm.set_memory_clock = NULL;
  1787. }
  1788. return 0;
  1789. }