emulate.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<16) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<17) /* Register operand. */
  49. #define DstMem (3<<17) /* Memory operand. */
  50. #define DstAcc (4<<17) /* Destination Accumulator */
  51. #define DstDI (5<<17) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<17) /* 64bit memory operand */
  53. #define DstMask (7<<17)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. #define GroupMask 0x0f /* Group number stored in bits 0:3 */
  82. /* Misc flags */
  83. #define Undefined (1<<25) /* No Such Instruction */
  84. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  85. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  86. #define No64 (1<<28)
  87. /* Source 2 operand type */
  88. #define Src2None (0<<29)
  89. #define Src2CL (1<<29)
  90. #define Src2ImmByte (2<<29)
  91. #define Src2One (3<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x) x, x
  94. #define X3(x) X2(x), x
  95. #define X4(x) X2(x), X2(x)
  96. #define X5(x) X4(x), x
  97. #define X6(x) X4(x), X2(x)
  98. #define X7(x) X4(x), X3(x)
  99. #define X8(x) X4(x), X4(x)
  100. #define X16(x) X8(x), X8(x)
  101. enum {
  102. Group1, Group1A, Group3, Group4, Group5, Group7, Group8, Group9,
  103. };
  104. struct opcode {
  105. u32 flags;
  106. };
  107. static struct opcode opcode_table[256] = {
  108. /* 0x00 - 0x07 */
  109. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  110. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  111. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  112. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  113. /* 0x08 - 0x0F */
  114. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  115. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  116. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  117. ImplicitOps | Stack | No64, 0,
  118. /* 0x10 - 0x17 */
  119. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  120. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  121. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  122. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  123. /* 0x18 - 0x1F */
  124. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  125. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  126. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  127. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  128. /* 0x20 - 0x27 */
  129. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  130. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  131. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  132. /* 0x28 - 0x2F */
  133. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  134. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  135. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  136. /* 0x30 - 0x37 */
  137. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  138. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  139. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  140. /* 0x38 - 0x3F */
  141. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  142. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  143. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  144. 0, 0,
  145. /* 0x40 - 0x4F */
  146. X16(DstReg),
  147. /* 0x50 - 0x57 */
  148. X8(SrcReg | Stack),
  149. /* 0x58 - 0x5F */
  150. X8(DstReg | Stack),
  151. /* 0x60 - 0x67 */
  152. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  153. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  154. 0, 0, 0, 0,
  155. /* 0x68 - 0x6F */
  156. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  157. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  158. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  159. /* 0x70 - 0x7F */
  160. X16(SrcImmByte),
  161. /* 0x80 - 0x87 */
  162. ByteOp | DstMem | SrcImm | ModRM | Group | Group1,
  163. DstMem | SrcImm | ModRM | Group | Group1,
  164. ByteOp | DstMem | SrcImm | ModRM | No64 | Group | Group1,
  165. DstMem | SrcImmByte | ModRM | Group | Group1,
  166. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  167. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  168. /* 0x88 - 0x8F */
  169. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  170. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  171. DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
  172. ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
  173. /* 0x90 - 0x97 */
  174. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  175. /* 0x98 - 0x9F */
  176. 0, 0, SrcImmFAddr | No64, 0,
  177. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  178. /* 0xA0 - 0xA7 */
  179. ByteOp | DstAcc | SrcMem | Mov | MemAbs, DstAcc | SrcMem | Mov | MemAbs,
  180. ByteOp | DstMem | SrcAcc | Mov | MemAbs, DstMem | SrcAcc | Mov | MemAbs,
  181. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  182. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  183. /* 0xA8 - 0xAF */
  184. DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  185. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  186. ByteOp | DstDI | String, DstDI | String,
  187. /* 0xB0 - 0xB7 */
  188. X8(ByteOp | DstReg | SrcImm | Mov),
  189. /* 0xB8 - 0xBF */
  190. X8(DstReg | SrcImm | Mov),
  191. /* 0xC0 - 0xC7 */
  192. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  193. 0, ImplicitOps | Stack, 0, 0,
  194. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  195. /* 0xC8 - 0xCF */
  196. 0, 0, 0, ImplicitOps | Stack,
  197. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  198. /* 0xD0 - 0xD7 */
  199. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  200. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  201. 0, 0, 0, 0,
  202. /* 0xD8 - 0xDF */
  203. 0, 0, 0, 0, 0, 0, 0, 0,
  204. /* 0xE0 - 0xE7 */
  205. 0, 0, 0, 0,
  206. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  207. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  208. /* 0xE8 - 0xEF */
  209. SrcImm | Stack, SrcImm | ImplicitOps,
  210. SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
  211. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  212. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  213. /* 0xF0 - 0xF7 */
  214. 0, 0, 0, 0,
  215. ImplicitOps | Priv, ImplicitOps, ByteOp | Group | Group3, Group | Group3,
  216. /* 0xF8 - 0xFF */
  217. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  218. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  219. };
  220. static struct opcode twobyte_table[256] = {
  221. /* 0x00 - 0x0F */
  222. 0, Group | GroupDual | Group7, 0, 0,
  223. 0, ImplicitOps, ImplicitOps | Priv, 0,
  224. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  225. 0, ImplicitOps | ModRM, 0, 0,
  226. /* 0x10 - 0x1F */
  227. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  228. /* 0x20 - 0x2F */
  229. ModRM | ImplicitOps | Priv, ModRM | Priv,
  230. ModRM | ImplicitOps | Priv, ModRM | Priv,
  231. 0, 0, 0, 0,
  232. 0, 0, 0, 0, 0, 0, 0, 0,
  233. /* 0x30 - 0x3F */
  234. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  235. ImplicitOps, ImplicitOps | Priv, 0, 0,
  236. 0, 0, 0, 0, 0, 0, 0, 0,
  237. /* 0x40 - 0x4F */
  238. X16(DstReg | SrcMem | ModRM | Mov),
  239. /* 0x50 - 0x5F */
  240. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  241. /* 0x60 - 0x6F */
  242. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  243. /* 0x70 - 0x7F */
  244. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  245. /* 0x80 - 0x8F */
  246. X16(SrcImm),
  247. /* 0x90 - 0x9F */
  248. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  249. /* 0xA0 - 0xA7 */
  250. ImplicitOps | Stack, ImplicitOps | Stack,
  251. 0, DstMem | SrcReg | ModRM | BitOp,
  252. DstMem | SrcReg | Src2ImmByte | ModRM,
  253. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  254. /* 0xA8 - 0xAF */
  255. ImplicitOps | Stack, ImplicitOps | Stack,
  256. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  257. DstMem | SrcReg | Src2ImmByte | ModRM,
  258. DstMem | SrcReg | Src2CL | ModRM,
  259. ModRM, 0,
  260. /* 0xB0 - 0xB7 */
  261. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  262. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  263. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  264. DstReg | SrcMem16 | ModRM | Mov,
  265. /* 0xB8 - 0xBF */
  266. 0, 0,
  267. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  268. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  269. DstReg | SrcMem16 | ModRM | Mov,
  270. /* 0xC0 - 0xCF */
  271. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  272. 0, 0, 0, Group | GroupDual | Group9,
  273. 0, 0, 0, 0, 0, 0, 0, 0,
  274. /* 0xD0 - 0xDF */
  275. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  276. /* 0xE0 - 0xEF */
  277. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  278. /* 0xF0 - 0xFF */
  279. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  280. };
  281. static struct opcode group_table[] = {
  282. [Group1*8] =
  283. X7(Lock), 0,
  284. [Group1A*8] =
  285. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  286. [Group3*8] =
  287. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  288. DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
  289. X4(Undefined),
  290. [Group4*8] =
  291. ByteOp | DstMem | SrcNone | ModRM | Lock, ByteOp | DstMem | SrcNone | ModRM | Lock,
  292. 0, 0, 0, 0, 0, 0,
  293. [Group5*8] =
  294. DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
  295. SrcMem | ModRM | Stack, 0,
  296. SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
  297. SrcMem | ModRM | Stack, 0,
  298. [Group7*8] =
  299. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  300. SrcNone | ModRM | DstMem | Mov, 0,
  301. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  302. [Group8*8] =
  303. 0, 0, 0, 0,
  304. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  305. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  306. [Group9*8] =
  307. 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  308. };
  309. static struct opcode group2_table[] = {
  310. [Group7*8] =
  311. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  312. SrcNone | ModRM | DstMem | Mov, 0,
  313. SrcMem16 | ModRM | Mov | Priv, 0,
  314. [Group9*8] =
  315. 0, 0, 0, 0, 0, 0, 0, 0,
  316. };
  317. /* EFLAGS bit definitions. */
  318. #define EFLG_ID (1<<21)
  319. #define EFLG_VIP (1<<20)
  320. #define EFLG_VIF (1<<19)
  321. #define EFLG_AC (1<<18)
  322. #define EFLG_VM (1<<17)
  323. #define EFLG_RF (1<<16)
  324. #define EFLG_IOPL (3<<12)
  325. #define EFLG_NT (1<<14)
  326. #define EFLG_OF (1<<11)
  327. #define EFLG_DF (1<<10)
  328. #define EFLG_IF (1<<9)
  329. #define EFLG_TF (1<<8)
  330. #define EFLG_SF (1<<7)
  331. #define EFLG_ZF (1<<6)
  332. #define EFLG_AF (1<<4)
  333. #define EFLG_PF (1<<2)
  334. #define EFLG_CF (1<<0)
  335. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  336. #define EFLG_RESERVED_ONE_MASK 2
  337. /*
  338. * Instruction emulation:
  339. * Most instructions are emulated directly via a fragment of inline assembly
  340. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  341. * any modified flags.
  342. */
  343. #if defined(CONFIG_X86_64)
  344. #define _LO32 "k" /* force 32-bit operand */
  345. #define _STK "%%rsp" /* stack pointer */
  346. #elif defined(__i386__)
  347. #define _LO32 "" /* force 32-bit operand */
  348. #define _STK "%%esp" /* stack pointer */
  349. #endif
  350. /*
  351. * These EFLAGS bits are restored from saved value during emulation, and
  352. * any changes are written back to the saved value after emulation.
  353. */
  354. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  355. /* Before executing instruction: restore necessary bits in EFLAGS. */
  356. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  357. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  358. "movl %"_sav",%"_LO32 _tmp"; " \
  359. "push %"_tmp"; " \
  360. "push %"_tmp"; " \
  361. "movl %"_msk",%"_LO32 _tmp"; " \
  362. "andl %"_LO32 _tmp",("_STK"); " \
  363. "pushf; " \
  364. "notl %"_LO32 _tmp"; " \
  365. "andl %"_LO32 _tmp",("_STK"); " \
  366. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  367. "pop %"_tmp"; " \
  368. "orl %"_LO32 _tmp",("_STK"); " \
  369. "popf; " \
  370. "pop %"_sav"; "
  371. /* After executing instruction: write-back necessary bits in EFLAGS. */
  372. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  373. /* _sav |= EFLAGS & _msk; */ \
  374. "pushf; " \
  375. "pop %"_tmp"; " \
  376. "andl %"_msk",%"_LO32 _tmp"; " \
  377. "orl %"_LO32 _tmp",%"_sav"; "
  378. #ifdef CONFIG_X86_64
  379. #define ON64(x) x
  380. #else
  381. #define ON64(x)
  382. #endif
  383. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  384. do { \
  385. __asm__ __volatile__ ( \
  386. _PRE_EFLAGS("0", "4", "2") \
  387. _op _suffix " %"_x"3,%1; " \
  388. _POST_EFLAGS("0", "4", "2") \
  389. : "=m" (_eflags), "=m" ((_dst).val), \
  390. "=&r" (_tmp) \
  391. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  392. } while (0)
  393. /* Raw emulation: instruction has two explicit operands. */
  394. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  395. do { \
  396. unsigned long _tmp; \
  397. \
  398. switch ((_dst).bytes) { \
  399. case 2: \
  400. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  401. break; \
  402. case 4: \
  403. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  404. break; \
  405. case 8: \
  406. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  407. break; \
  408. } \
  409. } while (0)
  410. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  411. do { \
  412. unsigned long _tmp; \
  413. switch ((_dst).bytes) { \
  414. case 1: \
  415. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  416. break; \
  417. default: \
  418. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  419. _wx, _wy, _lx, _ly, _qx, _qy); \
  420. break; \
  421. } \
  422. } while (0)
  423. /* Source operand is byte-sized and may be restricted to just %cl. */
  424. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  425. __emulate_2op(_op, _src, _dst, _eflags, \
  426. "b", "c", "b", "c", "b", "c", "b", "c")
  427. /* Source operand is byte, word, long or quad sized. */
  428. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  429. __emulate_2op(_op, _src, _dst, _eflags, \
  430. "b", "q", "w", "r", _LO32, "r", "", "r")
  431. /* Source operand is word, long or quad sized. */
  432. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  433. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  434. "w", "r", _LO32, "r", "", "r")
  435. /* Instruction has three operands and one operand is stored in ECX register */
  436. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  437. do { \
  438. unsigned long _tmp; \
  439. _type _clv = (_cl).val; \
  440. _type _srcv = (_src).val; \
  441. _type _dstv = (_dst).val; \
  442. \
  443. __asm__ __volatile__ ( \
  444. _PRE_EFLAGS("0", "5", "2") \
  445. _op _suffix " %4,%1 \n" \
  446. _POST_EFLAGS("0", "5", "2") \
  447. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  448. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  449. ); \
  450. \
  451. (_cl).val = (unsigned long) _clv; \
  452. (_src).val = (unsigned long) _srcv; \
  453. (_dst).val = (unsigned long) _dstv; \
  454. } while (0)
  455. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  456. do { \
  457. switch ((_dst).bytes) { \
  458. case 2: \
  459. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  460. "w", unsigned short); \
  461. break; \
  462. case 4: \
  463. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  464. "l", unsigned int); \
  465. break; \
  466. case 8: \
  467. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  468. "q", unsigned long)); \
  469. break; \
  470. } \
  471. } while (0)
  472. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  473. do { \
  474. unsigned long _tmp; \
  475. \
  476. __asm__ __volatile__ ( \
  477. _PRE_EFLAGS("0", "3", "2") \
  478. _op _suffix " %1; " \
  479. _POST_EFLAGS("0", "3", "2") \
  480. : "=m" (_eflags), "+m" ((_dst).val), \
  481. "=&r" (_tmp) \
  482. : "i" (EFLAGS_MASK)); \
  483. } while (0)
  484. /* Instruction has only one explicit operand (no source operand). */
  485. #define emulate_1op(_op, _dst, _eflags) \
  486. do { \
  487. switch ((_dst).bytes) { \
  488. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  489. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  490. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  491. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  492. } \
  493. } while (0)
  494. /* Fetch next part of the instruction being emulated. */
  495. #define insn_fetch(_type, _size, _eip) \
  496. ({ unsigned long _x; \
  497. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  498. if (rc != X86EMUL_CONTINUE) \
  499. goto done; \
  500. (_eip) += (_size); \
  501. (_type)_x; \
  502. })
  503. #define insn_fetch_arr(_arr, _size, _eip) \
  504. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  505. if (rc != X86EMUL_CONTINUE) \
  506. goto done; \
  507. (_eip) += (_size); \
  508. })
  509. static inline unsigned long ad_mask(struct decode_cache *c)
  510. {
  511. return (1UL << (c->ad_bytes << 3)) - 1;
  512. }
  513. /* Access/update address held in a register, based on addressing mode. */
  514. static inline unsigned long
  515. address_mask(struct decode_cache *c, unsigned long reg)
  516. {
  517. if (c->ad_bytes == sizeof(unsigned long))
  518. return reg;
  519. else
  520. return reg & ad_mask(c);
  521. }
  522. static inline unsigned long
  523. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  524. {
  525. return base + address_mask(c, reg);
  526. }
  527. static inline void
  528. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  529. {
  530. if (c->ad_bytes == sizeof(unsigned long))
  531. *reg += inc;
  532. else
  533. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  534. }
  535. static inline void jmp_rel(struct decode_cache *c, int rel)
  536. {
  537. register_address_increment(c, &c->eip, rel);
  538. }
  539. static void set_seg_override(struct decode_cache *c, int seg)
  540. {
  541. c->has_seg_override = true;
  542. c->seg_override = seg;
  543. }
  544. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  545. struct x86_emulate_ops *ops, int seg)
  546. {
  547. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  548. return 0;
  549. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  550. }
  551. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  552. struct x86_emulate_ops *ops,
  553. struct decode_cache *c)
  554. {
  555. if (!c->has_seg_override)
  556. return 0;
  557. return seg_base(ctxt, ops, c->seg_override);
  558. }
  559. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  560. struct x86_emulate_ops *ops)
  561. {
  562. return seg_base(ctxt, ops, VCPU_SREG_ES);
  563. }
  564. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  565. struct x86_emulate_ops *ops)
  566. {
  567. return seg_base(ctxt, ops, VCPU_SREG_SS);
  568. }
  569. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  570. u32 error, bool valid)
  571. {
  572. ctxt->exception = vec;
  573. ctxt->error_code = error;
  574. ctxt->error_code_valid = valid;
  575. ctxt->restart = false;
  576. }
  577. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  578. {
  579. emulate_exception(ctxt, GP_VECTOR, err, true);
  580. }
  581. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  582. int err)
  583. {
  584. ctxt->cr2 = addr;
  585. emulate_exception(ctxt, PF_VECTOR, err, true);
  586. }
  587. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  588. {
  589. emulate_exception(ctxt, UD_VECTOR, 0, false);
  590. }
  591. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  592. {
  593. emulate_exception(ctxt, TS_VECTOR, err, true);
  594. }
  595. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  596. struct x86_emulate_ops *ops,
  597. unsigned long eip, u8 *dest)
  598. {
  599. struct fetch_cache *fc = &ctxt->decode.fetch;
  600. int rc;
  601. int size, cur_size;
  602. if (eip == fc->end) {
  603. cur_size = fc->end - fc->start;
  604. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  605. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  606. size, ctxt->vcpu, NULL);
  607. if (rc != X86EMUL_CONTINUE)
  608. return rc;
  609. fc->end += size;
  610. }
  611. *dest = fc->data[eip - fc->start];
  612. return X86EMUL_CONTINUE;
  613. }
  614. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  615. struct x86_emulate_ops *ops,
  616. unsigned long eip, void *dest, unsigned size)
  617. {
  618. int rc;
  619. /* x86 instructions are limited to 15 bytes. */
  620. if (eip + size - ctxt->eip > 15)
  621. return X86EMUL_UNHANDLEABLE;
  622. while (size--) {
  623. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  624. if (rc != X86EMUL_CONTINUE)
  625. return rc;
  626. }
  627. return X86EMUL_CONTINUE;
  628. }
  629. /*
  630. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  631. * pointer into the block that addresses the relevant register.
  632. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  633. */
  634. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  635. int highbyte_regs)
  636. {
  637. void *p;
  638. p = &regs[modrm_reg];
  639. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  640. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  641. return p;
  642. }
  643. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  644. struct x86_emulate_ops *ops,
  645. void *ptr,
  646. u16 *size, unsigned long *address, int op_bytes)
  647. {
  648. int rc;
  649. if (op_bytes == 2)
  650. op_bytes = 3;
  651. *address = 0;
  652. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  653. ctxt->vcpu, NULL);
  654. if (rc != X86EMUL_CONTINUE)
  655. return rc;
  656. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  657. ctxt->vcpu, NULL);
  658. return rc;
  659. }
  660. static int test_cc(unsigned int condition, unsigned int flags)
  661. {
  662. int rc = 0;
  663. switch ((condition & 15) >> 1) {
  664. case 0: /* o */
  665. rc |= (flags & EFLG_OF);
  666. break;
  667. case 1: /* b/c/nae */
  668. rc |= (flags & EFLG_CF);
  669. break;
  670. case 2: /* z/e */
  671. rc |= (flags & EFLG_ZF);
  672. break;
  673. case 3: /* be/na */
  674. rc |= (flags & (EFLG_CF|EFLG_ZF));
  675. break;
  676. case 4: /* s */
  677. rc |= (flags & EFLG_SF);
  678. break;
  679. case 5: /* p/pe */
  680. rc |= (flags & EFLG_PF);
  681. break;
  682. case 7: /* le/ng */
  683. rc |= (flags & EFLG_ZF);
  684. /* fall through */
  685. case 6: /* l/nge */
  686. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  687. break;
  688. }
  689. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  690. return (!!rc ^ (condition & 1));
  691. }
  692. static void decode_register_operand(struct operand *op,
  693. struct decode_cache *c,
  694. int inhibit_bytereg)
  695. {
  696. unsigned reg = c->modrm_reg;
  697. int highbyte_regs = c->rex_prefix == 0;
  698. if (!(c->d & ModRM))
  699. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  700. op->type = OP_REG;
  701. if ((c->d & ByteOp) && !inhibit_bytereg) {
  702. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  703. op->val = *(u8 *)op->ptr;
  704. op->bytes = 1;
  705. } else {
  706. op->ptr = decode_register(reg, c->regs, 0);
  707. op->bytes = c->op_bytes;
  708. switch (op->bytes) {
  709. case 2:
  710. op->val = *(u16 *)op->ptr;
  711. break;
  712. case 4:
  713. op->val = *(u32 *)op->ptr;
  714. break;
  715. case 8:
  716. op->val = *(u64 *) op->ptr;
  717. break;
  718. }
  719. }
  720. op->orig_val = op->val;
  721. }
  722. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  723. struct x86_emulate_ops *ops)
  724. {
  725. struct decode_cache *c = &ctxt->decode;
  726. u8 sib;
  727. int index_reg = 0, base_reg = 0, scale;
  728. int rc = X86EMUL_CONTINUE;
  729. if (c->rex_prefix) {
  730. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  731. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  732. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  733. }
  734. c->modrm = insn_fetch(u8, 1, c->eip);
  735. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  736. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  737. c->modrm_rm |= (c->modrm & 0x07);
  738. c->modrm_ea = 0;
  739. c->use_modrm_ea = 1;
  740. if (c->modrm_mod == 3) {
  741. c->modrm_ptr = decode_register(c->modrm_rm,
  742. c->regs, c->d & ByteOp);
  743. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  744. return rc;
  745. }
  746. if (c->ad_bytes == 2) {
  747. unsigned bx = c->regs[VCPU_REGS_RBX];
  748. unsigned bp = c->regs[VCPU_REGS_RBP];
  749. unsigned si = c->regs[VCPU_REGS_RSI];
  750. unsigned di = c->regs[VCPU_REGS_RDI];
  751. /* 16-bit ModR/M decode. */
  752. switch (c->modrm_mod) {
  753. case 0:
  754. if (c->modrm_rm == 6)
  755. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  756. break;
  757. case 1:
  758. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  759. break;
  760. case 2:
  761. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  762. break;
  763. }
  764. switch (c->modrm_rm) {
  765. case 0:
  766. c->modrm_ea += bx + si;
  767. break;
  768. case 1:
  769. c->modrm_ea += bx + di;
  770. break;
  771. case 2:
  772. c->modrm_ea += bp + si;
  773. break;
  774. case 3:
  775. c->modrm_ea += bp + di;
  776. break;
  777. case 4:
  778. c->modrm_ea += si;
  779. break;
  780. case 5:
  781. c->modrm_ea += di;
  782. break;
  783. case 6:
  784. if (c->modrm_mod != 0)
  785. c->modrm_ea += bp;
  786. break;
  787. case 7:
  788. c->modrm_ea += bx;
  789. break;
  790. }
  791. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  792. (c->modrm_rm == 6 && c->modrm_mod != 0))
  793. if (!c->has_seg_override)
  794. set_seg_override(c, VCPU_SREG_SS);
  795. c->modrm_ea = (u16)c->modrm_ea;
  796. } else {
  797. /* 32/64-bit ModR/M decode. */
  798. if ((c->modrm_rm & 7) == 4) {
  799. sib = insn_fetch(u8, 1, c->eip);
  800. index_reg |= (sib >> 3) & 7;
  801. base_reg |= sib & 7;
  802. scale = sib >> 6;
  803. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  804. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  805. else
  806. c->modrm_ea += c->regs[base_reg];
  807. if (index_reg != 4)
  808. c->modrm_ea += c->regs[index_reg] << scale;
  809. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  810. if (ctxt->mode == X86EMUL_MODE_PROT64)
  811. c->rip_relative = 1;
  812. } else
  813. c->modrm_ea += c->regs[c->modrm_rm];
  814. switch (c->modrm_mod) {
  815. case 0:
  816. if (c->modrm_rm == 5)
  817. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  818. break;
  819. case 1:
  820. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  821. break;
  822. case 2:
  823. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  824. break;
  825. }
  826. }
  827. done:
  828. return rc;
  829. }
  830. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  831. struct x86_emulate_ops *ops)
  832. {
  833. struct decode_cache *c = &ctxt->decode;
  834. int rc = X86EMUL_CONTINUE;
  835. switch (c->ad_bytes) {
  836. case 2:
  837. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  838. break;
  839. case 4:
  840. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  841. break;
  842. case 8:
  843. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  844. break;
  845. }
  846. done:
  847. return rc;
  848. }
  849. int
  850. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  851. {
  852. struct decode_cache *c = &ctxt->decode;
  853. int rc = X86EMUL_CONTINUE;
  854. int mode = ctxt->mode;
  855. int def_op_bytes, def_ad_bytes, group, dual;
  856. /* we cannot decode insn before we complete previous rep insn */
  857. WARN_ON(ctxt->restart);
  858. c->eip = ctxt->eip;
  859. c->fetch.start = c->fetch.end = c->eip;
  860. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  861. switch (mode) {
  862. case X86EMUL_MODE_REAL:
  863. case X86EMUL_MODE_VM86:
  864. case X86EMUL_MODE_PROT16:
  865. def_op_bytes = def_ad_bytes = 2;
  866. break;
  867. case X86EMUL_MODE_PROT32:
  868. def_op_bytes = def_ad_bytes = 4;
  869. break;
  870. #ifdef CONFIG_X86_64
  871. case X86EMUL_MODE_PROT64:
  872. def_op_bytes = 4;
  873. def_ad_bytes = 8;
  874. break;
  875. #endif
  876. default:
  877. return -1;
  878. }
  879. c->op_bytes = def_op_bytes;
  880. c->ad_bytes = def_ad_bytes;
  881. /* Legacy prefixes. */
  882. for (;;) {
  883. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  884. case 0x66: /* operand-size override */
  885. /* switch between 2/4 bytes */
  886. c->op_bytes = def_op_bytes ^ 6;
  887. break;
  888. case 0x67: /* address-size override */
  889. if (mode == X86EMUL_MODE_PROT64)
  890. /* switch between 4/8 bytes */
  891. c->ad_bytes = def_ad_bytes ^ 12;
  892. else
  893. /* switch between 2/4 bytes */
  894. c->ad_bytes = def_ad_bytes ^ 6;
  895. break;
  896. case 0x26: /* ES override */
  897. case 0x2e: /* CS override */
  898. case 0x36: /* SS override */
  899. case 0x3e: /* DS override */
  900. set_seg_override(c, (c->b >> 3) & 3);
  901. break;
  902. case 0x64: /* FS override */
  903. case 0x65: /* GS override */
  904. set_seg_override(c, c->b & 7);
  905. break;
  906. case 0x40 ... 0x4f: /* REX */
  907. if (mode != X86EMUL_MODE_PROT64)
  908. goto done_prefixes;
  909. c->rex_prefix = c->b;
  910. continue;
  911. case 0xf0: /* LOCK */
  912. c->lock_prefix = 1;
  913. break;
  914. case 0xf2: /* REPNE/REPNZ */
  915. c->rep_prefix = REPNE_PREFIX;
  916. break;
  917. case 0xf3: /* REP/REPE/REPZ */
  918. c->rep_prefix = REPE_PREFIX;
  919. break;
  920. default:
  921. goto done_prefixes;
  922. }
  923. /* Any legacy prefix after a REX prefix nullifies its effect. */
  924. c->rex_prefix = 0;
  925. }
  926. done_prefixes:
  927. /* REX prefix. */
  928. if (c->rex_prefix)
  929. if (c->rex_prefix & 8)
  930. c->op_bytes = 8; /* REX.W */
  931. /* Opcode byte(s). */
  932. c->d = opcode_table[c->b].flags;
  933. if (c->d == 0) {
  934. /* Two-byte opcode? */
  935. if (c->b == 0x0f) {
  936. c->twobyte = 1;
  937. c->b = insn_fetch(u8, 1, c->eip);
  938. c->d = twobyte_table[c->b].flags;
  939. }
  940. }
  941. if (c->d & Group) {
  942. group = c->d & GroupMask;
  943. dual = c->d & GroupDual;
  944. c->modrm = insn_fetch(u8, 1, c->eip);
  945. --c->eip;
  946. group = (group << 3) + ((c->modrm >> 3) & 7);
  947. c->d &= ~(Group | GroupDual | GroupMask);
  948. if (dual && (c->modrm >> 6) == 3)
  949. c->d |= group2_table[group].flags;
  950. else
  951. c->d |= group_table[group].flags;
  952. }
  953. /* Unrecognised? */
  954. if (c->d == 0 || (c->d & Undefined)) {
  955. DPRINTF("Cannot emulate %02x\n", c->b);
  956. return -1;
  957. }
  958. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  959. c->op_bytes = 8;
  960. /* ModRM and SIB bytes. */
  961. if (c->d & ModRM)
  962. rc = decode_modrm(ctxt, ops);
  963. else if (c->d & MemAbs)
  964. rc = decode_abs(ctxt, ops);
  965. if (rc != X86EMUL_CONTINUE)
  966. goto done;
  967. if (!c->has_seg_override)
  968. set_seg_override(c, VCPU_SREG_DS);
  969. if (!(!c->twobyte && c->b == 0x8d))
  970. c->modrm_ea += seg_override_base(ctxt, ops, c);
  971. if (c->ad_bytes != 8)
  972. c->modrm_ea = (u32)c->modrm_ea;
  973. if (c->rip_relative)
  974. c->modrm_ea += c->eip;
  975. /*
  976. * Decode and fetch the source operand: register, memory
  977. * or immediate.
  978. */
  979. switch (c->d & SrcMask) {
  980. case SrcNone:
  981. break;
  982. case SrcReg:
  983. decode_register_operand(&c->src, c, 0);
  984. break;
  985. case SrcMem16:
  986. c->src.bytes = 2;
  987. goto srcmem_common;
  988. case SrcMem32:
  989. c->src.bytes = 4;
  990. goto srcmem_common;
  991. case SrcMem:
  992. c->src.bytes = (c->d & ByteOp) ? 1 :
  993. c->op_bytes;
  994. /* Don't fetch the address for invlpg: it could be unmapped. */
  995. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  996. break;
  997. srcmem_common:
  998. /*
  999. * For instructions with a ModR/M byte, switch to register
  1000. * access if Mod = 3.
  1001. */
  1002. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1003. c->src.type = OP_REG;
  1004. c->src.val = c->modrm_val;
  1005. c->src.ptr = c->modrm_ptr;
  1006. break;
  1007. }
  1008. c->src.type = OP_MEM;
  1009. c->src.ptr = (unsigned long *)c->modrm_ea;
  1010. c->src.val = 0;
  1011. break;
  1012. case SrcImm:
  1013. case SrcImmU:
  1014. c->src.type = OP_IMM;
  1015. c->src.ptr = (unsigned long *)c->eip;
  1016. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1017. if (c->src.bytes == 8)
  1018. c->src.bytes = 4;
  1019. /* NB. Immediates are sign-extended as necessary. */
  1020. switch (c->src.bytes) {
  1021. case 1:
  1022. c->src.val = insn_fetch(s8, 1, c->eip);
  1023. break;
  1024. case 2:
  1025. c->src.val = insn_fetch(s16, 2, c->eip);
  1026. break;
  1027. case 4:
  1028. c->src.val = insn_fetch(s32, 4, c->eip);
  1029. break;
  1030. }
  1031. if ((c->d & SrcMask) == SrcImmU) {
  1032. switch (c->src.bytes) {
  1033. case 1:
  1034. c->src.val &= 0xff;
  1035. break;
  1036. case 2:
  1037. c->src.val &= 0xffff;
  1038. break;
  1039. case 4:
  1040. c->src.val &= 0xffffffff;
  1041. break;
  1042. }
  1043. }
  1044. break;
  1045. case SrcImmByte:
  1046. case SrcImmUByte:
  1047. c->src.type = OP_IMM;
  1048. c->src.ptr = (unsigned long *)c->eip;
  1049. c->src.bytes = 1;
  1050. if ((c->d & SrcMask) == SrcImmByte)
  1051. c->src.val = insn_fetch(s8, 1, c->eip);
  1052. else
  1053. c->src.val = insn_fetch(u8, 1, c->eip);
  1054. break;
  1055. case SrcAcc:
  1056. c->src.type = OP_REG;
  1057. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1058. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  1059. switch (c->src.bytes) {
  1060. case 1:
  1061. c->src.val = *(u8 *)c->src.ptr;
  1062. break;
  1063. case 2:
  1064. c->src.val = *(u16 *)c->src.ptr;
  1065. break;
  1066. case 4:
  1067. c->src.val = *(u32 *)c->src.ptr;
  1068. break;
  1069. case 8:
  1070. c->src.val = *(u64 *)c->src.ptr;
  1071. break;
  1072. }
  1073. break;
  1074. case SrcOne:
  1075. c->src.bytes = 1;
  1076. c->src.val = 1;
  1077. break;
  1078. case SrcSI:
  1079. c->src.type = OP_MEM;
  1080. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1081. c->src.ptr = (unsigned long *)
  1082. register_address(c, seg_override_base(ctxt, ops, c),
  1083. c->regs[VCPU_REGS_RSI]);
  1084. c->src.val = 0;
  1085. break;
  1086. case SrcImmFAddr:
  1087. c->src.type = OP_IMM;
  1088. c->src.ptr = (unsigned long *)c->eip;
  1089. c->src.bytes = c->op_bytes + 2;
  1090. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1091. break;
  1092. case SrcMemFAddr:
  1093. c->src.type = OP_MEM;
  1094. c->src.ptr = (unsigned long *)c->modrm_ea;
  1095. c->src.bytes = c->op_bytes + 2;
  1096. break;
  1097. }
  1098. /*
  1099. * Decode and fetch the second source operand: register, memory
  1100. * or immediate.
  1101. */
  1102. switch (c->d & Src2Mask) {
  1103. case Src2None:
  1104. break;
  1105. case Src2CL:
  1106. c->src2.bytes = 1;
  1107. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1108. break;
  1109. case Src2ImmByte:
  1110. c->src2.type = OP_IMM;
  1111. c->src2.ptr = (unsigned long *)c->eip;
  1112. c->src2.bytes = 1;
  1113. c->src2.val = insn_fetch(u8, 1, c->eip);
  1114. break;
  1115. case Src2One:
  1116. c->src2.bytes = 1;
  1117. c->src2.val = 1;
  1118. break;
  1119. }
  1120. /* Decode and fetch the destination operand: register or memory. */
  1121. switch (c->d & DstMask) {
  1122. case ImplicitOps:
  1123. /* Special instructions do their own operand decoding. */
  1124. return 0;
  1125. case DstReg:
  1126. decode_register_operand(&c->dst, c,
  1127. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1128. break;
  1129. case DstMem:
  1130. case DstMem64:
  1131. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1132. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1133. c->dst.type = OP_REG;
  1134. c->dst.val = c->dst.orig_val = c->modrm_val;
  1135. c->dst.ptr = c->modrm_ptr;
  1136. break;
  1137. }
  1138. c->dst.type = OP_MEM;
  1139. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1140. if ((c->d & DstMask) == DstMem64)
  1141. c->dst.bytes = 8;
  1142. else
  1143. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1144. c->dst.val = 0;
  1145. if (c->d & BitOp) {
  1146. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1147. c->dst.ptr = (void *)c->dst.ptr +
  1148. (c->src.val & mask) / 8;
  1149. }
  1150. break;
  1151. case DstAcc:
  1152. c->dst.type = OP_REG;
  1153. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1154. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1155. switch (c->dst.bytes) {
  1156. case 1:
  1157. c->dst.val = *(u8 *)c->dst.ptr;
  1158. break;
  1159. case 2:
  1160. c->dst.val = *(u16 *)c->dst.ptr;
  1161. break;
  1162. case 4:
  1163. c->dst.val = *(u32 *)c->dst.ptr;
  1164. break;
  1165. case 8:
  1166. c->dst.val = *(u64 *)c->dst.ptr;
  1167. break;
  1168. }
  1169. c->dst.orig_val = c->dst.val;
  1170. break;
  1171. case DstDI:
  1172. c->dst.type = OP_MEM;
  1173. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1174. c->dst.ptr = (unsigned long *)
  1175. register_address(c, es_base(ctxt, ops),
  1176. c->regs[VCPU_REGS_RDI]);
  1177. c->dst.val = 0;
  1178. break;
  1179. }
  1180. done:
  1181. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1182. }
  1183. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1184. struct x86_emulate_ops *ops,
  1185. unsigned long addr, void *dest, unsigned size)
  1186. {
  1187. int rc;
  1188. struct read_cache *mc = &ctxt->decode.mem_read;
  1189. u32 err;
  1190. while (size) {
  1191. int n = min(size, 8u);
  1192. size -= n;
  1193. if (mc->pos < mc->end)
  1194. goto read_cached;
  1195. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1196. ctxt->vcpu);
  1197. if (rc == X86EMUL_PROPAGATE_FAULT)
  1198. emulate_pf(ctxt, addr, err);
  1199. if (rc != X86EMUL_CONTINUE)
  1200. return rc;
  1201. mc->end += n;
  1202. read_cached:
  1203. memcpy(dest, mc->data + mc->pos, n);
  1204. mc->pos += n;
  1205. dest += n;
  1206. addr += n;
  1207. }
  1208. return X86EMUL_CONTINUE;
  1209. }
  1210. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1211. struct x86_emulate_ops *ops,
  1212. unsigned int size, unsigned short port,
  1213. void *dest)
  1214. {
  1215. struct read_cache *rc = &ctxt->decode.io_read;
  1216. if (rc->pos == rc->end) { /* refill pio read ahead */
  1217. struct decode_cache *c = &ctxt->decode;
  1218. unsigned int in_page, n;
  1219. unsigned int count = c->rep_prefix ?
  1220. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1221. in_page = (ctxt->eflags & EFLG_DF) ?
  1222. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1223. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1224. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1225. count);
  1226. if (n == 0)
  1227. n = 1;
  1228. rc->pos = rc->end = 0;
  1229. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1230. return 0;
  1231. rc->end = n * size;
  1232. }
  1233. memcpy(dest, rc->data + rc->pos, size);
  1234. rc->pos += size;
  1235. return 1;
  1236. }
  1237. static u32 desc_limit_scaled(struct desc_struct *desc)
  1238. {
  1239. u32 limit = get_desc_limit(desc);
  1240. return desc->g ? (limit << 12) | 0xfff : limit;
  1241. }
  1242. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1243. struct x86_emulate_ops *ops,
  1244. u16 selector, struct desc_ptr *dt)
  1245. {
  1246. if (selector & 1 << 2) {
  1247. struct desc_struct desc;
  1248. memset (dt, 0, sizeof *dt);
  1249. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1250. return;
  1251. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1252. dt->address = get_desc_base(&desc);
  1253. } else
  1254. ops->get_gdt(dt, ctxt->vcpu);
  1255. }
  1256. /* allowed just for 8 bytes segments */
  1257. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1258. struct x86_emulate_ops *ops,
  1259. u16 selector, struct desc_struct *desc)
  1260. {
  1261. struct desc_ptr dt;
  1262. u16 index = selector >> 3;
  1263. int ret;
  1264. u32 err;
  1265. ulong addr;
  1266. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1267. if (dt.size < index * 8 + 7) {
  1268. emulate_gp(ctxt, selector & 0xfffc);
  1269. return X86EMUL_PROPAGATE_FAULT;
  1270. }
  1271. addr = dt.address + index * 8;
  1272. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1273. if (ret == X86EMUL_PROPAGATE_FAULT)
  1274. emulate_pf(ctxt, addr, err);
  1275. return ret;
  1276. }
  1277. /* allowed just for 8 bytes segments */
  1278. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1279. struct x86_emulate_ops *ops,
  1280. u16 selector, struct desc_struct *desc)
  1281. {
  1282. struct desc_ptr dt;
  1283. u16 index = selector >> 3;
  1284. u32 err;
  1285. ulong addr;
  1286. int ret;
  1287. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1288. if (dt.size < index * 8 + 7) {
  1289. emulate_gp(ctxt, selector & 0xfffc);
  1290. return X86EMUL_PROPAGATE_FAULT;
  1291. }
  1292. addr = dt.address + index * 8;
  1293. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1294. if (ret == X86EMUL_PROPAGATE_FAULT)
  1295. emulate_pf(ctxt, addr, err);
  1296. return ret;
  1297. }
  1298. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1299. struct x86_emulate_ops *ops,
  1300. u16 selector, int seg)
  1301. {
  1302. struct desc_struct seg_desc;
  1303. u8 dpl, rpl, cpl;
  1304. unsigned err_vec = GP_VECTOR;
  1305. u32 err_code = 0;
  1306. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1307. int ret;
  1308. memset(&seg_desc, 0, sizeof seg_desc);
  1309. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1310. || ctxt->mode == X86EMUL_MODE_REAL) {
  1311. /* set real mode segment descriptor */
  1312. set_desc_base(&seg_desc, selector << 4);
  1313. set_desc_limit(&seg_desc, 0xffff);
  1314. seg_desc.type = 3;
  1315. seg_desc.p = 1;
  1316. seg_desc.s = 1;
  1317. goto load;
  1318. }
  1319. /* NULL selector is not valid for TR, CS and SS */
  1320. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1321. && null_selector)
  1322. goto exception;
  1323. /* TR should be in GDT only */
  1324. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1325. goto exception;
  1326. if (null_selector) /* for NULL selector skip all following checks */
  1327. goto load;
  1328. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1329. if (ret != X86EMUL_CONTINUE)
  1330. return ret;
  1331. err_code = selector & 0xfffc;
  1332. err_vec = GP_VECTOR;
  1333. /* can't load system descriptor into segment selecor */
  1334. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1335. goto exception;
  1336. if (!seg_desc.p) {
  1337. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1338. goto exception;
  1339. }
  1340. rpl = selector & 3;
  1341. dpl = seg_desc.dpl;
  1342. cpl = ops->cpl(ctxt->vcpu);
  1343. switch (seg) {
  1344. case VCPU_SREG_SS:
  1345. /*
  1346. * segment is not a writable data segment or segment
  1347. * selector's RPL != CPL or segment selector's RPL != CPL
  1348. */
  1349. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1350. goto exception;
  1351. break;
  1352. case VCPU_SREG_CS:
  1353. if (!(seg_desc.type & 8))
  1354. goto exception;
  1355. if (seg_desc.type & 4) {
  1356. /* conforming */
  1357. if (dpl > cpl)
  1358. goto exception;
  1359. } else {
  1360. /* nonconforming */
  1361. if (rpl > cpl || dpl != cpl)
  1362. goto exception;
  1363. }
  1364. /* CS(RPL) <- CPL */
  1365. selector = (selector & 0xfffc) | cpl;
  1366. break;
  1367. case VCPU_SREG_TR:
  1368. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1369. goto exception;
  1370. break;
  1371. case VCPU_SREG_LDTR:
  1372. if (seg_desc.s || seg_desc.type != 2)
  1373. goto exception;
  1374. break;
  1375. default: /* DS, ES, FS, or GS */
  1376. /*
  1377. * segment is not a data or readable code segment or
  1378. * ((segment is a data or nonconforming code segment)
  1379. * and (both RPL and CPL > DPL))
  1380. */
  1381. if ((seg_desc.type & 0xa) == 0x8 ||
  1382. (((seg_desc.type & 0xc) != 0xc) &&
  1383. (rpl > dpl && cpl > dpl)))
  1384. goto exception;
  1385. break;
  1386. }
  1387. if (seg_desc.s) {
  1388. /* mark segment as accessed */
  1389. seg_desc.type |= 1;
  1390. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1391. if (ret != X86EMUL_CONTINUE)
  1392. return ret;
  1393. }
  1394. load:
  1395. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1396. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1397. return X86EMUL_CONTINUE;
  1398. exception:
  1399. emulate_exception(ctxt, err_vec, err_code, true);
  1400. return X86EMUL_PROPAGATE_FAULT;
  1401. }
  1402. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1403. struct x86_emulate_ops *ops)
  1404. {
  1405. int rc;
  1406. struct decode_cache *c = &ctxt->decode;
  1407. u32 err;
  1408. switch (c->dst.type) {
  1409. case OP_REG:
  1410. /* The 4-byte case *is* correct:
  1411. * in 64-bit mode we zero-extend.
  1412. */
  1413. switch (c->dst.bytes) {
  1414. case 1:
  1415. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1416. break;
  1417. case 2:
  1418. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1419. break;
  1420. case 4:
  1421. *c->dst.ptr = (u32)c->dst.val;
  1422. break; /* 64b: zero-ext */
  1423. case 8:
  1424. *c->dst.ptr = c->dst.val;
  1425. break;
  1426. }
  1427. break;
  1428. case OP_MEM:
  1429. if (c->lock_prefix)
  1430. rc = ops->cmpxchg_emulated(
  1431. (unsigned long)c->dst.ptr,
  1432. &c->dst.orig_val,
  1433. &c->dst.val,
  1434. c->dst.bytes,
  1435. &err,
  1436. ctxt->vcpu);
  1437. else
  1438. rc = ops->write_emulated(
  1439. (unsigned long)c->dst.ptr,
  1440. &c->dst.val,
  1441. c->dst.bytes,
  1442. &err,
  1443. ctxt->vcpu);
  1444. if (rc == X86EMUL_PROPAGATE_FAULT)
  1445. emulate_pf(ctxt,
  1446. (unsigned long)c->dst.ptr, err);
  1447. if (rc != X86EMUL_CONTINUE)
  1448. return rc;
  1449. break;
  1450. case OP_NONE:
  1451. /* no writeback */
  1452. break;
  1453. default:
  1454. break;
  1455. }
  1456. return X86EMUL_CONTINUE;
  1457. }
  1458. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1459. struct x86_emulate_ops *ops)
  1460. {
  1461. struct decode_cache *c = &ctxt->decode;
  1462. c->dst.type = OP_MEM;
  1463. c->dst.bytes = c->op_bytes;
  1464. c->dst.val = c->src.val;
  1465. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1466. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1467. c->regs[VCPU_REGS_RSP]);
  1468. }
  1469. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1470. struct x86_emulate_ops *ops,
  1471. void *dest, int len)
  1472. {
  1473. struct decode_cache *c = &ctxt->decode;
  1474. int rc;
  1475. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1476. c->regs[VCPU_REGS_RSP]),
  1477. dest, len);
  1478. if (rc != X86EMUL_CONTINUE)
  1479. return rc;
  1480. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1481. return rc;
  1482. }
  1483. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1484. struct x86_emulate_ops *ops,
  1485. void *dest, int len)
  1486. {
  1487. int rc;
  1488. unsigned long val, change_mask;
  1489. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1490. int cpl = ops->cpl(ctxt->vcpu);
  1491. rc = emulate_pop(ctxt, ops, &val, len);
  1492. if (rc != X86EMUL_CONTINUE)
  1493. return rc;
  1494. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1495. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1496. switch(ctxt->mode) {
  1497. case X86EMUL_MODE_PROT64:
  1498. case X86EMUL_MODE_PROT32:
  1499. case X86EMUL_MODE_PROT16:
  1500. if (cpl == 0)
  1501. change_mask |= EFLG_IOPL;
  1502. if (cpl <= iopl)
  1503. change_mask |= EFLG_IF;
  1504. break;
  1505. case X86EMUL_MODE_VM86:
  1506. if (iopl < 3) {
  1507. emulate_gp(ctxt, 0);
  1508. return X86EMUL_PROPAGATE_FAULT;
  1509. }
  1510. change_mask |= EFLG_IF;
  1511. break;
  1512. default: /* real mode */
  1513. change_mask |= (EFLG_IOPL | EFLG_IF);
  1514. break;
  1515. }
  1516. *(unsigned long *)dest =
  1517. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1518. return rc;
  1519. }
  1520. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1521. struct x86_emulate_ops *ops, int seg)
  1522. {
  1523. struct decode_cache *c = &ctxt->decode;
  1524. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1525. emulate_push(ctxt, ops);
  1526. }
  1527. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1528. struct x86_emulate_ops *ops, int seg)
  1529. {
  1530. struct decode_cache *c = &ctxt->decode;
  1531. unsigned long selector;
  1532. int rc;
  1533. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1534. if (rc != X86EMUL_CONTINUE)
  1535. return rc;
  1536. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1537. return rc;
  1538. }
  1539. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1540. struct x86_emulate_ops *ops)
  1541. {
  1542. struct decode_cache *c = &ctxt->decode;
  1543. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1544. int rc = X86EMUL_CONTINUE;
  1545. int reg = VCPU_REGS_RAX;
  1546. while (reg <= VCPU_REGS_RDI) {
  1547. (reg == VCPU_REGS_RSP) ?
  1548. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1549. emulate_push(ctxt, ops);
  1550. rc = writeback(ctxt, ops);
  1551. if (rc != X86EMUL_CONTINUE)
  1552. return rc;
  1553. ++reg;
  1554. }
  1555. /* Disable writeback. */
  1556. c->dst.type = OP_NONE;
  1557. return rc;
  1558. }
  1559. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1560. struct x86_emulate_ops *ops)
  1561. {
  1562. struct decode_cache *c = &ctxt->decode;
  1563. int rc = X86EMUL_CONTINUE;
  1564. int reg = VCPU_REGS_RDI;
  1565. while (reg >= VCPU_REGS_RAX) {
  1566. if (reg == VCPU_REGS_RSP) {
  1567. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1568. c->op_bytes);
  1569. --reg;
  1570. }
  1571. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1572. if (rc != X86EMUL_CONTINUE)
  1573. break;
  1574. --reg;
  1575. }
  1576. return rc;
  1577. }
  1578. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1579. struct x86_emulate_ops *ops)
  1580. {
  1581. struct decode_cache *c = &ctxt->decode;
  1582. int rc = X86EMUL_CONTINUE;
  1583. unsigned long temp_eip = 0;
  1584. unsigned long temp_eflags = 0;
  1585. unsigned long cs = 0;
  1586. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1587. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1588. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1589. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1590. /* TODO: Add stack limit check */
  1591. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1592. if (rc != X86EMUL_CONTINUE)
  1593. return rc;
  1594. if (temp_eip & ~0xffff) {
  1595. emulate_gp(ctxt, 0);
  1596. return X86EMUL_PROPAGATE_FAULT;
  1597. }
  1598. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1599. if (rc != X86EMUL_CONTINUE)
  1600. return rc;
  1601. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1602. if (rc != X86EMUL_CONTINUE)
  1603. return rc;
  1604. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1605. if (rc != X86EMUL_CONTINUE)
  1606. return rc;
  1607. c->eip = temp_eip;
  1608. if (c->op_bytes == 4)
  1609. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1610. else if (c->op_bytes == 2) {
  1611. ctxt->eflags &= ~0xffff;
  1612. ctxt->eflags |= temp_eflags;
  1613. }
  1614. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1615. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1616. return rc;
  1617. }
  1618. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1619. struct x86_emulate_ops* ops)
  1620. {
  1621. switch(ctxt->mode) {
  1622. case X86EMUL_MODE_REAL:
  1623. return emulate_iret_real(ctxt, ops);
  1624. case X86EMUL_MODE_VM86:
  1625. case X86EMUL_MODE_PROT16:
  1626. case X86EMUL_MODE_PROT32:
  1627. case X86EMUL_MODE_PROT64:
  1628. default:
  1629. /* iret from protected mode unimplemented yet */
  1630. return X86EMUL_UNHANDLEABLE;
  1631. }
  1632. }
  1633. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1634. struct x86_emulate_ops *ops)
  1635. {
  1636. struct decode_cache *c = &ctxt->decode;
  1637. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1638. }
  1639. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1640. {
  1641. struct decode_cache *c = &ctxt->decode;
  1642. switch (c->modrm_reg) {
  1643. case 0: /* rol */
  1644. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1645. break;
  1646. case 1: /* ror */
  1647. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1648. break;
  1649. case 2: /* rcl */
  1650. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1651. break;
  1652. case 3: /* rcr */
  1653. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1654. break;
  1655. case 4: /* sal/shl */
  1656. case 6: /* sal/shl */
  1657. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1658. break;
  1659. case 5: /* shr */
  1660. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1661. break;
  1662. case 7: /* sar */
  1663. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1664. break;
  1665. }
  1666. }
  1667. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1668. struct x86_emulate_ops *ops)
  1669. {
  1670. struct decode_cache *c = &ctxt->decode;
  1671. switch (c->modrm_reg) {
  1672. case 0 ... 1: /* test */
  1673. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1674. break;
  1675. case 2: /* not */
  1676. c->dst.val = ~c->dst.val;
  1677. break;
  1678. case 3: /* neg */
  1679. emulate_1op("neg", c->dst, ctxt->eflags);
  1680. break;
  1681. default:
  1682. return 0;
  1683. }
  1684. return 1;
  1685. }
  1686. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1687. struct x86_emulate_ops *ops)
  1688. {
  1689. struct decode_cache *c = &ctxt->decode;
  1690. switch (c->modrm_reg) {
  1691. case 0: /* inc */
  1692. emulate_1op("inc", c->dst, ctxt->eflags);
  1693. break;
  1694. case 1: /* dec */
  1695. emulate_1op("dec", c->dst, ctxt->eflags);
  1696. break;
  1697. case 2: /* call near abs */ {
  1698. long int old_eip;
  1699. old_eip = c->eip;
  1700. c->eip = c->src.val;
  1701. c->src.val = old_eip;
  1702. emulate_push(ctxt, ops);
  1703. break;
  1704. }
  1705. case 4: /* jmp abs */
  1706. c->eip = c->src.val;
  1707. break;
  1708. case 6: /* push */
  1709. emulate_push(ctxt, ops);
  1710. break;
  1711. }
  1712. return X86EMUL_CONTINUE;
  1713. }
  1714. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1715. struct x86_emulate_ops *ops)
  1716. {
  1717. struct decode_cache *c = &ctxt->decode;
  1718. u64 old = c->dst.orig_val64;
  1719. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1720. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1721. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1722. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1723. ctxt->eflags &= ~EFLG_ZF;
  1724. } else {
  1725. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1726. (u32) c->regs[VCPU_REGS_RBX];
  1727. ctxt->eflags |= EFLG_ZF;
  1728. }
  1729. return X86EMUL_CONTINUE;
  1730. }
  1731. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1732. struct x86_emulate_ops *ops)
  1733. {
  1734. struct decode_cache *c = &ctxt->decode;
  1735. int rc;
  1736. unsigned long cs;
  1737. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1738. if (rc != X86EMUL_CONTINUE)
  1739. return rc;
  1740. if (c->op_bytes == 4)
  1741. c->eip = (u32)c->eip;
  1742. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1743. if (rc != X86EMUL_CONTINUE)
  1744. return rc;
  1745. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1746. return rc;
  1747. }
  1748. static inline void
  1749. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1750. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1751. struct desc_struct *ss)
  1752. {
  1753. memset(cs, 0, sizeof(struct desc_struct));
  1754. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1755. memset(ss, 0, sizeof(struct desc_struct));
  1756. cs->l = 0; /* will be adjusted later */
  1757. set_desc_base(cs, 0); /* flat segment */
  1758. cs->g = 1; /* 4kb granularity */
  1759. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1760. cs->type = 0x0b; /* Read, Execute, Accessed */
  1761. cs->s = 1;
  1762. cs->dpl = 0; /* will be adjusted later */
  1763. cs->p = 1;
  1764. cs->d = 1;
  1765. set_desc_base(ss, 0); /* flat segment */
  1766. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1767. ss->g = 1; /* 4kb granularity */
  1768. ss->s = 1;
  1769. ss->type = 0x03; /* Read/Write, Accessed */
  1770. ss->d = 1; /* 32bit stack segment */
  1771. ss->dpl = 0;
  1772. ss->p = 1;
  1773. }
  1774. static int
  1775. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1776. {
  1777. struct decode_cache *c = &ctxt->decode;
  1778. struct desc_struct cs, ss;
  1779. u64 msr_data;
  1780. u16 cs_sel, ss_sel;
  1781. /* syscall is not available in real mode */
  1782. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1783. ctxt->mode == X86EMUL_MODE_VM86) {
  1784. emulate_ud(ctxt);
  1785. return X86EMUL_PROPAGATE_FAULT;
  1786. }
  1787. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1788. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1789. msr_data >>= 32;
  1790. cs_sel = (u16)(msr_data & 0xfffc);
  1791. ss_sel = (u16)(msr_data + 8);
  1792. if (is_long_mode(ctxt->vcpu)) {
  1793. cs.d = 0;
  1794. cs.l = 1;
  1795. }
  1796. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1797. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1798. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1799. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1800. c->regs[VCPU_REGS_RCX] = c->eip;
  1801. if (is_long_mode(ctxt->vcpu)) {
  1802. #ifdef CONFIG_X86_64
  1803. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1804. ops->get_msr(ctxt->vcpu,
  1805. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1806. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1807. c->eip = msr_data;
  1808. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1809. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1810. #endif
  1811. } else {
  1812. /* legacy mode */
  1813. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1814. c->eip = (u32)msr_data;
  1815. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1816. }
  1817. return X86EMUL_CONTINUE;
  1818. }
  1819. static int
  1820. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1821. {
  1822. struct decode_cache *c = &ctxt->decode;
  1823. struct desc_struct cs, ss;
  1824. u64 msr_data;
  1825. u16 cs_sel, ss_sel;
  1826. /* inject #GP if in real mode */
  1827. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1828. emulate_gp(ctxt, 0);
  1829. return X86EMUL_PROPAGATE_FAULT;
  1830. }
  1831. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1832. * Therefore, we inject an #UD.
  1833. */
  1834. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1835. emulate_ud(ctxt);
  1836. return X86EMUL_PROPAGATE_FAULT;
  1837. }
  1838. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1839. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1840. switch (ctxt->mode) {
  1841. case X86EMUL_MODE_PROT32:
  1842. if ((msr_data & 0xfffc) == 0x0) {
  1843. emulate_gp(ctxt, 0);
  1844. return X86EMUL_PROPAGATE_FAULT;
  1845. }
  1846. break;
  1847. case X86EMUL_MODE_PROT64:
  1848. if (msr_data == 0x0) {
  1849. emulate_gp(ctxt, 0);
  1850. return X86EMUL_PROPAGATE_FAULT;
  1851. }
  1852. break;
  1853. }
  1854. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1855. cs_sel = (u16)msr_data;
  1856. cs_sel &= ~SELECTOR_RPL_MASK;
  1857. ss_sel = cs_sel + 8;
  1858. ss_sel &= ~SELECTOR_RPL_MASK;
  1859. if (ctxt->mode == X86EMUL_MODE_PROT64
  1860. || is_long_mode(ctxt->vcpu)) {
  1861. cs.d = 0;
  1862. cs.l = 1;
  1863. }
  1864. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1865. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1866. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1867. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1868. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1869. c->eip = msr_data;
  1870. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1871. c->regs[VCPU_REGS_RSP] = msr_data;
  1872. return X86EMUL_CONTINUE;
  1873. }
  1874. static int
  1875. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1876. {
  1877. struct decode_cache *c = &ctxt->decode;
  1878. struct desc_struct cs, ss;
  1879. u64 msr_data;
  1880. int usermode;
  1881. u16 cs_sel, ss_sel;
  1882. /* inject #GP if in real mode or Virtual 8086 mode */
  1883. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1884. ctxt->mode == X86EMUL_MODE_VM86) {
  1885. emulate_gp(ctxt, 0);
  1886. return X86EMUL_PROPAGATE_FAULT;
  1887. }
  1888. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1889. if ((c->rex_prefix & 0x8) != 0x0)
  1890. usermode = X86EMUL_MODE_PROT64;
  1891. else
  1892. usermode = X86EMUL_MODE_PROT32;
  1893. cs.dpl = 3;
  1894. ss.dpl = 3;
  1895. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1896. switch (usermode) {
  1897. case X86EMUL_MODE_PROT32:
  1898. cs_sel = (u16)(msr_data + 16);
  1899. if ((msr_data & 0xfffc) == 0x0) {
  1900. emulate_gp(ctxt, 0);
  1901. return X86EMUL_PROPAGATE_FAULT;
  1902. }
  1903. ss_sel = (u16)(msr_data + 24);
  1904. break;
  1905. case X86EMUL_MODE_PROT64:
  1906. cs_sel = (u16)(msr_data + 32);
  1907. if (msr_data == 0x0) {
  1908. emulate_gp(ctxt, 0);
  1909. return X86EMUL_PROPAGATE_FAULT;
  1910. }
  1911. ss_sel = cs_sel + 8;
  1912. cs.d = 0;
  1913. cs.l = 1;
  1914. break;
  1915. }
  1916. cs_sel |= SELECTOR_RPL_MASK;
  1917. ss_sel |= SELECTOR_RPL_MASK;
  1918. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1919. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1920. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1921. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1922. c->eip = c->regs[VCPU_REGS_RDX];
  1923. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1924. return X86EMUL_CONTINUE;
  1925. }
  1926. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1927. struct x86_emulate_ops *ops)
  1928. {
  1929. int iopl;
  1930. if (ctxt->mode == X86EMUL_MODE_REAL)
  1931. return false;
  1932. if (ctxt->mode == X86EMUL_MODE_VM86)
  1933. return true;
  1934. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1935. return ops->cpl(ctxt->vcpu) > iopl;
  1936. }
  1937. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1938. struct x86_emulate_ops *ops,
  1939. u16 port, u16 len)
  1940. {
  1941. struct desc_struct tr_seg;
  1942. int r;
  1943. u16 io_bitmap_ptr;
  1944. u8 perm, bit_idx = port & 0x7;
  1945. unsigned mask = (1 << len) - 1;
  1946. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1947. if (!tr_seg.p)
  1948. return false;
  1949. if (desc_limit_scaled(&tr_seg) < 103)
  1950. return false;
  1951. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1952. ctxt->vcpu, NULL);
  1953. if (r != X86EMUL_CONTINUE)
  1954. return false;
  1955. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1956. return false;
  1957. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1958. &perm, 1, ctxt->vcpu, NULL);
  1959. if (r != X86EMUL_CONTINUE)
  1960. return false;
  1961. if ((perm >> bit_idx) & mask)
  1962. return false;
  1963. return true;
  1964. }
  1965. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1966. struct x86_emulate_ops *ops,
  1967. u16 port, u16 len)
  1968. {
  1969. if (emulator_bad_iopl(ctxt, ops))
  1970. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1971. return false;
  1972. return true;
  1973. }
  1974. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1975. struct x86_emulate_ops *ops,
  1976. struct tss_segment_16 *tss)
  1977. {
  1978. struct decode_cache *c = &ctxt->decode;
  1979. tss->ip = c->eip;
  1980. tss->flag = ctxt->eflags;
  1981. tss->ax = c->regs[VCPU_REGS_RAX];
  1982. tss->cx = c->regs[VCPU_REGS_RCX];
  1983. tss->dx = c->regs[VCPU_REGS_RDX];
  1984. tss->bx = c->regs[VCPU_REGS_RBX];
  1985. tss->sp = c->regs[VCPU_REGS_RSP];
  1986. tss->bp = c->regs[VCPU_REGS_RBP];
  1987. tss->si = c->regs[VCPU_REGS_RSI];
  1988. tss->di = c->regs[VCPU_REGS_RDI];
  1989. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1990. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1991. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1992. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1993. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1994. }
  1995. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1996. struct x86_emulate_ops *ops,
  1997. struct tss_segment_16 *tss)
  1998. {
  1999. struct decode_cache *c = &ctxt->decode;
  2000. int ret;
  2001. c->eip = tss->ip;
  2002. ctxt->eflags = tss->flag | 2;
  2003. c->regs[VCPU_REGS_RAX] = tss->ax;
  2004. c->regs[VCPU_REGS_RCX] = tss->cx;
  2005. c->regs[VCPU_REGS_RDX] = tss->dx;
  2006. c->regs[VCPU_REGS_RBX] = tss->bx;
  2007. c->regs[VCPU_REGS_RSP] = tss->sp;
  2008. c->regs[VCPU_REGS_RBP] = tss->bp;
  2009. c->regs[VCPU_REGS_RSI] = tss->si;
  2010. c->regs[VCPU_REGS_RDI] = tss->di;
  2011. /*
  2012. * SDM says that segment selectors are loaded before segment
  2013. * descriptors
  2014. */
  2015. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  2016. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2017. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2018. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2019. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2020. /*
  2021. * Now load segment descriptors. If fault happenes at this stage
  2022. * it is handled in a context of new task
  2023. */
  2024. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  2025. if (ret != X86EMUL_CONTINUE)
  2026. return ret;
  2027. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2028. if (ret != X86EMUL_CONTINUE)
  2029. return ret;
  2030. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2031. if (ret != X86EMUL_CONTINUE)
  2032. return ret;
  2033. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2034. if (ret != X86EMUL_CONTINUE)
  2035. return ret;
  2036. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2037. if (ret != X86EMUL_CONTINUE)
  2038. return ret;
  2039. return X86EMUL_CONTINUE;
  2040. }
  2041. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2042. struct x86_emulate_ops *ops,
  2043. u16 tss_selector, u16 old_tss_sel,
  2044. ulong old_tss_base, struct desc_struct *new_desc)
  2045. {
  2046. struct tss_segment_16 tss_seg;
  2047. int ret;
  2048. u32 err, new_tss_base = get_desc_base(new_desc);
  2049. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2050. &err);
  2051. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2052. /* FIXME: need to provide precise fault address */
  2053. emulate_pf(ctxt, old_tss_base, err);
  2054. return ret;
  2055. }
  2056. save_state_to_tss16(ctxt, ops, &tss_seg);
  2057. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2058. &err);
  2059. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2060. /* FIXME: need to provide precise fault address */
  2061. emulate_pf(ctxt, old_tss_base, err);
  2062. return ret;
  2063. }
  2064. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2065. &err);
  2066. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2067. /* FIXME: need to provide precise fault address */
  2068. emulate_pf(ctxt, new_tss_base, err);
  2069. return ret;
  2070. }
  2071. if (old_tss_sel != 0xffff) {
  2072. tss_seg.prev_task_link = old_tss_sel;
  2073. ret = ops->write_std(new_tss_base,
  2074. &tss_seg.prev_task_link,
  2075. sizeof tss_seg.prev_task_link,
  2076. ctxt->vcpu, &err);
  2077. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2078. /* FIXME: need to provide precise fault address */
  2079. emulate_pf(ctxt, new_tss_base, err);
  2080. return ret;
  2081. }
  2082. }
  2083. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2084. }
  2085. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2086. struct x86_emulate_ops *ops,
  2087. struct tss_segment_32 *tss)
  2088. {
  2089. struct decode_cache *c = &ctxt->decode;
  2090. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2091. tss->eip = c->eip;
  2092. tss->eflags = ctxt->eflags;
  2093. tss->eax = c->regs[VCPU_REGS_RAX];
  2094. tss->ecx = c->regs[VCPU_REGS_RCX];
  2095. tss->edx = c->regs[VCPU_REGS_RDX];
  2096. tss->ebx = c->regs[VCPU_REGS_RBX];
  2097. tss->esp = c->regs[VCPU_REGS_RSP];
  2098. tss->ebp = c->regs[VCPU_REGS_RBP];
  2099. tss->esi = c->regs[VCPU_REGS_RSI];
  2100. tss->edi = c->regs[VCPU_REGS_RDI];
  2101. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2102. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2103. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2104. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2105. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2106. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2107. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2108. }
  2109. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2110. struct x86_emulate_ops *ops,
  2111. struct tss_segment_32 *tss)
  2112. {
  2113. struct decode_cache *c = &ctxt->decode;
  2114. int ret;
  2115. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2116. emulate_gp(ctxt, 0);
  2117. return X86EMUL_PROPAGATE_FAULT;
  2118. }
  2119. c->eip = tss->eip;
  2120. ctxt->eflags = tss->eflags | 2;
  2121. c->regs[VCPU_REGS_RAX] = tss->eax;
  2122. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2123. c->regs[VCPU_REGS_RDX] = tss->edx;
  2124. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2125. c->regs[VCPU_REGS_RSP] = tss->esp;
  2126. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2127. c->regs[VCPU_REGS_RSI] = tss->esi;
  2128. c->regs[VCPU_REGS_RDI] = tss->edi;
  2129. /*
  2130. * SDM says that segment selectors are loaded before segment
  2131. * descriptors
  2132. */
  2133. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2134. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2135. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2136. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2137. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2138. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2139. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2140. /*
  2141. * Now load segment descriptors. If fault happenes at this stage
  2142. * it is handled in a context of new task
  2143. */
  2144. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2145. if (ret != X86EMUL_CONTINUE)
  2146. return ret;
  2147. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2148. if (ret != X86EMUL_CONTINUE)
  2149. return ret;
  2150. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2151. if (ret != X86EMUL_CONTINUE)
  2152. return ret;
  2153. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2154. if (ret != X86EMUL_CONTINUE)
  2155. return ret;
  2156. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2157. if (ret != X86EMUL_CONTINUE)
  2158. return ret;
  2159. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2160. if (ret != X86EMUL_CONTINUE)
  2161. return ret;
  2162. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2163. if (ret != X86EMUL_CONTINUE)
  2164. return ret;
  2165. return X86EMUL_CONTINUE;
  2166. }
  2167. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2168. struct x86_emulate_ops *ops,
  2169. u16 tss_selector, u16 old_tss_sel,
  2170. ulong old_tss_base, struct desc_struct *new_desc)
  2171. {
  2172. struct tss_segment_32 tss_seg;
  2173. int ret;
  2174. u32 err, new_tss_base = get_desc_base(new_desc);
  2175. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2176. &err);
  2177. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2178. /* FIXME: need to provide precise fault address */
  2179. emulate_pf(ctxt, old_tss_base, err);
  2180. return ret;
  2181. }
  2182. save_state_to_tss32(ctxt, ops, &tss_seg);
  2183. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2184. &err);
  2185. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2186. /* FIXME: need to provide precise fault address */
  2187. emulate_pf(ctxt, old_tss_base, err);
  2188. return ret;
  2189. }
  2190. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2191. &err);
  2192. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2193. /* FIXME: need to provide precise fault address */
  2194. emulate_pf(ctxt, new_tss_base, err);
  2195. return ret;
  2196. }
  2197. if (old_tss_sel != 0xffff) {
  2198. tss_seg.prev_task_link = old_tss_sel;
  2199. ret = ops->write_std(new_tss_base,
  2200. &tss_seg.prev_task_link,
  2201. sizeof tss_seg.prev_task_link,
  2202. ctxt->vcpu, &err);
  2203. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2204. /* FIXME: need to provide precise fault address */
  2205. emulate_pf(ctxt, new_tss_base, err);
  2206. return ret;
  2207. }
  2208. }
  2209. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2210. }
  2211. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2212. struct x86_emulate_ops *ops,
  2213. u16 tss_selector, int reason,
  2214. bool has_error_code, u32 error_code)
  2215. {
  2216. struct desc_struct curr_tss_desc, next_tss_desc;
  2217. int ret;
  2218. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2219. ulong old_tss_base =
  2220. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2221. u32 desc_limit;
  2222. /* FIXME: old_tss_base == ~0 ? */
  2223. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2224. if (ret != X86EMUL_CONTINUE)
  2225. return ret;
  2226. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2227. if (ret != X86EMUL_CONTINUE)
  2228. return ret;
  2229. /* FIXME: check that next_tss_desc is tss */
  2230. if (reason != TASK_SWITCH_IRET) {
  2231. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2232. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2233. emulate_gp(ctxt, 0);
  2234. return X86EMUL_PROPAGATE_FAULT;
  2235. }
  2236. }
  2237. desc_limit = desc_limit_scaled(&next_tss_desc);
  2238. if (!next_tss_desc.p ||
  2239. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2240. desc_limit < 0x2b)) {
  2241. emulate_ts(ctxt, tss_selector & 0xfffc);
  2242. return X86EMUL_PROPAGATE_FAULT;
  2243. }
  2244. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2245. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2246. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2247. &curr_tss_desc);
  2248. }
  2249. if (reason == TASK_SWITCH_IRET)
  2250. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2251. /* set back link to prev task only if NT bit is set in eflags
  2252. note that old_tss_sel is not used afetr this point */
  2253. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2254. old_tss_sel = 0xffff;
  2255. if (next_tss_desc.type & 8)
  2256. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2257. old_tss_base, &next_tss_desc);
  2258. else
  2259. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2260. old_tss_base, &next_tss_desc);
  2261. if (ret != X86EMUL_CONTINUE)
  2262. return ret;
  2263. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2264. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2265. if (reason != TASK_SWITCH_IRET) {
  2266. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2267. write_segment_descriptor(ctxt, ops, tss_selector,
  2268. &next_tss_desc);
  2269. }
  2270. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2271. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2272. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2273. if (has_error_code) {
  2274. struct decode_cache *c = &ctxt->decode;
  2275. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2276. c->lock_prefix = 0;
  2277. c->src.val = (unsigned long) error_code;
  2278. emulate_push(ctxt, ops);
  2279. }
  2280. return ret;
  2281. }
  2282. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2283. struct x86_emulate_ops *ops,
  2284. u16 tss_selector, int reason,
  2285. bool has_error_code, u32 error_code)
  2286. {
  2287. struct decode_cache *c = &ctxt->decode;
  2288. int rc;
  2289. c->eip = ctxt->eip;
  2290. c->dst.type = OP_NONE;
  2291. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2292. has_error_code, error_code);
  2293. if (rc == X86EMUL_CONTINUE) {
  2294. rc = writeback(ctxt, ops);
  2295. if (rc == X86EMUL_CONTINUE)
  2296. ctxt->eip = c->eip;
  2297. }
  2298. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2299. }
  2300. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2301. int reg, struct operand *op)
  2302. {
  2303. struct decode_cache *c = &ctxt->decode;
  2304. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2305. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2306. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2307. }
  2308. int
  2309. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2310. {
  2311. u64 msr_data;
  2312. struct decode_cache *c = &ctxt->decode;
  2313. int rc = X86EMUL_CONTINUE;
  2314. int saved_dst_type = c->dst.type;
  2315. ctxt->decode.mem_read.pos = 0;
  2316. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2317. emulate_ud(ctxt);
  2318. goto done;
  2319. }
  2320. /* LOCK prefix is allowed only with some instructions */
  2321. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2322. emulate_ud(ctxt);
  2323. goto done;
  2324. }
  2325. /* Privileged instruction can be executed only in CPL=0 */
  2326. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2327. emulate_gp(ctxt, 0);
  2328. goto done;
  2329. }
  2330. if (c->rep_prefix && (c->d & String)) {
  2331. ctxt->restart = true;
  2332. /* All REP prefixes have the same first termination condition */
  2333. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2334. string_done:
  2335. ctxt->restart = false;
  2336. ctxt->eip = c->eip;
  2337. goto done;
  2338. }
  2339. /* The second termination condition only applies for REPE
  2340. * and REPNE. Test if the repeat string operation prefix is
  2341. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2342. * corresponding termination condition according to:
  2343. * - if REPE/REPZ and ZF = 0 then done
  2344. * - if REPNE/REPNZ and ZF = 1 then done
  2345. */
  2346. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2347. (c->b == 0xae) || (c->b == 0xaf)) {
  2348. if ((c->rep_prefix == REPE_PREFIX) &&
  2349. ((ctxt->eflags & EFLG_ZF) == 0))
  2350. goto string_done;
  2351. if ((c->rep_prefix == REPNE_PREFIX) &&
  2352. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2353. goto string_done;
  2354. }
  2355. c->eip = ctxt->eip;
  2356. }
  2357. if (c->src.type == OP_MEM) {
  2358. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2359. c->src.valptr, c->src.bytes);
  2360. if (rc != X86EMUL_CONTINUE)
  2361. goto done;
  2362. c->src.orig_val64 = c->src.val64;
  2363. }
  2364. if (c->src2.type == OP_MEM) {
  2365. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2366. &c->src2.val, c->src2.bytes);
  2367. if (rc != X86EMUL_CONTINUE)
  2368. goto done;
  2369. }
  2370. if ((c->d & DstMask) == ImplicitOps)
  2371. goto special_insn;
  2372. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2373. /* optimisation - avoid slow emulated read if Mov */
  2374. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2375. &c->dst.val, c->dst.bytes);
  2376. if (rc != X86EMUL_CONTINUE)
  2377. goto done;
  2378. }
  2379. c->dst.orig_val = c->dst.val;
  2380. special_insn:
  2381. if (c->twobyte)
  2382. goto twobyte_insn;
  2383. switch (c->b) {
  2384. case 0x00 ... 0x05:
  2385. add: /* add */
  2386. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2387. break;
  2388. case 0x06: /* push es */
  2389. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2390. break;
  2391. case 0x07: /* pop es */
  2392. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2393. if (rc != X86EMUL_CONTINUE)
  2394. goto done;
  2395. break;
  2396. case 0x08 ... 0x0d:
  2397. or: /* or */
  2398. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2399. break;
  2400. case 0x0e: /* push cs */
  2401. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2402. break;
  2403. case 0x10 ... 0x15:
  2404. adc: /* adc */
  2405. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2406. break;
  2407. case 0x16: /* push ss */
  2408. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2409. break;
  2410. case 0x17: /* pop ss */
  2411. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2412. if (rc != X86EMUL_CONTINUE)
  2413. goto done;
  2414. break;
  2415. case 0x18 ... 0x1d:
  2416. sbb: /* sbb */
  2417. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2418. break;
  2419. case 0x1e: /* push ds */
  2420. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2421. break;
  2422. case 0x1f: /* pop ds */
  2423. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2424. if (rc != X86EMUL_CONTINUE)
  2425. goto done;
  2426. break;
  2427. case 0x20 ... 0x25:
  2428. and: /* and */
  2429. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2430. break;
  2431. case 0x28 ... 0x2d:
  2432. sub: /* sub */
  2433. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2434. break;
  2435. case 0x30 ... 0x35:
  2436. xor: /* xor */
  2437. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2438. break;
  2439. case 0x38 ... 0x3d:
  2440. cmp: /* cmp */
  2441. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2442. break;
  2443. case 0x40 ... 0x47: /* inc r16/r32 */
  2444. emulate_1op("inc", c->dst, ctxt->eflags);
  2445. break;
  2446. case 0x48 ... 0x4f: /* dec r16/r32 */
  2447. emulate_1op("dec", c->dst, ctxt->eflags);
  2448. break;
  2449. case 0x50 ... 0x57: /* push reg */
  2450. emulate_push(ctxt, ops);
  2451. break;
  2452. case 0x58 ... 0x5f: /* pop reg */
  2453. pop_instruction:
  2454. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2455. if (rc != X86EMUL_CONTINUE)
  2456. goto done;
  2457. break;
  2458. case 0x60: /* pusha */
  2459. rc = emulate_pusha(ctxt, ops);
  2460. if (rc != X86EMUL_CONTINUE)
  2461. goto done;
  2462. break;
  2463. case 0x61: /* popa */
  2464. rc = emulate_popa(ctxt, ops);
  2465. if (rc != X86EMUL_CONTINUE)
  2466. goto done;
  2467. break;
  2468. case 0x63: /* movsxd */
  2469. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2470. goto cannot_emulate;
  2471. c->dst.val = (s32) c->src.val;
  2472. break;
  2473. case 0x68: /* push imm */
  2474. case 0x6a: /* push imm8 */
  2475. emulate_push(ctxt, ops);
  2476. break;
  2477. case 0x6c: /* insb */
  2478. case 0x6d: /* insw/insd */
  2479. c->dst.bytes = min(c->dst.bytes, 4u);
  2480. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2481. c->dst.bytes)) {
  2482. emulate_gp(ctxt, 0);
  2483. goto done;
  2484. }
  2485. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2486. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2487. goto done; /* IO is needed, skip writeback */
  2488. break;
  2489. case 0x6e: /* outsb */
  2490. case 0x6f: /* outsw/outsd */
  2491. c->src.bytes = min(c->src.bytes, 4u);
  2492. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2493. c->src.bytes)) {
  2494. emulate_gp(ctxt, 0);
  2495. goto done;
  2496. }
  2497. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2498. &c->src.val, 1, ctxt->vcpu);
  2499. c->dst.type = OP_NONE; /* nothing to writeback */
  2500. break;
  2501. case 0x70 ... 0x7f: /* jcc (short) */
  2502. if (test_cc(c->b, ctxt->eflags))
  2503. jmp_rel(c, c->src.val);
  2504. break;
  2505. case 0x80 ... 0x83: /* Grp1 */
  2506. switch (c->modrm_reg) {
  2507. case 0:
  2508. goto add;
  2509. case 1:
  2510. goto or;
  2511. case 2:
  2512. goto adc;
  2513. case 3:
  2514. goto sbb;
  2515. case 4:
  2516. goto and;
  2517. case 5:
  2518. goto sub;
  2519. case 6:
  2520. goto xor;
  2521. case 7:
  2522. goto cmp;
  2523. }
  2524. break;
  2525. case 0x84 ... 0x85:
  2526. test:
  2527. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2528. break;
  2529. case 0x86 ... 0x87: /* xchg */
  2530. xchg:
  2531. /* Write back the register source. */
  2532. switch (c->dst.bytes) {
  2533. case 1:
  2534. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2535. break;
  2536. case 2:
  2537. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2538. break;
  2539. case 4:
  2540. *c->src.ptr = (u32) c->dst.val;
  2541. break; /* 64b reg: zero-extend */
  2542. case 8:
  2543. *c->src.ptr = c->dst.val;
  2544. break;
  2545. }
  2546. /*
  2547. * Write back the memory destination with implicit LOCK
  2548. * prefix.
  2549. */
  2550. c->dst.val = c->src.val;
  2551. c->lock_prefix = 1;
  2552. break;
  2553. case 0x88 ... 0x8b: /* mov */
  2554. goto mov;
  2555. case 0x8c: /* mov r/m, sreg */
  2556. if (c->modrm_reg > VCPU_SREG_GS) {
  2557. emulate_ud(ctxt);
  2558. goto done;
  2559. }
  2560. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2561. break;
  2562. case 0x8d: /* lea r16/r32, m */
  2563. c->dst.val = c->modrm_ea;
  2564. break;
  2565. case 0x8e: { /* mov seg, r/m16 */
  2566. uint16_t sel;
  2567. sel = c->src.val;
  2568. if (c->modrm_reg == VCPU_SREG_CS ||
  2569. c->modrm_reg > VCPU_SREG_GS) {
  2570. emulate_ud(ctxt);
  2571. goto done;
  2572. }
  2573. if (c->modrm_reg == VCPU_SREG_SS)
  2574. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2575. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2576. c->dst.type = OP_NONE; /* Disable writeback. */
  2577. break;
  2578. }
  2579. case 0x8f: /* pop (sole member of Grp1a) */
  2580. rc = emulate_grp1a(ctxt, ops);
  2581. if (rc != X86EMUL_CONTINUE)
  2582. goto done;
  2583. break;
  2584. case 0x90: /* nop / xchg r8,rax */
  2585. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2586. c->dst.type = OP_NONE; /* nop */
  2587. break;
  2588. }
  2589. case 0x91 ... 0x97: /* xchg reg,rax */
  2590. c->src.type = OP_REG;
  2591. c->src.bytes = c->op_bytes;
  2592. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2593. c->src.val = *(c->src.ptr);
  2594. goto xchg;
  2595. case 0x9c: /* pushf */
  2596. c->src.val = (unsigned long) ctxt->eflags;
  2597. emulate_push(ctxt, ops);
  2598. break;
  2599. case 0x9d: /* popf */
  2600. c->dst.type = OP_REG;
  2601. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2602. c->dst.bytes = c->op_bytes;
  2603. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2604. if (rc != X86EMUL_CONTINUE)
  2605. goto done;
  2606. break;
  2607. case 0xa0 ... 0xa3: /* mov */
  2608. case 0xa4 ... 0xa5: /* movs */
  2609. goto mov;
  2610. case 0xa6 ... 0xa7: /* cmps */
  2611. c->dst.type = OP_NONE; /* Disable writeback. */
  2612. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2613. goto cmp;
  2614. case 0xa8 ... 0xa9: /* test ax, imm */
  2615. goto test;
  2616. case 0xaa ... 0xab: /* stos */
  2617. c->dst.val = c->regs[VCPU_REGS_RAX];
  2618. break;
  2619. case 0xac ... 0xad: /* lods */
  2620. goto mov;
  2621. case 0xae ... 0xaf: /* scas */
  2622. DPRINTF("Urk! I don't handle SCAS.\n");
  2623. goto cannot_emulate;
  2624. case 0xb0 ... 0xbf: /* mov r, imm */
  2625. goto mov;
  2626. case 0xc0 ... 0xc1:
  2627. emulate_grp2(ctxt);
  2628. break;
  2629. case 0xc3: /* ret */
  2630. c->dst.type = OP_REG;
  2631. c->dst.ptr = &c->eip;
  2632. c->dst.bytes = c->op_bytes;
  2633. goto pop_instruction;
  2634. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2635. mov:
  2636. c->dst.val = c->src.val;
  2637. break;
  2638. case 0xcb: /* ret far */
  2639. rc = emulate_ret_far(ctxt, ops);
  2640. if (rc != X86EMUL_CONTINUE)
  2641. goto done;
  2642. break;
  2643. case 0xcf: /* iret */
  2644. rc = emulate_iret(ctxt, ops);
  2645. if (rc != X86EMUL_CONTINUE)
  2646. goto done;
  2647. break;
  2648. case 0xd0 ... 0xd1: /* Grp2 */
  2649. c->src.val = 1;
  2650. emulate_grp2(ctxt);
  2651. break;
  2652. case 0xd2 ... 0xd3: /* Grp2 */
  2653. c->src.val = c->regs[VCPU_REGS_RCX];
  2654. emulate_grp2(ctxt);
  2655. break;
  2656. case 0xe4: /* inb */
  2657. case 0xe5: /* in */
  2658. goto do_io_in;
  2659. case 0xe6: /* outb */
  2660. case 0xe7: /* out */
  2661. goto do_io_out;
  2662. case 0xe8: /* call (near) */ {
  2663. long int rel = c->src.val;
  2664. c->src.val = (unsigned long) c->eip;
  2665. jmp_rel(c, rel);
  2666. emulate_push(ctxt, ops);
  2667. break;
  2668. }
  2669. case 0xe9: /* jmp rel */
  2670. goto jmp;
  2671. case 0xea: { /* jmp far */
  2672. unsigned short sel;
  2673. jump_far:
  2674. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2675. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2676. goto done;
  2677. c->eip = 0;
  2678. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2679. break;
  2680. }
  2681. case 0xeb:
  2682. jmp: /* jmp rel short */
  2683. jmp_rel(c, c->src.val);
  2684. c->dst.type = OP_NONE; /* Disable writeback. */
  2685. break;
  2686. case 0xec: /* in al,dx */
  2687. case 0xed: /* in (e/r)ax,dx */
  2688. c->src.val = c->regs[VCPU_REGS_RDX];
  2689. do_io_in:
  2690. c->dst.bytes = min(c->dst.bytes, 4u);
  2691. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2692. emulate_gp(ctxt, 0);
  2693. goto done;
  2694. }
  2695. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2696. &c->dst.val))
  2697. goto done; /* IO is needed */
  2698. break;
  2699. case 0xee: /* out dx,al */
  2700. case 0xef: /* out dx,(e/r)ax */
  2701. c->src.val = c->regs[VCPU_REGS_RDX];
  2702. do_io_out:
  2703. c->dst.bytes = min(c->dst.bytes, 4u);
  2704. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2705. emulate_gp(ctxt, 0);
  2706. goto done;
  2707. }
  2708. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2709. ctxt->vcpu);
  2710. c->dst.type = OP_NONE; /* Disable writeback. */
  2711. break;
  2712. case 0xf4: /* hlt */
  2713. ctxt->vcpu->arch.halt_request = 1;
  2714. break;
  2715. case 0xf5: /* cmc */
  2716. /* complement carry flag from eflags reg */
  2717. ctxt->eflags ^= EFLG_CF;
  2718. c->dst.type = OP_NONE; /* Disable writeback. */
  2719. break;
  2720. case 0xf6 ... 0xf7: /* Grp3 */
  2721. if (!emulate_grp3(ctxt, ops))
  2722. goto cannot_emulate;
  2723. break;
  2724. case 0xf8: /* clc */
  2725. ctxt->eflags &= ~EFLG_CF;
  2726. c->dst.type = OP_NONE; /* Disable writeback. */
  2727. break;
  2728. case 0xfa: /* cli */
  2729. if (emulator_bad_iopl(ctxt, ops)) {
  2730. emulate_gp(ctxt, 0);
  2731. goto done;
  2732. } else {
  2733. ctxt->eflags &= ~X86_EFLAGS_IF;
  2734. c->dst.type = OP_NONE; /* Disable writeback. */
  2735. }
  2736. break;
  2737. case 0xfb: /* sti */
  2738. if (emulator_bad_iopl(ctxt, ops)) {
  2739. emulate_gp(ctxt, 0);
  2740. goto done;
  2741. } else {
  2742. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2743. ctxt->eflags |= X86_EFLAGS_IF;
  2744. c->dst.type = OP_NONE; /* Disable writeback. */
  2745. }
  2746. break;
  2747. case 0xfc: /* cld */
  2748. ctxt->eflags &= ~EFLG_DF;
  2749. c->dst.type = OP_NONE; /* Disable writeback. */
  2750. break;
  2751. case 0xfd: /* std */
  2752. ctxt->eflags |= EFLG_DF;
  2753. c->dst.type = OP_NONE; /* Disable writeback. */
  2754. break;
  2755. case 0xfe: /* Grp4 */
  2756. grp45:
  2757. rc = emulate_grp45(ctxt, ops);
  2758. if (rc != X86EMUL_CONTINUE)
  2759. goto done;
  2760. break;
  2761. case 0xff: /* Grp5 */
  2762. if (c->modrm_reg == 5)
  2763. goto jump_far;
  2764. goto grp45;
  2765. default:
  2766. goto cannot_emulate;
  2767. }
  2768. writeback:
  2769. rc = writeback(ctxt, ops);
  2770. if (rc != X86EMUL_CONTINUE)
  2771. goto done;
  2772. /*
  2773. * restore dst type in case the decoding will be reused
  2774. * (happens for string instruction )
  2775. */
  2776. c->dst.type = saved_dst_type;
  2777. if ((c->d & SrcMask) == SrcSI)
  2778. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2779. VCPU_REGS_RSI, &c->src);
  2780. if ((c->d & DstMask) == DstDI)
  2781. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2782. &c->dst);
  2783. if (c->rep_prefix && (c->d & String)) {
  2784. struct read_cache *rc = &ctxt->decode.io_read;
  2785. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2786. /*
  2787. * Re-enter guest when pio read ahead buffer is empty or,
  2788. * if it is not used, after each 1024 iteration.
  2789. */
  2790. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2791. (rc->end != 0 && rc->end == rc->pos))
  2792. ctxt->restart = false;
  2793. }
  2794. /*
  2795. * reset read cache here in case string instruction is restared
  2796. * without decoding
  2797. */
  2798. ctxt->decode.mem_read.end = 0;
  2799. ctxt->eip = c->eip;
  2800. done:
  2801. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2802. twobyte_insn:
  2803. switch (c->b) {
  2804. case 0x01: /* lgdt, lidt, lmsw */
  2805. switch (c->modrm_reg) {
  2806. u16 size;
  2807. unsigned long address;
  2808. case 0: /* vmcall */
  2809. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2810. goto cannot_emulate;
  2811. rc = kvm_fix_hypercall(ctxt->vcpu);
  2812. if (rc != X86EMUL_CONTINUE)
  2813. goto done;
  2814. /* Let the processor re-execute the fixed hypercall */
  2815. c->eip = ctxt->eip;
  2816. /* Disable writeback. */
  2817. c->dst.type = OP_NONE;
  2818. break;
  2819. case 2: /* lgdt */
  2820. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2821. &size, &address, c->op_bytes);
  2822. if (rc != X86EMUL_CONTINUE)
  2823. goto done;
  2824. realmode_lgdt(ctxt->vcpu, size, address);
  2825. /* Disable writeback. */
  2826. c->dst.type = OP_NONE;
  2827. break;
  2828. case 3: /* lidt/vmmcall */
  2829. if (c->modrm_mod == 3) {
  2830. switch (c->modrm_rm) {
  2831. case 1:
  2832. rc = kvm_fix_hypercall(ctxt->vcpu);
  2833. if (rc != X86EMUL_CONTINUE)
  2834. goto done;
  2835. break;
  2836. default:
  2837. goto cannot_emulate;
  2838. }
  2839. } else {
  2840. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2841. &size, &address,
  2842. c->op_bytes);
  2843. if (rc != X86EMUL_CONTINUE)
  2844. goto done;
  2845. realmode_lidt(ctxt->vcpu, size, address);
  2846. }
  2847. /* Disable writeback. */
  2848. c->dst.type = OP_NONE;
  2849. break;
  2850. case 4: /* smsw */
  2851. c->dst.bytes = 2;
  2852. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2853. break;
  2854. case 6: /* lmsw */
  2855. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2856. (c->src.val & 0x0f), ctxt->vcpu);
  2857. c->dst.type = OP_NONE;
  2858. break;
  2859. case 5: /* not defined */
  2860. emulate_ud(ctxt);
  2861. goto done;
  2862. case 7: /* invlpg*/
  2863. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2864. /* Disable writeback. */
  2865. c->dst.type = OP_NONE;
  2866. break;
  2867. default:
  2868. goto cannot_emulate;
  2869. }
  2870. break;
  2871. case 0x05: /* syscall */
  2872. rc = emulate_syscall(ctxt, ops);
  2873. if (rc != X86EMUL_CONTINUE)
  2874. goto done;
  2875. else
  2876. goto writeback;
  2877. break;
  2878. case 0x06:
  2879. emulate_clts(ctxt->vcpu);
  2880. c->dst.type = OP_NONE;
  2881. break;
  2882. case 0x09: /* wbinvd */
  2883. kvm_emulate_wbinvd(ctxt->vcpu);
  2884. c->dst.type = OP_NONE;
  2885. break;
  2886. case 0x08: /* invd */
  2887. case 0x0d: /* GrpP (prefetch) */
  2888. case 0x18: /* Grp16 (prefetch/nop) */
  2889. c->dst.type = OP_NONE;
  2890. break;
  2891. case 0x20: /* mov cr, reg */
  2892. switch (c->modrm_reg) {
  2893. case 1:
  2894. case 5 ... 7:
  2895. case 9 ... 15:
  2896. emulate_ud(ctxt);
  2897. goto done;
  2898. }
  2899. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2900. c->dst.type = OP_NONE; /* no writeback */
  2901. break;
  2902. case 0x21: /* mov from dr to reg */
  2903. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2904. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2905. emulate_ud(ctxt);
  2906. goto done;
  2907. }
  2908. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2909. c->dst.type = OP_NONE; /* no writeback */
  2910. break;
  2911. case 0x22: /* mov reg, cr */
  2912. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2913. emulate_gp(ctxt, 0);
  2914. goto done;
  2915. }
  2916. c->dst.type = OP_NONE;
  2917. break;
  2918. case 0x23: /* mov from reg to dr */
  2919. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2920. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2921. emulate_ud(ctxt);
  2922. goto done;
  2923. }
  2924. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2925. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2926. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2927. /* #UD condition is already handled by the code above */
  2928. emulate_gp(ctxt, 0);
  2929. goto done;
  2930. }
  2931. c->dst.type = OP_NONE; /* no writeback */
  2932. break;
  2933. case 0x30:
  2934. /* wrmsr */
  2935. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2936. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2937. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2938. emulate_gp(ctxt, 0);
  2939. goto done;
  2940. }
  2941. rc = X86EMUL_CONTINUE;
  2942. c->dst.type = OP_NONE;
  2943. break;
  2944. case 0x32:
  2945. /* rdmsr */
  2946. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2947. emulate_gp(ctxt, 0);
  2948. goto done;
  2949. } else {
  2950. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2951. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2952. }
  2953. rc = X86EMUL_CONTINUE;
  2954. c->dst.type = OP_NONE;
  2955. break;
  2956. case 0x34: /* sysenter */
  2957. rc = emulate_sysenter(ctxt, ops);
  2958. if (rc != X86EMUL_CONTINUE)
  2959. goto done;
  2960. else
  2961. goto writeback;
  2962. break;
  2963. case 0x35: /* sysexit */
  2964. rc = emulate_sysexit(ctxt, ops);
  2965. if (rc != X86EMUL_CONTINUE)
  2966. goto done;
  2967. else
  2968. goto writeback;
  2969. break;
  2970. case 0x40 ... 0x4f: /* cmov */
  2971. c->dst.val = c->dst.orig_val = c->src.val;
  2972. if (!test_cc(c->b, ctxt->eflags))
  2973. c->dst.type = OP_NONE; /* no writeback */
  2974. break;
  2975. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2976. if (test_cc(c->b, ctxt->eflags))
  2977. jmp_rel(c, c->src.val);
  2978. c->dst.type = OP_NONE;
  2979. break;
  2980. case 0xa0: /* push fs */
  2981. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2982. break;
  2983. case 0xa1: /* pop fs */
  2984. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2985. if (rc != X86EMUL_CONTINUE)
  2986. goto done;
  2987. break;
  2988. case 0xa3:
  2989. bt: /* bt */
  2990. c->dst.type = OP_NONE;
  2991. /* only subword offset */
  2992. c->src.val &= (c->dst.bytes << 3) - 1;
  2993. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2994. break;
  2995. case 0xa4: /* shld imm8, r, r/m */
  2996. case 0xa5: /* shld cl, r, r/m */
  2997. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2998. break;
  2999. case 0xa8: /* push gs */
  3000. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3001. break;
  3002. case 0xa9: /* pop gs */
  3003. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3004. if (rc != X86EMUL_CONTINUE)
  3005. goto done;
  3006. break;
  3007. case 0xab:
  3008. bts: /* bts */
  3009. /* only subword offset */
  3010. c->src.val &= (c->dst.bytes << 3) - 1;
  3011. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3012. break;
  3013. case 0xac: /* shrd imm8, r, r/m */
  3014. case 0xad: /* shrd cl, r, r/m */
  3015. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3016. break;
  3017. case 0xae: /* clflush */
  3018. break;
  3019. case 0xb0 ... 0xb1: /* cmpxchg */
  3020. /*
  3021. * Save real source value, then compare EAX against
  3022. * destination.
  3023. */
  3024. c->src.orig_val = c->src.val;
  3025. c->src.val = c->regs[VCPU_REGS_RAX];
  3026. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3027. if (ctxt->eflags & EFLG_ZF) {
  3028. /* Success: write back to memory. */
  3029. c->dst.val = c->src.orig_val;
  3030. } else {
  3031. /* Failure: write the value we saw to EAX. */
  3032. c->dst.type = OP_REG;
  3033. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3034. }
  3035. break;
  3036. case 0xb3:
  3037. btr: /* btr */
  3038. /* only subword offset */
  3039. c->src.val &= (c->dst.bytes << 3) - 1;
  3040. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3041. break;
  3042. case 0xb6 ... 0xb7: /* movzx */
  3043. c->dst.bytes = c->op_bytes;
  3044. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3045. : (u16) c->src.val;
  3046. break;
  3047. case 0xba: /* Grp8 */
  3048. switch (c->modrm_reg & 3) {
  3049. case 0:
  3050. goto bt;
  3051. case 1:
  3052. goto bts;
  3053. case 2:
  3054. goto btr;
  3055. case 3:
  3056. goto btc;
  3057. }
  3058. break;
  3059. case 0xbb:
  3060. btc: /* btc */
  3061. /* only subword offset */
  3062. c->src.val &= (c->dst.bytes << 3) - 1;
  3063. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3064. break;
  3065. case 0xbe ... 0xbf: /* movsx */
  3066. c->dst.bytes = c->op_bytes;
  3067. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3068. (s16) c->src.val;
  3069. break;
  3070. case 0xc3: /* movnti */
  3071. c->dst.bytes = c->op_bytes;
  3072. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3073. (u64) c->src.val;
  3074. break;
  3075. case 0xc7: /* Grp9 (cmpxchg8b) */
  3076. rc = emulate_grp9(ctxt, ops);
  3077. if (rc != X86EMUL_CONTINUE)
  3078. goto done;
  3079. break;
  3080. default:
  3081. goto cannot_emulate;
  3082. }
  3083. goto writeback;
  3084. cannot_emulate:
  3085. DPRINTF("Cannot emulate %02x\n", c->b);
  3086. return -1;
  3087. }