radeon_encoders.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. static struct drm_connector *
  214. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  218. struct drm_connector *connector;
  219. struct radeon_connector *radeon_connector;
  220. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  221. radeon_connector = to_radeon_connector(connector);
  222. if (radeon_encoder->devices & radeon_connector->devices)
  223. return connector;
  224. }
  225. return NULL;
  226. }
  227. struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
  228. {
  229. struct drm_device *dev = encoder->dev;
  230. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  231. struct drm_encoder *other_encoder;
  232. struct radeon_encoder *other_radeon_encoder;
  233. if (radeon_encoder->is_ext_encoder)
  234. return NULL;
  235. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  236. if (other_encoder == encoder)
  237. continue;
  238. other_radeon_encoder = to_radeon_encoder(other_encoder);
  239. if (other_radeon_encoder->is_ext_encoder &&
  240. (radeon_encoder->devices & other_radeon_encoder->devices))
  241. return other_encoder;
  242. }
  243. return NULL;
  244. }
  245. bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder)
  246. {
  247. struct drm_encoder *other_encoder = radeon_atom_get_external_encoder(encoder);
  248. if (other_encoder) {
  249. struct radeon_encoder *radeon_encoder = to_radeon_encoder(other_encoder);
  250. switch (radeon_encoder->encoder_id) {
  251. case ENCODER_OBJECT_ID_TRAVIS:
  252. case ENCODER_OBJECT_ID_NUTMEG:
  253. return true;
  254. default:
  255. return false;
  256. }
  257. }
  258. return false;
  259. }
  260. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  261. struct drm_display_mode *adjusted_mode)
  262. {
  263. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  264. struct drm_device *dev = encoder->dev;
  265. struct radeon_device *rdev = dev->dev_private;
  266. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  267. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  268. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  269. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  270. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  271. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  272. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  273. adjusted_mode->clock = native_mode->clock;
  274. adjusted_mode->flags = native_mode->flags;
  275. if (ASIC_IS_AVIVO(rdev)) {
  276. adjusted_mode->hdisplay = native_mode->hdisplay;
  277. adjusted_mode->vdisplay = native_mode->vdisplay;
  278. }
  279. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  280. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  281. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  282. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  283. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  284. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  285. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  286. if (ASIC_IS_AVIVO(rdev)) {
  287. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  288. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  289. }
  290. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  291. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  292. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  293. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  294. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  295. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  296. }
  297. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  298. struct drm_display_mode *mode,
  299. struct drm_display_mode *adjusted_mode)
  300. {
  301. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  302. struct drm_device *dev = encoder->dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. /* set the active encoder to connector routing */
  305. radeon_encoder_set_active_device(encoder);
  306. drm_mode_set_crtcinfo(adjusted_mode, 0);
  307. /* hw bug */
  308. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  310. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  311. /* get the native mode for LVDS */
  312. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  313. radeon_panel_mode_fixup(encoder, adjusted_mode);
  314. /* get the native mode for TV */
  315. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  316. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  317. if (tv_dac) {
  318. if (tv_dac->tv_std == TV_STD_NTSC ||
  319. tv_dac->tv_std == TV_STD_NTSC_J ||
  320. tv_dac->tv_std == TV_STD_PAL_M)
  321. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  322. else
  323. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  324. }
  325. }
  326. if (ASIC_IS_DCE3(rdev) &&
  327. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  328. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  329. radeon_dp_set_link_config(connector, mode);
  330. }
  331. return true;
  332. }
  333. static void
  334. atombios_dac_setup(struct drm_encoder *encoder, int action)
  335. {
  336. struct drm_device *dev = encoder->dev;
  337. struct radeon_device *rdev = dev->dev_private;
  338. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  339. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  340. int index = 0;
  341. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  342. memset(&args, 0, sizeof(args));
  343. switch (radeon_encoder->encoder_id) {
  344. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  345. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  346. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  347. break;
  348. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  349. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  350. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  351. break;
  352. }
  353. args.ucAction = action;
  354. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  355. args.ucDacStandard = ATOM_DAC1_PS2;
  356. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  357. args.ucDacStandard = ATOM_DAC1_CV;
  358. else {
  359. switch (dac_info->tv_std) {
  360. case TV_STD_PAL:
  361. case TV_STD_PAL_M:
  362. case TV_STD_SCART_PAL:
  363. case TV_STD_SECAM:
  364. case TV_STD_PAL_CN:
  365. args.ucDacStandard = ATOM_DAC1_PAL;
  366. break;
  367. case TV_STD_NTSC:
  368. case TV_STD_NTSC_J:
  369. case TV_STD_PAL_60:
  370. default:
  371. args.ucDacStandard = ATOM_DAC1_NTSC;
  372. break;
  373. }
  374. }
  375. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  376. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  377. }
  378. static void
  379. atombios_tv_setup(struct drm_encoder *encoder, int action)
  380. {
  381. struct drm_device *dev = encoder->dev;
  382. struct radeon_device *rdev = dev->dev_private;
  383. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  384. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  385. int index = 0;
  386. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  387. memset(&args, 0, sizeof(args));
  388. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  389. args.sTVEncoder.ucAction = action;
  390. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  391. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  392. else {
  393. switch (dac_info->tv_std) {
  394. case TV_STD_NTSC:
  395. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  396. break;
  397. case TV_STD_PAL:
  398. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  399. break;
  400. case TV_STD_PAL_M:
  401. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  402. break;
  403. case TV_STD_PAL_60:
  404. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  405. break;
  406. case TV_STD_NTSC_J:
  407. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  408. break;
  409. case TV_STD_SCART_PAL:
  410. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  411. break;
  412. case TV_STD_SECAM:
  413. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  414. break;
  415. case TV_STD_PAL_CN:
  416. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  417. break;
  418. default:
  419. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  420. break;
  421. }
  422. }
  423. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  424. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  425. }
  426. union dvo_encoder_control {
  427. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  428. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  429. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  430. };
  431. void
  432. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  433. {
  434. struct drm_device *dev = encoder->dev;
  435. struct radeon_device *rdev = dev->dev_private;
  436. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  437. union dvo_encoder_control args;
  438. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  439. memset(&args, 0, sizeof(args));
  440. if (ASIC_IS_DCE3(rdev)) {
  441. /* DCE3+ */
  442. args.dvo_v3.ucAction = action;
  443. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  444. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  445. } else if (ASIC_IS_DCE2(rdev)) {
  446. /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
  447. args.dvo.sDVOEncoder.ucAction = action;
  448. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  449. /* DFP1, CRT1, TV1 depending on the type of port */
  450. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  451. if (radeon_encoder->pixel_clock > 165000)
  452. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  453. } else {
  454. /* R4xx, R5xx */
  455. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  456. if (radeon_encoder->pixel_clock > 165000)
  457. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  458. /*if (pScrn->rgbBits == 8)*/
  459. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  460. }
  461. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  462. }
  463. union lvds_encoder_control {
  464. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  465. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  466. };
  467. void
  468. atombios_digital_setup(struct drm_encoder *encoder, int action)
  469. {
  470. struct drm_device *dev = encoder->dev;
  471. struct radeon_device *rdev = dev->dev_private;
  472. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  473. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  474. union lvds_encoder_control args;
  475. int index = 0;
  476. int hdmi_detected = 0;
  477. uint8_t frev, crev;
  478. if (!dig)
  479. return;
  480. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  481. hdmi_detected = 1;
  482. memset(&args, 0, sizeof(args));
  483. switch (radeon_encoder->encoder_id) {
  484. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  485. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  486. break;
  487. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  488. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  489. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  490. break;
  491. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  492. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  493. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  494. else
  495. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  496. break;
  497. }
  498. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  499. return;
  500. switch (frev) {
  501. case 1:
  502. case 2:
  503. switch (crev) {
  504. case 1:
  505. args.v1.ucMisc = 0;
  506. args.v1.ucAction = action;
  507. if (hdmi_detected)
  508. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  509. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  510. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  511. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  512. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  513. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  514. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  515. } else {
  516. if (dig->linkb)
  517. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  518. if (radeon_encoder->pixel_clock > 165000)
  519. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  520. /*if (pScrn->rgbBits == 8) */
  521. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  522. }
  523. break;
  524. case 2:
  525. case 3:
  526. args.v2.ucMisc = 0;
  527. args.v2.ucAction = action;
  528. if (crev == 3) {
  529. if (dig->coherent_mode)
  530. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  531. }
  532. if (hdmi_detected)
  533. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  534. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  535. args.v2.ucTruncate = 0;
  536. args.v2.ucSpatial = 0;
  537. args.v2.ucTemporal = 0;
  538. args.v2.ucFRC = 0;
  539. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  540. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  541. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  542. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  543. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  544. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  545. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  546. }
  547. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  548. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  549. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  550. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  551. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  552. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  553. }
  554. } else {
  555. if (dig->linkb)
  556. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  557. if (radeon_encoder->pixel_clock > 165000)
  558. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  559. }
  560. break;
  561. default:
  562. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  563. break;
  564. }
  565. break;
  566. default:
  567. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  568. break;
  569. }
  570. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  571. }
  572. int
  573. atombios_get_encoder_mode(struct drm_encoder *encoder)
  574. {
  575. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  576. struct drm_device *dev = encoder->dev;
  577. struct radeon_device *rdev = dev->dev_private;
  578. struct drm_connector *connector;
  579. struct radeon_connector *radeon_connector;
  580. struct radeon_connector_atom_dig *dig_connector;
  581. /* dp bridges are always DP */
  582. if (radeon_encoder_is_dp_bridge(encoder))
  583. return ATOM_ENCODER_MODE_DP;
  584. /* DVO is always DVO */
  585. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  586. return ATOM_ENCODER_MODE_DVO;
  587. connector = radeon_get_connector_for_encoder(encoder);
  588. /* if we don't have an active device yet, just use one of
  589. * the connectors tied to the encoder.
  590. */
  591. if (!connector)
  592. connector = radeon_get_connector_for_encoder_init(encoder);
  593. radeon_connector = to_radeon_connector(connector);
  594. switch (connector->connector_type) {
  595. case DRM_MODE_CONNECTOR_DVII:
  596. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  597. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  598. /* fix me */
  599. if (ASIC_IS_DCE4(rdev))
  600. return ATOM_ENCODER_MODE_DVI;
  601. else
  602. return ATOM_ENCODER_MODE_HDMI;
  603. } else if (radeon_connector->use_digital)
  604. return ATOM_ENCODER_MODE_DVI;
  605. else
  606. return ATOM_ENCODER_MODE_CRT;
  607. break;
  608. case DRM_MODE_CONNECTOR_DVID:
  609. case DRM_MODE_CONNECTOR_HDMIA:
  610. default:
  611. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  612. /* fix me */
  613. if (ASIC_IS_DCE4(rdev))
  614. return ATOM_ENCODER_MODE_DVI;
  615. else
  616. return ATOM_ENCODER_MODE_HDMI;
  617. } else
  618. return ATOM_ENCODER_MODE_DVI;
  619. break;
  620. case DRM_MODE_CONNECTOR_LVDS:
  621. return ATOM_ENCODER_MODE_LVDS;
  622. break;
  623. case DRM_MODE_CONNECTOR_DisplayPort:
  624. dig_connector = radeon_connector->con_priv;
  625. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  626. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  627. return ATOM_ENCODER_MODE_DP;
  628. else if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  629. /* fix me */
  630. if (ASIC_IS_DCE4(rdev))
  631. return ATOM_ENCODER_MODE_DVI;
  632. else
  633. return ATOM_ENCODER_MODE_HDMI;
  634. } else
  635. return ATOM_ENCODER_MODE_DVI;
  636. break;
  637. case DRM_MODE_CONNECTOR_eDP:
  638. return ATOM_ENCODER_MODE_DP;
  639. case DRM_MODE_CONNECTOR_DVIA:
  640. case DRM_MODE_CONNECTOR_VGA:
  641. return ATOM_ENCODER_MODE_CRT;
  642. break;
  643. case DRM_MODE_CONNECTOR_Composite:
  644. case DRM_MODE_CONNECTOR_SVIDEO:
  645. case DRM_MODE_CONNECTOR_9PinDIN:
  646. /* fix me */
  647. return ATOM_ENCODER_MODE_TV;
  648. /*return ATOM_ENCODER_MODE_CV;*/
  649. break;
  650. }
  651. }
  652. /*
  653. * DIG Encoder/Transmitter Setup
  654. *
  655. * DCE 3.0/3.1
  656. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  657. * Supports up to 3 digital outputs
  658. * - 2 DIG encoder blocks.
  659. * DIG1 can drive UNIPHY link A or link B
  660. * DIG2 can drive UNIPHY link B or LVTMA
  661. *
  662. * DCE 3.2
  663. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  664. * Supports up to 5 digital outputs
  665. * - 2 DIG encoder blocks.
  666. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  667. *
  668. * DCE 4.0/5.0
  669. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  670. * Supports up to 6 digital outputs
  671. * - 6 DIG encoder blocks.
  672. * - DIG to PHY mapping is hardcoded
  673. * DIG1 drives UNIPHY0 link A, A+B
  674. * DIG2 drives UNIPHY0 link B
  675. * DIG3 drives UNIPHY1 link A, A+B
  676. * DIG4 drives UNIPHY1 link B
  677. * DIG5 drives UNIPHY2 link A, A+B
  678. * DIG6 drives UNIPHY2 link B
  679. *
  680. * DCE 4.1
  681. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  682. * Supports up to 6 digital outputs
  683. * - 2 DIG encoder blocks.
  684. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  685. *
  686. * Routing
  687. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  688. * Examples:
  689. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  690. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  691. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  692. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  693. */
  694. union dig_encoder_control {
  695. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  696. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  697. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  698. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  699. };
  700. void
  701. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  702. {
  703. struct drm_device *dev = encoder->dev;
  704. struct radeon_device *rdev = dev->dev_private;
  705. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  706. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  707. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  708. union dig_encoder_control args;
  709. int index = 0;
  710. uint8_t frev, crev;
  711. int dp_clock = 0;
  712. int dp_lane_count = 0;
  713. int hpd_id = RADEON_HPD_NONE;
  714. int bpc = 8;
  715. if (connector) {
  716. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  717. struct radeon_connector_atom_dig *dig_connector =
  718. radeon_connector->con_priv;
  719. dp_clock = dig_connector->dp_clock;
  720. dp_lane_count = dig_connector->dp_lane_count;
  721. hpd_id = radeon_connector->hpd.hpd;
  722. bpc = connector->display_info.bpc;
  723. }
  724. /* no dig encoder assigned */
  725. if (dig->dig_encoder == -1)
  726. return;
  727. memset(&args, 0, sizeof(args));
  728. if (ASIC_IS_DCE4(rdev))
  729. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  730. else {
  731. if (dig->dig_encoder)
  732. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  733. else
  734. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  735. }
  736. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  737. return;
  738. args.v1.ucAction = action;
  739. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  740. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  741. args.v3.ucPanelMode = panel_mode;
  742. else
  743. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  744. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  745. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST))
  746. args.v1.ucLaneNum = dp_lane_count;
  747. else if (radeon_encoder->pixel_clock > 165000)
  748. args.v1.ucLaneNum = 8;
  749. else
  750. args.v1.ucLaneNum = 4;
  751. if (ASIC_IS_DCE5(rdev)) {
  752. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  753. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) {
  754. if (dp_clock == 270000)
  755. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  756. else if (dp_clock == 540000)
  757. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  758. }
  759. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  760. switch (bpc) {
  761. case 0:
  762. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  763. break;
  764. case 6:
  765. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  766. break;
  767. case 8:
  768. default:
  769. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  770. break;
  771. case 10:
  772. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  773. break;
  774. case 12:
  775. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  776. break;
  777. case 16:
  778. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  779. break;
  780. }
  781. if (hpd_id == RADEON_HPD_NONE)
  782. args.v4.ucHPD_ID = 0;
  783. else
  784. args.v4.ucHPD_ID = hpd_id + 1;
  785. } else if (ASIC_IS_DCE4(rdev)) {
  786. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  787. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  788. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  789. switch (bpc) {
  790. case 0:
  791. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  792. break;
  793. case 6:
  794. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  795. break;
  796. case 8:
  797. default:
  798. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  799. break;
  800. case 10:
  801. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  802. break;
  803. case 12:
  804. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  805. break;
  806. case 16:
  807. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  808. break;
  809. }
  810. } else {
  811. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  812. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  813. switch (radeon_encoder->encoder_id) {
  814. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  815. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  816. break;
  817. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  818. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  819. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  820. break;
  821. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  822. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  823. break;
  824. }
  825. if (dig->linkb)
  826. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  827. else
  828. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  829. }
  830. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  831. }
  832. union dig_transmitter_control {
  833. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  834. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  835. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  836. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  837. };
  838. void
  839. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  840. {
  841. struct drm_device *dev = encoder->dev;
  842. struct radeon_device *rdev = dev->dev_private;
  843. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  844. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  845. struct drm_connector *connector;
  846. union dig_transmitter_control args;
  847. int index = 0;
  848. uint8_t frev, crev;
  849. bool is_dp = false;
  850. int pll_id = 0;
  851. int dp_clock = 0;
  852. int dp_lane_count = 0;
  853. int connector_object_id = 0;
  854. int igp_lane_info = 0;
  855. int dig_encoder = dig->dig_encoder;
  856. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  857. connector = radeon_get_connector_for_encoder_init(encoder);
  858. /* just needed to avoid bailing in the encoder check. the encoder
  859. * isn't used for init
  860. */
  861. dig_encoder = 0;
  862. } else
  863. connector = radeon_get_connector_for_encoder(encoder);
  864. if (connector) {
  865. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  866. struct radeon_connector_atom_dig *dig_connector =
  867. radeon_connector->con_priv;
  868. dp_clock = dig_connector->dp_clock;
  869. dp_lane_count = dig_connector->dp_lane_count;
  870. connector_object_id =
  871. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  872. igp_lane_info = dig_connector->igp_lane_info;
  873. }
  874. /* no dig encoder assigned */
  875. if (dig_encoder == -1)
  876. return;
  877. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  878. is_dp = true;
  879. memset(&args, 0, sizeof(args));
  880. switch (radeon_encoder->encoder_id) {
  881. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  882. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  883. break;
  884. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  885. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  886. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  887. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  888. break;
  889. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  890. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  891. break;
  892. }
  893. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  894. return;
  895. args.v1.ucAction = action;
  896. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  897. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  898. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  899. args.v1.asMode.ucLaneSel = lane_num;
  900. args.v1.asMode.ucLaneSet = lane_set;
  901. } else {
  902. if (is_dp)
  903. args.v1.usPixelClock =
  904. cpu_to_le16(dp_clock / 10);
  905. else if (radeon_encoder->pixel_clock > 165000)
  906. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  907. else
  908. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  909. }
  910. if (ASIC_IS_DCE4(rdev)) {
  911. if (is_dp)
  912. args.v3.ucLaneNum = dp_lane_count;
  913. else if (radeon_encoder->pixel_clock > 165000)
  914. args.v3.ucLaneNum = 8;
  915. else
  916. args.v3.ucLaneNum = 4;
  917. if (dig->linkb)
  918. args.v3.acConfig.ucLinkSel = 1;
  919. if (dig_encoder & 1)
  920. args.v3.acConfig.ucEncoderSel = 1;
  921. /* Select the PLL for the PHY
  922. * DP PHY should be clocked from external src if there is
  923. * one.
  924. */
  925. if (encoder->crtc) {
  926. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  927. pll_id = radeon_crtc->pll_id;
  928. }
  929. if (ASIC_IS_DCE5(rdev)) {
  930. /* On DCE5 DCPLL usually generates the DP ref clock */
  931. if (is_dp) {
  932. if (rdev->clock.dp_extclk)
  933. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  934. else
  935. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  936. } else
  937. args.v4.acConfig.ucRefClkSource = pll_id;
  938. } else {
  939. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  940. if (is_dp && rdev->clock.dp_extclk)
  941. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  942. else
  943. args.v3.acConfig.ucRefClkSource = pll_id;
  944. }
  945. switch (radeon_encoder->encoder_id) {
  946. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  947. args.v3.acConfig.ucTransmitterSel = 0;
  948. break;
  949. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  950. args.v3.acConfig.ucTransmitterSel = 1;
  951. break;
  952. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  953. args.v3.acConfig.ucTransmitterSel = 2;
  954. break;
  955. }
  956. if (is_dp)
  957. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  958. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  959. if (dig->coherent_mode)
  960. args.v3.acConfig.fCoherentMode = 1;
  961. if (radeon_encoder->pixel_clock > 165000)
  962. args.v3.acConfig.fDualLinkConnector = 1;
  963. }
  964. } else if (ASIC_IS_DCE32(rdev)) {
  965. args.v2.acConfig.ucEncoderSel = dig_encoder;
  966. if (dig->linkb)
  967. args.v2.acConfig.ucLinkSel = 1;
  968. switch (radeon_encoder->encoder_id) {
  969. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  970. args.v2.acConfig.ucTransmitterSel = 0;
  971. break;
  972. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  973. args.v2.acConfig.ucTransmitterSel = 1;
  974. break;
  975. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  976. args.v2.acConfig.ucTransmitterSel = 2;
  977. break;
  978. }
  979. if (is_dp)
  980. args.v2.acConfig.fCoherentMode = 1;
  981. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  982. if (dig->coherent_mode)
  983. args.v2.acConfig.fCoherentMode = 1;
  984. if (radeon_encoder->pixel_clock > 165000)
  985. args.v2.acConfig.fDualLinkConnector = 1;
  986. }
  987. } else {
  988. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  989. if (dig_encoder)
  990. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  991. else
  992. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  993. if ((rdev->flags & RADEON_IS_IGP) &&
  994. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  995. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  996. if (igp_lane_info & 0x1)
  997. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  998. else if (igp_lane_info & 0x2)
  999. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  1000. else if (igp_lane_info & 0x4)
  1001. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  1002. else if (igp_lane_info & 0x8)
  1003. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  1004. } else {
  1005. if (igp_lane_info & 0x3)
  1006. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  1007. else if (igp_lane_info & 0xc)
  1008. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  1009. }
  1010. }
  1011. if (dig->linkb)
  1012. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  1013. else
  1014. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  1015. if (is_dp)
  1016. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  1017. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1018. if (dig->coherent_mode)
  1019. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  1020. if (radeon_encoder->pixel_clock > 165000)
  1021. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  1022. }
  1023. }
  1024. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1025. }
  1026. bool
  1027. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1028. {
  1029. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1030. struct drm_device *dev = radeon_connector->base.dev;
  1031. struct radeon_device *rdev = dev->dev_private;
  1032. union dig_transmitter_control args;
  1033. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1034. uint8_t frev, crev;
  1035. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1036. goto done;
  1037. if (!ASIC_IS_DCE4(rdev))
  1038. goto done;
  1039. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1040. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1041. goto done;
  1042. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1043. goto done;
  1044. memset(&args, 0, sizeof(args));
  1045. args.v1.ucAction = action;
  1046. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1047. /* wait for the panel to power up */
  1048. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1049. int i;
  1050. for (i = 0; i < 300; i++) {
  1051. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1052. return true;
  1053. mdelay(1);
  1054. }
  1055. return false;
  1056. }
  1057. done:
  1058. return true;
  1059. }
  1060. union external_encoder_control {
  1061. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1062. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1063. };
  1064. static void
  1065. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1066. struct drm_encoder *ext_encoder,
  1067. int action)
  1068. {
  1069. struct drm_device *dev = encoder->dev;
  1070. struct radeon_device *rdev = dev->dev_private;
  1071. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1072. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1073. union external_encoder_control args;
  1074. struct drm_connector *connector;
  1075. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1076. u8 frev, crev;
  1077. int dp_clock = 0;
  1078. int dp_lane_count = 0;
  1079. int connector_object_id = 0;
  1080. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1081. int bpc = 8;
  1082. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1083. connector = radeon_get_connector_for_encoder_init(encoder);
  1084. else
  1085. connector = radeon_get_connector_for_encoder(encoder);
  1086. if (connector) {
  1087. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1088. struct radeon_connector_atom_dig *dig_connector =
  1089. radeon_connector->con_priv;
  1090. dp_clock = dig_connector->dp_clock;
  1091. dp_lane_count = dig_connector->dp_lane_count;
  1092. connector_object_id =
  1093. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1094. bpc = connector->display_info.bpc;
  1095. }
  1096. memset(&args, 0, sizeof(args));
  1097. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1098. return;
  1099. switch (frev) {
  1100. case 1:
  1101. /* no params on frev 1 */
  1102. break;
  1103. case 2:
  1104. switch (crev) {
  1105. case 1:
  1106. case 2:
  1107. args.v1.sDigEncoder.ucAction = action;
  1108. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1109. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1110. if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1111. if (dp_clock == 270000)
  1112. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1113. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1114. } else if (radeon_encoder->pixel_clock > 165000)
  1115. args.v1.sDigEncoder.ucLaneNum = 8;
  1116. else
  1117. args.v1.sDigEncoder.ucLaneNum = 4;
  1118. break;
  1119. case 3:
  1120. args.v3.sExtEncoder.ucAction = action;
  1121. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1122. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1123. else
  1124. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1125. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1126. if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1127. if (dp_clock == 270000)
  1128. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1129. else if (dp_clock == 540000)
  1130. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1131. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1132. } else if (radeon_encoder->pixel_clock > 165000)
  1133. args.v3.sExtEncoder.ucLaneNum = 8;
  1134. else
  1135. args.v3.sExtEncoder.ucLaneNum = 4;
  1136. switch (ext_enum) {
  1137. case GRAPH_OBJECT_ENUM_ID1:
  1138. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1139. break;
  1140. case GRAPH_OBJECT_ENUM_ID2:
  1141. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1142. break;
  1143. case GRAPH_OBJECT_ENUM_ID3:
  1144. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1145. break;
  1146. }
  1147. switch (bpc) {
  1148. case 0:
  1149. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1150. break;
  1151. case 6:
  1152. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1153. break;
  1154. case 8:
  1155. default:
  1156. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1157. break;
  1158. case 10:
  1159. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1160. break;
  1161. case 12:
  1162. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1163. break;
  1164. case 16:
  1165. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1166. break;
  1167. }
  1168. break;
  1169. default:
  1170. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1171. return;
  1172. }
  1173. break;
  1174. default:
  1175. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1176. return;
  1177. }
  1178. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1179. }
  1180. static void
  1181. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1182. {
  1183. struct drm_device *dev = encoder->dev;
  1184. struct radeon_device *rdev = dev->dev_private;
  1185. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1186. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1187. ENABLE_YUV_PS_ALLOCATION args;
  1188. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1189. uint32_t temp, reg;
  1190. memset(&args, 0, sizeof(args));
  1191. if (rdev->family >= CHIP_R600)
  1192. reg = R600_BIOS_3_SCRATCH;
  1193. else
  1194. reg = RADEON_BIOS_3_SCRATCH;
  1195. /* XXX: fix up scratch reg handling */
  1196. temp = RREG32(reg);
  1197. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1198. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1199. (radeon_crtc->crtc_id << 18)));
  1200. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1201. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1202. else
  1203. WREG32(reg, 0);
  1204. if (enable)
  1205. args.ucEnable = ATOM_ENABLE;
  1206. args.ucCRTC = radeon_crtc->crtc_id;
  1207. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1208. WREG32(reg, temp);
  1209. }
  1210. static void
  1211. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1212. {
  1213. struct drm_device *dev = encoder->dev;
  1214. struct radeon_device *rdev = dev->dev_private;
  1215. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1216. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1217. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1218. int index = 0;
  1219. bool is_dig = false;
  1220. bool is_dce5_dac = false;
  1221. bool is_dce5_dvo = false;
  1222. memset(&args, 0, sizeof(args));
  1223. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1224. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1225. radeon_encoder->active_device);
  1226. switch (radeon_encoder->encoder_id) {
  1227. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1228. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1229. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1230. break;
  1231. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1232. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1233. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1234. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1235. is_dig = true;
  1236. break;
  1237. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1238. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1239. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1240. break;
  1241. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1242. if (ASIC_IS_DCE5(rdev))
  1243. is_dce5_dvo = true;
  1244. else if (ASIC_IS_DCE3(rdev))
  1245. is_dig = true;
  1246. else
  1247. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1248. break;
  1249. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1250. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1251. break;
  1252. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1253. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1254. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1255. else
  1256. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1257. break;
  1258. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1259. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1260. if (ASIC_IS_DCE5(rdev))
  1261. is_dce5_dac = true;
  1262. else {
  1263. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1264. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1265. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1266. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1267. else
  1268. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1269. }
  1270. break;
  1271. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1272. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1273. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1274. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1275. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1276. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1277. else
  1278. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1279. break;
  1280. }
  1281. if (is_dig) {
  1282. switch (mode) {
  1283. case DRM_MODE_DPMS_ON:
  1284. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1285. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1286. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1287. if (connector &&
  1288. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1289. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1290. struct radeon_connector_atom_dig *radeon_dig_connector =
  1291. radeon_connector->con_priv;
  1292. atombios_set_edp_panel_power(connector,
  1293. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1294. radeon_dig_connector->edp_on = true;
  1295. }
  1296. if (ASIC_IS_DCE4(rdev))
  1297. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1298. radeon_dp_link_train(encoder, connector);
  1299. if (ASIC_IS_DCE4(rdev))
  1300. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1301. }
  1302. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1303. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1304. break;
  1305. case DRM_MODE_DPMS_STANDBY:
  1306. case DRM_MODE_DPMS_SUSPEND:
  1307. case DRM_MODE_DPMS_OFF:
  1308. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1309. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1310. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1311. if (ASIC_IS_DCE4(rdev))
  1312. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1313. if (connector &&
  1314. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1315. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1316. struct radeon_connector_atom_dig *radeon_dig_connector =
  1317. radeon_connector->con_priv;
  1318. atombios_set_edp_panel_power(connector,
  1319. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1320. radeon_dig_connector->edp_on = false;
  1321. }
  1322. }
  1323. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1324. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1325. break;
  1326. }
  1327. } else if (is_dce5_dac) {
  1328. switch (mode) {
  1329. case DRM_MODE_DPMS_ON:
  1330. atombios_dac_setup(encoder, ATOM_ENABLE);
  1331. break;
  1332. case DRM_MODE_DPMS_STANDBY:
  1333. case DRM_MODE_DPMS_SUSPEND:
  1334. case DRM_MODE_DPMS_OFF:
  1335. atombios_dac_setup(encoder, ATOM_DISABLE);
  1336. break;
  1337. }
  1338. } else if (is_dce5_dvo) {
  1339. switch (mode) {
  1340. case DRM_MODE_DPMS_ON:
  1341. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1342. break;
  1343. case DRM_MODE_DPMS_STANDBY:
  1344. case DRM_MODE_DPMS_SUSPEND:
  1345. case DRM_MODE_DPMS_OFF:
  1346. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1347. break;
  1348. }
  1349. } else {
  1350. switch (mode) {
  1351. case DRM_MODE_DPMS_ON:
  1352. args.ucAction = ATOM_ENABLE;
  1353. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1354. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1355. args.ucAction = ATOM_LCD_BLON;
  1356. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1357. }
  1358. break;
  1359. case DRM_MODE_DPMS_STANDBY:
  1360. case DRM_MODE_DPMS_SUSPEND:
  1361. case DRM_MODE_DPMS_OFF:
  1362. args.ucAction = ATOM_DISABLE;
  1363. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1364. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1365. args.ucAction = ATOM_LCD_BLOFF;
  1366. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1367. }
  1368. break;
  1369. }
  1370. }
  1371. if (ext_encoder) {
  1372. int action;
  1373. switch (mode) {
  1374. case DRM_MODE_DPMS_ON:
  1375. default:
  1376. if (ASIC_IS_DCE41(rdev))
  1377. action = EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT;
  1378. else
  1379. action = ATOM_ENABLE;
  1380. break;
  1381. case DRM_MODE_DPMS_STANDBY:
  1382. case DRM_MODE_DPMS_SUSPEND:
  1383. case DRM_MODE_DPMS_OFF:
  1384. if (ASIC_IS_DCE41(rdev))
  1385. action = EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT;
  1386. else
  1387. action = ATOM_DISABLE;
  1388. break;
  1389. }
  1390. atombios_external_encoder_setup(encoder, ext_encoder, action);
  1391. }
  1392. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1393. }
  1394. union crtc_source_param {
  1395. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1396. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1397. };
  1398. static void
  1399. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1400. {
  1401. struct drm_device *dev = encoder->dev;
  1402. struct radeon_device *rdev = dev->dev_private;
  1403. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1404. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1405. union crtc_source_param args;
  1406. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1407. uint8_t frev, crev;
  1408. struct radeon_encoder_atom_dig *dig;
  1409. memset(&args, 0, sizeof(args));
  1410. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1411. return;
  1412. switch (frev) {
  1413. case 1:
  1414. switch (crev) {
  1415. case 1:
  1416. default:
  1417. if (ASIC_IS_AVIVO(rdev))
  1418. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1419. else {
  1420. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1421. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1422. } else {
  1423. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1424. }
  1425. }
  1426. switch (radeon_encoder->encoder_id) {
  1427. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1428. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1429. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1430. break;
  1431. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1432. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1433. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1434. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1435. else
  1436. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1437. break;
  1438. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1439. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1440. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1441. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1442. break;
  1443. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1444. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1445. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1446. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1447. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1448. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1449. else
  1450. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1451. break;
  1452. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1453. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1454. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1455. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1456. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1457. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1458. else
  1459. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1460. break;
  1461. }
  1462. break;
  1463. case 2:
  1464. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1465. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1466. switch (radeon_encoder->encoder_id) {
  1467. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1468. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1469. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1470. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1471. dig = radeon_encoder->enc_priv;
  1472. switch (dig->dig_encoder) {
  1473. case 0:
  1474. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1475. break;
  1476. case 1:
  1477. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1478. break;
  1479. case 2:
  1480. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1481. break;
  1482. case 3:
  1483. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1484. break;
  1485. case 4:
  1486. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1487. break;
  1488. case 5:
  1489. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1490. break;
  1491. }
  1492. break;
  1493. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1494. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1495. break;
  1496. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1497. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1498. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1499. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1500. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1501. else
  1502. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1503. break;
  1504. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1505. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1506. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1507. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1508. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1509. else
  1510. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1511. break;
  1512. }
  1513. break;
  1514. }
  1515. break;
  1516. default:
  1517. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1518. return;
  1519. }
  1520. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1521. /* update scratch regs with new routing */
  1522. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1523. }
  1524. static void
  1525. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1526. struct drm_display_mode *mode)
  1527. {
  1528. struct drm_device *dev = encoder->dev;
  1529. struct radeon_device *rdev = dev->dev_private;
  1530. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1531. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1532. /* Funky macbooks */
  1533. if ((dev->pdev->device == 0x71C5) &&
  1534. (dev->pdev->subsystem_vendor == 0x106b) &&
  1535. (dev->pdev->subsystem_device == 0x0080)) {
  1536. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1537. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1538. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1539. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1540. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1541. }
  1542. }
  1543. /* set scaler clears this on some chips */
  1544. if (ASIC_IS_AVIVO(rdev) &&
  1545. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1546. if (ASIC_IS_DCE4(rdev)) {
  1547. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1548. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1549. EVERGREEN_INTERLEAVE_EN);
  1550. else
  1551. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1552. } else {
  1553. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1554. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1555. AVIVO_D1MODE_INTERLEAVE_EN);
  1556. else
  1557. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1558. }
  1559. }
  1560. }
  1561. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1562. {
  1563. struct drm_device *dev = encoder->dev;
  1564. struct radeon_device *rdev = dev->dev_private;
  1565. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1566. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1567. struct drm_encoder *test_encoder;
  1568. struct radeon_encoder_atom_dig *dig;
  1569. uint32_t dig_enc_in_use = 0;
  1570. /* DCE4/5 */
  1571. if (ASIC_IS_DCE4(rdev)) {
  1572. dig = radeon_encoder->enc_priv;
  1573. if (ASIC_IS_DCE41(rdev))
  1574. return radeon_crtc->crtc_id;
  1575. else {
  1576. switch (radeon_encoder->encoder_id) {
  1577. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1578. if (dig->linkb)
  1579. return 1;
  1580. else
  1581. return 0;
  1582. break;
  1583. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1584. if (dig->linkb)
  1585. return 3;
  1586. else
  1587. return 2;
  1588. break;
  1589. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1590. if (dig->linkb)
  1591. return 5;
  1592. else
  1593. return 4;
  1594. break;
  1595. }
  1596. }
  1597. }
  1598. /* on DCE32 and encoder can driver any block so just crtc id */
  1599. if (ASIC_IS_DCE32(rdev)) {
  1600. return radeon_crtc->crtc_id;
  1601. }
  1602. /* on DCE3 - LVTMA can only be driven by DIGB */
  1603. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1604. struct radeon_encoder *radeon_test_encoder;
  1605. if (encoder == test_encoder)
  1606. continue;
  1607. if (!radeon_encoder_is_digital(test_encoder))
  1608. continue;
  1609. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1610. dig = radeon_test_encoder->enc_priv;
  1611. if (dig->dig_encoder >= 0)
  1612. dig_enc_in_use |= (1 << dig->dig_encoder);
  1613. }
  1614. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1615. if (dig_enc_in_use & 0x2)
  1616. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1617. return 1;
  1618. }
  1619. if (!(dig_enc_in_use & 1))
  1620. return 0;
  1621. return 1;
  1622. }
  1623. /* This only needs to be called once at startup */
  1624. void
  1625. radeon_atom_encoder_init(struct radeon_device *rdev)
  1626. {
  1627. struct drm_device *dev = rdev->ddev;
  1628. struct drm_encoder *encoder;
  1629. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1630. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1631. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1632. switch (radeon_encoder->encoder_id) {
  1633. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1634. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1635. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1636. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1637. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1638. break;
  1639. default:
  1640. break;
  1641. }
  1642. if (ext_encoder && ASIC_IS_DCE41(rdev))
  1643. atombios_external_encoder_setup(encoder, ext_encoder,
  1644. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1645. }
  1646. }
  1647. static void
  1648. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1649. struct drm_display_mode *mode,
  1650. struct drm_display_mode *adjusted_mode)
  1651. {
  1652. struct drm_device *dev = encoder->dev;
  1653. struct radeon_device *rdev = dev->dev_private;
  1654. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1655. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1656. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1657. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1658. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1659. atombios_yuv_setup(encoder, true);
  1660. else
  1661. atombios_yuv_setup(encoder, false);
  1662. }
  1663. switch (radeon_encoder->encoder_id) {
  1664. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1665. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1666. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1667. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1668. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1669. break;
  1670. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1671. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1672. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1673. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1674. if (ASIC_IS_DCE4(rdev)) {
  1675. /* disable the transmitter */
  1676. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1677. /* setup and enable the encoder */
  1678. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1679. /* enable the transmitter */
  1680. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1681. } else {
  1682. /* disable the encoder and transmitter */
  1683. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1684. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1685. /* setup and enable the encoder and transmitter */
  1686. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1687. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1688. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1689. }
  1690. break;
  1691. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1692. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1693. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1694. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1695. break;
  1696. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1697. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1698. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1699. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1700. atombios_dac_setup(encoder, ATOM_ENABLE);
  1701. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1702. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1703. atombios_tv_setup(encoder, ATOM_ENABLE);
  1704. else
  1705. atombios_tv_setup(encoder, ATOM_DISABLE);
  1706. }
  1707. break;
  1708. }
  1709. if (ext_encoder) {
  1710. if (ASIC_IS_DCE41(rdev))
  1711. atombios_external_encoder_setup(encoder, ext_encoder,
  1712. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1713. else
  1714. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1715. }
  1716. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1717. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1718. r600_hdmi_enable(encoder);
  1719. r600_hdmi_setmode(encoder, adjusted_mode);
  1720. }
  1721. }
  1722. static bool
  1723. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1724. {
  1725. struct drm_device *dev = encoder->dev;
  1726. struct radeon_device *rdev = dev->dev_private;
  1727. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1728. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1729. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1730. ATOM_DEVICE_CV_SUPPORT |
  1731. ATOM_DEVICE_CRT_SUPPORT)) {
  1732. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1733. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1734. uint8_t frev, crev;
  1735. memset(&args, 0, sizeof(args));
  1736. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1737. return false;
  1738. args.sDacload.ucMisc = 0;
  1739. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1740. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1741. args.sDacload.ucDacType = ATOM_DAC_A;
  1742. else
  1743. args.sDacload.ucDacType = ATOM_DAC_B;
  1744. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1745. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1746. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1747. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1748. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1749. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1750. if (crev >= 3)
  1751. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1752. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1753. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1754. if (crev >= 3)
  1755. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1756. }
  1757. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1758. return true;
  1759. } else
  1760. return false;
  1761. }
  1762. static enum drm_connector_status
  1763. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1764. {
  1765. struct drm_device *dev = encoder->dev;
  1766. struct radeon_device *rdev = dev->dev_private;
  1767. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1768. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1769. uint32_t bios_0_scratch;
  1770. if (!atombios_dac_load_detect(encoder, connector)) {
  1771. DRM_DEBUG_KMS("detect returned false \n");
  1772. return connector_status_unknown;
  1773. }
  1774. if (rdev->family >= CHIP_R600)
  1775. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1776. else
  1777. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1778. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1779. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1780. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1781. return connector_status_connected;
  1782. }
  1783. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1784. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1785. return connector_status_connected;
  1786. }
  1787. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1788. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1789. return connector_status_connected;
  1790. }
  1791. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1792. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1793. return connector_status_connected; /* CTV */
  1794. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1795. return connector_status_connected; /* STV */
  1796. }
  1797. return connector_status_disconnected;
  1798. }
  1799. static enum drm_connector_status
  1800. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1801. {
  1802. struct drm_device *dev = encoder->dev;
  1803. struct radeon_device *rdev = dev->dev_private;
  1804. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1805. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1806. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1807. u32 bios_0_scratch;
  1808. if (!ASIC_IS_DCE4(rdev))
  1809. return connector_status_unknown;
  1810. if (!ext_encoder)
  1811. return connector_status_unknown;
  1812. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  1813. return connector_status_unknown;
  1814. /* load detect on the dp bridge */
  1815. atombios_external_encoder_setup(encoder, ext_encoder,
  1816. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  1817. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1818. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1819. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1820. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1821. return connector_status_connected;
  1822. }
  1823. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1824. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1825. return connector_status_connected;
  1826. }
  1827. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1828. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1829. return connector_status_connected;
  1830. }
  1831. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1832. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1833. return connector_status_connected; /* CTV */
  1834. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1835. return connector_status_connected; /* STV */
  1836. }
  1837. return connector_status_disconnected;
  1838. }
  1839. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1840. {
  1841. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1842. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1843. if ((radeon_encoder->active_device &
  1844. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  1845. radeon_encoder_is_dp_bridge(encoder)) {
  1846. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1847. if (dig)
  1848. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1849. }
  1850. radeon_atom_output_lock(encoder, true);
  1851. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1852. if (connector) {
  1853. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1854. /* select the clock/data port if it uses a router */
  1855. if (radeon_connector->router.cd_valid)
  1856. radeon_router_select_cd_port(radeon_connector);
  1857. /* turn eDP panel on for mode set */
  1858. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1859. atombios_set_edp_panel_power(connector,
  1860. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1861. }
  1862. /* this is needed for the pll/ss setup to work correctly in some cases */
  1863. atombios_set_encoder_crtc_source(encoder);
  1864. }
  1865. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1866. {
  1867. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1868. radeon_atom_output_lock(encoder, false);
  1869. }
  1870. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1871. {
  1872. struct drm_device *dev = encoder->dev;
  1873. struct radeon_device *rdev = dev->dev_private;
  1874. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1875. struct radeon_encoder_atom_dig *dig;
  1876. /* check for pre-DCE3 cards with shared encoders;
  1877. * can't really use the links individually, so don't disable
  1878. * the encoder if it's in use by another connector
  1879. */
  1880. if (!ASIC_IS_DCE3(rdev)) {
  1881. struct drm_encoder *other_encoder;
  1882. struct radeon_encoder *other_radeon_encoder;
  1883. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1884. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1885. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1886. drm_helper_encoder_in_use(other_encoder))
  1887. goto disable_done;
  1888. }
  1889. }
  1890. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1891. switch (radeon_encoder->encoder_id) {
  1892. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1893. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1894. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1895. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1896. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1897. break;
  1898. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1899. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1900. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1901. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1902. if (ASIC_IS_DCE4(rdev))
  1903. /* disable the transmitter */
  1904. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1905. else {
  1906. /* disable the encoder and transmitter */
  1907. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1908. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1909. }
  1910. break;
  1911. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1912. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1913. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1914. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1915. break;
  1916. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1917. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1918. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1919. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1920. atombios_dac_setup(encoder, ATOM_DISABLE);
  1921. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1922. atombios_tv_setup(encoder, ATOM_DISABLE);
  1923. break;
  1924. }
  1925. disable_done:
  1926. if (radeon_encoder_is_digital(encoder)) {
  1927. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1928. r600_hdmi_disable(encoder);
  1929. dig = radeon_encoder->enc_priv;
  1930. dig->dig_encoder = -1;
  1931. }
  1932. radeon_encoder->active_device = 0;
  1933. }
  1934. /* these are handled by the primary encoders */
  1935. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1936. {
  1937. }
  1938. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1939. {
  1940. }
  1941. static void
  1942. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1943. struct drm_display_mode *mode,
  1944. struct drm_display_mode *adjusted_mode)
  1945. {
  1946. }
  1947. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1948. {
  1949. }
  1950. static void
  1951. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1952. {
  1953. }
  1954. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1955. struct drm_display_mode *mode,
  1956. struct drm_display_mode *adjusted_mode)
  1957. {
  1958. return true;
  1959. }
  1960. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1961. .dpms = radeon_atom_ext_dpms,
  1962. .mode_fixup = radeon_atom_ext_mode_fixup,
  1963. .prepare = radeon_atom_ext_prepare,
  1964. .mode_set = radeon_atom_ext_mode_set,
  1965. .commit = radeon_atom_ext_commit,
  1966. .disable = radeon_atom_ext_disable,
  1967. /* no detect for TMDS/LVDS yet */
  1968. };
  1969. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1970. .dpms = radeon_atom_encoder_dpms,
  1971. .mode_fixup = radeon_atom_mode_fixup,
  1972. .prepare = radeon_atom_encoder_prepare,
  1973. .mode_set = radeon_atom_encoder_mode_set,
  1974. .commit = radeon_atom_encoder_commit,
  1975. .disable = radeon_atom_encoder_disable,
  1976. .detect = radeon_atom_dig_detect,
  1977. };
  1978. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1979. .dpms = radeon_atom_encoder_dpms,
  1980. .mode_fixup = radeon_atom_mode_fixup,
  1981. .prepare = radeon_atom_encoder_prepare,
  1982. .mode_set = radeon_atom_encoder_mode_set,
  1983. .commit = radeon_atom_encoder_commit,
  1984. .detect = radeon_atom_dac_detect,
  1985. };
  1986. void radeon_enc_destroy(struct drm_encoder *encoder)
  1987. {
  1988. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1989. kfree(radeon_encoder->enc_priv);
  1990. drm_encoder_cleanup(encoder);
  1991. kfree(radeon_encoder);
  1992. }
  1993. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1994. .destroy = radeon_enc_destroy,
  1995. };
  1996. struct radeon_encoder_atom_dac *
  1997. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1998. {
  1999. struct drm_device *dev = radeon_encoder->base.dev;
  2000. struct radeon_device *rdev = dev->dev_private;
  2001. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2002. if (!dac)
  2003. return NULL;
  2004. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2005. return dac;
  2006. }
  2007. struct radeon_encoder_atom_dig *
  2008. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2009. {
  2010. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2011. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2012. if (!dig)
  2013. return NULL;
  2014. /* coherent mode by default */
  2015. dig->coherent_mode = true;
  2016. dig->dig_encoder = -1;
  2017. if (encoder_enum == 2)
  2018. dig->linkb = true;
  2019. else
  2020. dig->linkb = false;
  2021. return dig;
  2022. }
  2023. void
  2024. radeon_add_atom_encoder(struct drm_device *dev,
  2025. uint32_t encoder_enum,
  2026. uint32_t supported_device,
  2027. u16 caps)
  2028. {
  2029. struct radeon_device *rdev = dev->dev_private;
  2030. struct drm_encoder *encoder;
  2031. struct radeon_encoder *radeon_encoder;
  2032. /* see if we already added it */
  2033. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2034. radeon_encoder = to_radeon_encoder(encoder);
  2035. if (radeon_encoder->encoder_enum == encoder_enum) {
  2036. radeon_encoder->devices |= supported_device;
  2037. return;
  2038. }
  2039. }
  2040. /* add a new one */
  2041. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2042. if (!radeon_encoder)
  2043. return;
  2044. encoder = &radeon_encoder->base;
  2045. switch (rdev->num_crtc) {
  2046. case 1:
  2047. encoder->possible_crtcs = 0x1;
  2048. break;
  2049. case 2:
  2050. default:
  2051. encoder->possible_crtcs = 0x3;
  2052. break;
  2053. case 6:
  2054. encoder->possible_crtcs = 0x3f;
  2055. break;
  2056. }
  2057. radeon_encoder->enc_priv = NULL;
  2058. radeon_encoder->encoder_enum = encoder_enum;
  2059. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2060. radeon_encoder->devices = supported_device;
  2061. radeon_encoder->rmx_type = RMX_OFF;
  2062. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2063. radeon_encoder->is_ext_encoder = false;
  2064. radeon_encoder->caps = caps;
  2065. switch (radeon_encoder->encoder_id) {
  2066. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2067. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2068. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2069. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2070. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2071. radeon_encoder->rmx_type = RMX_FULL;
  2072. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2073. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2074. } else {
  2075. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2076. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2077. }
  2078. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2079. break;
  2080. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2081. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2082. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2083. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2084. break;
  2085. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2086. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2087. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2088. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2089. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2090. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2091. break;
  2092. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2093. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2094. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2095. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2096. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2097. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2098. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2099. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2100. radeon_encoder->rmx_type = RMX_FULL;
  2101. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2102. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2103. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2104. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2105. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2106. } else {
  2107. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2108. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2109. }
  2110. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2111. break;
  2112. case ENCODER_OBJECT_ID_SI170B:
  2113. case ENCODER_OBJECT_ID_CH7303:
  2114. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2115. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2116. case ENCODER_OBJECT_ID_TITFP513:
  2117. case ENCODER_OBJECT_ID_VT1623:
  2118. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2119. case ENCODER_OBJECT_ID_TRAVIS:
  2120. case ENCODER_OBJECT_ID_NUTMEG:
  2121. /* these are handled by the primary encoders */
  2122. radeon_encoder->is_ext_encoder = true;
  2123. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2124. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2125. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2126. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2127. else
  2128. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2129. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2130. break;
  2131. }
  2132. }