entry.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680
  1. /*
  2. * Low-level exception handling code
  3. *
  4. * Copyright (C) 2012 ARM Ltd.
  5. * Authors: Catalin Marinas <catalin.marinas@arm.com>
  6. * Will Deacon <will.deacon@arm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/linkage.h>
  22. #include <asm/assembler.h>
  23. #include <asm/asm-offsets.h>
  24. #include <asm/errno.h>
  25. #include <asm/esr.h>
  26. #include <asm/thread_info.h>
  27. #include <asm/unistd.h>
  28. #include <asm/unistd32.h>
  29. /*
  30. * Bad Abort numbers
  31. *-----------------
  32. */
  33. #define BAD_SYNC 0
  34. #define BAD_IRQ 1
  35. #define BAD_FIQ 2
  36. #define BAD_ERROR 3
  37. .macro kernel_entry, el, regsize = 64
  38. sub sp, sp, #S_FRAME_SIZE - S_LR // room for LR, SP, SPSR, ELR
  39. .if \regsize == 32
  40. mov w0, w0 // zero upper 32 bits of x0
  41. .endif
  42. push x28, x29
  43. push x26, x27
  44. push x24, x25
  45. push x22, x23
  46. push x20, x21
  47. push x18, x19
  48. push x16, x17
  49. push x14, x15
  50. push x12, x13
  51. push x10, x11
  52. push x8, x9
  53. push x6, x7
  54. push x4, x5
  55. push x2, x3
  56. push x0, x1
  57. .if \el == 0
  58. mrs x21, sp_el0
  59. .else
  60. add x21, sp, #S_FRAME_SIZE
  61. .endif
  62. mrs x22, elr_el1
  63. mrs x23, spsr_el1
  64. stp lr, x21, [sp, #S_LR]
  65. stp x22, x23, [sp, #S_PC]
  66. /*
  67. * Set syscallno to -1 by default (overridden later if real syscall).
  68. */
  69. .if \el == 0
  70. mvn x21, xzr
  71. str x21, [sp, #S_SYSCALLNO]
  72. .endif
  73. /*
  74. * Registers that may be useful after this macro is invoked:
  75. *
  76. * x21 - aborted SP
  77. * x22 - aborted PC
  78. * x23 - aborted PSTATE
  79. */
  80. .endm
  81. .macro kernel_exit, el, ret = 0
  82. ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
  83. .if \el == 0
  84. ldr x23, [sp, #S_SP] // load return stack pointer
  85. .endif
  86. .if \ret
  87. ldr x1, [sp, #S_X1] // preserve x0 (syscall return)
  88. add sp, sp, S_X2
  89. .else
  90. pop x0, x1
  91. .endif
  92. pop x2, x3 // load the rest of the registers
  93. pop x4, x5
  94. pop x6, x7
  95. pop x8, x9
  96. msr elr_el1, x21 // set up the return data
  97. msr spsr_el1, x22
  98. .if \el == 0
  99. msr sp_el0, x23
  100. .endif
  101. pop x10, x11
  102. pop x12, x13
  103. pop x14, x15
  104. pop x16, x17
  105. pop x18, x19
  106. pop x20, x21
  107. pop x22, x23
  108. pop x24, x25
  109. pop x26, x27
  110. pop x28, x29
  111. ldr lr, [sp], #S_FRAME_SIZE - S_LR // load LR and restore SP
  112. eret // return to kernel
  113. .endm
  114. .macro get_thread_info, rd
  115. mov \rd, sp
  116. and \rd, \rd, #~(THREAD_SIZE - 1) // top of stack
  117. .endm
  118. /*
  119. * These are the registers used in the syscall handler, and allow us to
  120. * have in theory up to 7 arguments to a function - x0 to x6.
  121. *
  122. * x7 is reserved for the system call number in 32-bit mode.
  123. */
  124. sc_nr .req x25 // number of system calls
  125. scno .req x26 // syscall number
  126. stbl .req x27 // syscall table pointer
  127. tsk .req x28 // current thread_info
  128. /*
  129. * Interrupt handling.
  130. */
  131. .macro irq_handler
  132. ldr x1, handle_arch_irq
  133. mov x0, sp
  134. blr x1
  135. .endm
  136. .text
  137. /*
  138. * Exception vectors.
  139. */
  140. .align 11
  141. ENTRY(vectors)
  142. ventry el1_sync_invalid // Synchronous EL1t
  143. ventry el1_irq_invalid // IRQ EL1t
  144. ventry el1_fiq_invalid // FIQ EL1t
  145. ventry el1_error_invalid // Error EL1t
  146. ventry el1_sync // Synchronous EL1h
  147. ventry el1_irq // IRQ EL1h
  148. ventry el1_fiq_invalid // FIQ EL1h
  149. ventry el1_error_invalid // Error EL1h
  150. ventry el0_sync // Synchronous 64-bit EL0
  151. ventry el0_irq // IRQ 64-bit EL0
  152. ventry el0_fiq_invalid // FIQ 64-bit EL0
  153. ventry el0_error_invalid // Error 64-bit EL0
  154. #ifdef CONFIG_COMPAT
  155. ventry el0_sync_compat // Synchronous 32-bit EL0
  156. ventry el0_irq_compat // IRQ 32-bit EL0
  157. ventry el0_fiq_invalid_compat // FIQ 32-bit EL0
  158. ventry el0_error_invalid_compat // Error 32-bit EL0
  159. #else
  160. ventry el0_sync_invalid // Synchronous 32-bit EL0
  161. ventry el0_irq_invalid // IRQ 32-bit EL0
  162. ventry el0_fiq_invalid // FIQ 32-bit EL0
  163. ventry el0_error_invalid // Error 32-bit EL0
  164. #endif
  165. END(vectors)
  166. /*
  167. * Invalid mode handlers
  168. */
  169. .macro inv_entry, el, reason, regsize = 64
  170. kernel_entry el, \regsize
  171. mov x0, sp
  172. mov x1, #\reason
  173. mrs x2, esr_el1
  174. b bad_mode
  175. .endm
  176. el0_sync_invalid:
  177. inv_entry 0, BAD_SYNC
  178. ENDPROC(el0_sync_invalid)
  179. el0_irq_invalid:
  180. inv_entry 0, BAD_IRQ
  181. ENDPROC(el0_irq_invalid)
  182. el0_fiq_invalid:
  183. inv_entry 0, BAD_FIQ
  184. ENDPROC(el0_fiq_invalid)
  185. el0_error_invalid:
  186. inv_entry 0, BAD_ERROR
  187. ENDPROC(el0_error_invalid)
  188. #ifdef CONFIG_COMPAT
  189. el0_fiq_invalid_compat:
  190. inv_entry 0, BAD_FIQ, 32
  191. ENDPROC(el0_fiq_invalid_compat)
  192. el0_error_invalid_compat:
  193. inv_entry 0, BAD_ERROR, 32
  194. ENDPROC(el0_error_invalid_compat)
  195. #endif
  196. el1_sync_invalid:
  197. inv_entry 1, BAD_SYNC
  198. ENDPROC(el1_sync_invalid)
  199. el1_irq_invalid:
  200. inv_entry 1, BAD_IRQ
  201. ENDPROC(el1_irq_invalid)
  202. el1_fiq_invalid:
  203. inv_entry 1, BAD_FIQ
  204. ENDPROC(el1_fiq_invalid)
  205. el1_error_invalid:
  206. inv_entry 1, BAD_ERROR
  207. ENDPROC(el1_error_invalid)
  208. /*
  209. * EL1 mode handlers.
  210. */
  211. .align 6
  212. el1_sync:
  213. kernel_entry 1
  214. mrs x1, esr_el1 // read the syndrome register
  215. lsr x24, x1, #ESR_EL1_EC_SHIFT // exception class
  216. cmp x24, #ESR_EL1_EC_DABT_EL1 // data abort in EL1
  217. b.eq el1_da
  218. cmp x24, #ESR_EL1_EC_SYS64 // configurable trap
  219. b.eq el1_undef
  220. cmp x24, #ESR_EL1_EC_SP_ALIGN // stack alignment exception
  221. b.eq el1_sp_pc
  222. cmp x24, #ESR_EL1_EC_PC_ALIGN // pc alignment exception
  223. b.eq el1_sp_pc
  224. cmp x24, #ESR_EL1_EC_UNKNOWN // unknown exception in EL1
  225. b.eq el1_undef
  226. cmp x24, #ESR_EL1_EC_BREAKPT_EL1 // debug exception in EL1
  227. b.ge el1_dbg
  228. b el1_inv
  229. el1_da:
  230. /*
  231. * Data abort handling
  232. */
  233. mrs x0, far_el1
  234. enable_dbg_if_not_stepping x2
  235. // re-enable interrupts if they were enabled in the aborted context
  236. tbnz x23, #7, 1f // PSR_I_BIT
  237. enable_irq
  238. 1:
  239. mov x2, sp // struct pt_regs
  240. bl do_mem_abort
  241. // disable interrupts before pulling preserved data off the stack
  242. disable_irq
  243. kernel_exit 1
  244. el1_sp_pc:
  245. /*
  246. * Stack or PC alignment exception handling
  247. */
  248. mrs x0, far_el1
  249. mov x1, x25
  250. mov x2, sp
  251. b do_sp_pc_abort
  252. el1_undef:
  253. /*
  254. * Undefined instruction
  255. */
  256. mov x0, sp
  257. b do_undefinstr
  258. el1_dbg:
  259. /*
  260. * Debug exception handling
  261. */
  262. tbz x24, #0, el1_inv // EL1 only
  263. mrs x0, far_el1
  264. mov x2, sp // struct pt_regs
  265. bl do_debug_exception
  266. kernel_exit 1
  267. el1_inv:
  268. // TODO: add support for undefined instructions in kernel mode
  269. mov x0, sp
  270. mov x1, #BAD_SYNC
  271. mrs x2, esr_el1
  272. b bad_mode
  273. ENDPROC(el1_sync)
  274. .align 6
  275. el1_irq:
  276. kernel_entry 1
  277. enable_dbg_if_not_stepping x0
  278. #ifdef CONFIG_TRACE_IRQFLAGS
  279. bl trace_hardirqs_off
  280. #endif
  281. irq_handler
  282. #ifdef CONFIG_PREEMPT
  283. get_thread_info tsk
  284. ldr w24, [tsk, #TI_PREEMPT] // restore preempt count
  285. cbnz w24, 1f // preempt count != 0
  286. ldr x0, [tsk, #TI_FLAGS] // get flags
  287. tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
  288. bl el1_preempt
  289. 1:
  290. #endif
  291. #ifdef CONFIG_TRACE_IRQFLAGS
  292. bl trace_hardirqs_on
  293. #endif
  294. kernel_exit 1
  295. ENDPROC(el1_irq)
  296. #ifdef CONFIG_PREEMPT
  297. el1_preempt:
  298. mov x24, lr
  299. 1: enable_dbg
  300. bl preempt_schedule_irq // irq en/disable is done inside
  301. ldr x0, [tsk, #TI_FLAGS] // get new tasks TI_FLAGS
  302. tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
  303. ret x24
  304. #endif
  305. /*
  306. * EL0 mode handlers.
  307. */
  308. .align 6
  309. el0_sync:
  310. kernel_entry 0
  311. mrs x25, esr_el1 // read the syndrome register
  312. lsr x24, x25, #ESR_EL1_EC_SHIFT // exception class
  313. cmp x24, #ESR_EL1_EC_SVC64 // SVC in 64-bit state
  314. b.eq el0_svc
  315. adr lr, ret_from_exception
  316. cmp x24, #ESR_EL1_EC_DABT_EL0 // data abort in EL0
  317. b.eq el0_da
  318. cmp x24, #ESR_EL1_EC_IABT_EL0 // instruction abort in EL0
  319. b.eq el0_ia
  320. cmp x24, #ESR_EL1_EC_FP_ASIMD // FP/ASIMD access
  321. b.eq el0_fpsimd_acc
  322. cmp x24, #ESR_EL1_EC_FP_EXC64 // FP/ASIMD exception
  323. b.eq el0_fpsimd_exc
  324. cmp x24, #ESR_EL1_EC_SYS64 // configurable trap
  325. b.eq el0_undef
  326. cmp x24, #ESR_EL1_EC_SP_ALIGN // stack alignment exception
  327. b.eq el0_sp_pc
  328. cmp x24, #ESR_EL1_EC_PC_ALIGN // pc alignment exception
  329. b.eq el0_sp_pc
  330. cmp x24, #ESR_EL1_EC_UNKNOWN // unknown exception in EL0
  331. b.eq el0_undef
  332. cmp x24, #ESR_EL1_EC_BREAKPT_EL0 // debug exception in EL0
  333. b.ge el0_dbg
  334. b el0_inv
  335. #ifdef CONFIG_COMPAT
  336. .align 6
  337. el0_sync_compat:
  338. kernel_entry 0, 32
  339. mrs x25, esr_el1 // read the syndrome register
  340. lsr x24, x25, #ESR_EL1_EC_SHIFT // exception class
  341. cmp x24, #ESR_EL1_EC_SVC32 // SVC in 32-bit state
  342. b.eq el0_svc_compat
  343. adr lr, ret_from_exception
  344. cmp x24, #ESR_EL1_EC_DABT_EL0 // data abort in EL0
  345. b.eq el0_da
  346. cmp x24, #ESR_EL1_EC_IABT_EL0 // instruction abort in EL0
  347. b.eq el0_ia
  348. cmp x24, #ESR_EL1_EC_FP_ASIMD // FP/ASIMD access
  349. b.eq el0_fpsimd_acc
  350. cmp x24, #ESR_EL1_EC_FP_EXC32 // FP/ASIMD exception
  351. b.eq el0_fpsimd_exc
  352. cmp x24, #ESR_EL1_EC_UNKNOWN // unknown exception in EL0
  353. b.eq el0_undef
  354. cmp x24, #ESR_EL1_EC_CP15_32 // CP15 MRC/MCR trap
  355. b.eq el0_undef
  356. cmp x24, #ESR_EL1_EC_CP15_64 // CP15 MRRC/MCRR trap
  357. b.eq el0_undef
  358. cmp x24, #ESR_EL1_EC_CP14_MR // CP14 MRC/MCR trap
  359. b.eq el0_undef
  360. cmp x24, #ESR_EL1_EC_CP14_LS // CP14 LDC/STC trap
  361. b.eq el0_undef
  362. cmp x24, #ESR_EL1_EC_CP14_64 // CP14 MRRC/MCRR trap
  363. b.eq el0_undef
  364. cmp x24, #ESR_EL1_EC_BREAKPT_EL0 // debug exception in EL0
  365. b.ge el0_dbg
  366. b el0_inv
  367. el0_svc_compat:
  368. /*
  369. * AArch32 syscall handling
  370. */
  371. adr stbl, compat_sys_call_table // load compat syscall table pointer
  372. uxtw scno, w7 // syscall number in w7 (r7)
  373. mov sc_nr, #__NR_compat_syscalls
  374. b el0_svc_naked
  375. .align 6
  376. el0_irq_compat:
  377. kernel_entry 0, 32
  378. b el0_irq_naked
  379. #endif
  380. el0_da:
  381. /*
  382. * Data abort handling
  383. */
  384. mrs x0, far_el1
  385. bic x0, x0, #(0xff << 56)
  386. disable_step x1
  387. isb
  388. enable_dbg
  389. // enable interrupts before calling the main handler
  390. enable_irq
  391. mov x1, x25
  392. mov x2, sp
  393. b do_mem_abort
  394. el0_ia:
  395. /*
  396. * Instruction abort handling
  397. */
  398. mrs x0, far_el1
  399. disable_step x1
  400. isb
  401. enable_dbg
  402. // enable interrupts before calling the main handler
  403. enable_irq
  404. orr x1, x25, #1 << 24 // use reserved ISS bit for instruction aborts
  405. mov x2, sp
  406. b do_mem_abort
  407. el0_fpsimd_acc:
  408. /*
  409. * Floating Point or Advanced SIMD access
  410. */
  411. mov x0, x25
  412. mov x1, sp
  413. b do_fpsimd_acc
  414. el0_fpsimd_exc:
  415. /*
  416. * Floating Point or Advanced SIMD exception
  417. */
  418. mov x0, x25
  419. mov x1, sp
  420. b do_fpsimd_exc
  421. el0_sp_pc:
  422. /*
  423. * Stack or PC alignment exception handling
  424. */
  425. mrs x0, far_el1
  426. disable_step x1
  427. isb
  428. enable_dbg
  429. // enable interrupts before calling the main handler
  430. enable_irq
  431. mov x1, x25
  432. mov x2, sp
  433. b do_sp_pc_abort
  434. el0_undef:
  435. /*
  436. * Undefined instruction
  437. */
  438. mov x0, sp
  439. // enable interrupts before calling the main handler
  440. enable_irq
  441. b do_undefinstr
  442. el0_dbg:
  443. /*
  444. * Debug exception handling
  445. */
  446. tbnz x24, #0, el0_inv // EL0 only
  447. mrs x0, far_el1
  448. disable_step x1
  449. mov x1, x25
  450. mov x2, sp
  451. b do_debug_exception
  452. el0_inv:
  453. mov x0, sp
  454. mov x1, #BAD_SYNC
  455. mrs x2, esr_el1
  456. b bad_mode
  457. ENDPROC(el0_sync)
  458. .align 6
  459. el0_irq:
  460. kernel_entry 0
  461. el0_irq_naked:
  462. disable_step x1
  463. isb
  464. enable_dbg
  465. #ifdef CONFIG_TRACE_IRQFLAGS
  466. bl trace_hardirqs_off
  467. #endif
  468. irq_handler
  469. get_thread_info tsk
  470. #ifdef CONFIG_TRACE_IRQFLAGS
  471. bl trace_hardirqs_on
  472. #endif
  473. b ret_to_user
  474. ENDPROC(el0_irq)
  475. /*
  476. * This is the return code to user mode for abort handlers
  477. */
  478. ret_from_exception:
  479. get_thread_info tsk
  480. b ret_to_user
  481. ENDPROC(ret_from_exception)
  482. /*
  483. * Register switch for AArch64. The callee-saved registers need to be saved
  484. * and restored. On entry:
  485. * x0 = previous task_struct (must be preserved across the switch)
  486. * x1 = next task_struct
  487. * Previous and next are guaranteed not to be the same.
  488. *
  489. */
  490. ENTRY(cpu_switch_to)
  491. add x8, x0, #THREAD_CPU_CONTEXT
  492. mov x9, sp
  493. stp x19, x20, [x8], #16 // store callee-saved registers
  494. stp x21, x22, [x8], #16
  495. stp x23, x24, [x8], #16
  496. stp x25, x26, [x8], #16
  497. stp x27, x28, [x8], #16
  498. stp x29, x9, [x8], #16
  499. str lr, [x8]
  500. add x8, x1, #THREAD_CPU_CONTEXT
  501. ldp x19, x20, [x8], #16 // restore callee-saved registers
  502. ldp x21, x22, [x8], #16
  503. ldp x23, x24, [x8], #16
  504. ldp x25, x26, [x8], #16
  505. ldp x27, x28, [x8], #16
  506. ldp x29, x9, [x8], #16
  507. ldr lr, [x8]
  508. mov sp, x9
  509. ret
  510. ENDPROC(cpu_switch_to)
  511. /*
  512. * This is the fast syscall return path. We do as little as possible here,
  513. * and this includes saving x0 back into the kernel stack.
  514. */
  515. ret_fast_syscall:
  516. disable_irq // disable interrupts
  517. ldr x1, [tsk, #TI_FLAGS]
  518. and x2, x1, #_TIF_WORK_MASK
  519. cbnz x2, fast_work_pending
  520. tbz x1, #TIF_SINGLESTEP, fast_exit
  521. disable_dbg
  522. enable_step x2
  523. fast_exit:
  524. kernel_exit 0, ret = 1
  525. /*
  526. * Ok, we need to do extra processing, enter the slow path.
  527. */
  528. fast_work_pending:
  529. str x0, [sp, #S_X0] // returned x0
  530. work_pending:
  531. tbnz x1, #TIF_NEED_RESCHED, work_resched
  532. /* TIF_SIGPENDING or TIF_NOTIFY_RESUME case */
  533. ldr x2, [sp, #S_PSTATE]
  534. mov x0, sp // 'regs'
  535. tst x2, #PSR_MODE_MASK // user mode regs?
  536. b.ne no_work_pending // returning to kernel
  537. enable_irq // enable interrupts for do_notify_resume()
  538. bl do_notify_resume
  539. b ret_to_user
  540. work_resched:
  541. enable_dbg
  542. bl schedule
  543. /*
  544. * "slow" syscall return path.
  545. */
  546. ret_to_user:
  547. disable_irq // disable interrupts
  548. ldr x1, [tsk, #TI_FLAGS]
  549. and x2, x1, #_TIF_WORK_MASK
  550. cbnz x2, work_pending
  551. tbz x1, #TIF_SINGLESTEP, no_work_pending
  552. disable_dbg
  553. enable_step x2
  554. no_work_pending:
  555. kernel_exit 0, ret = 0
  556. ENDPROC(ret_to_user)
  557. /*
  558. * This is how we return from a fork.
  559. */
  560. ENTRY(ret_from_fork)
  561. bl schedule_tail
  562. cbz x19, 1f // not a kernel thread
  563. mov x0, x20
  564. blr x19
  565. 1: get_thread_info tsk
  566. b ret_to_user
  567. ENDPROC(ret_from_fork)
  568. /*
  569. * SVC handler.
  570. */
  571. .align 6
  572. el0_svc:
  573. adrp stbl, sys_call_table // load syscall table pointer
  574. uxtw scno, w8 // syscall number in w8
  575. mov sc_nr, #__NR_syscalls
  576. el0_svc_naked: // compat entry point
  577. stp x0, scno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
  578. disable_step x16
  579. isb
  580. enable_dbg
  581. enable_irq
  582. get_thread_info tsk
  583. ldr x16, [tsk, #TI_FLAGS] // check for syscall tracing
  584. tbnz x16, #TIF_SYSCALL_TRACE, __sys_trace // are we tracing syscalls?
  585. adr lr, ret_fast_syscall // return address
  586. cmp scno, sc_nr // check upper syscall limit
  587. b.hs ni_sys
  588. ldr x16, [stbl, scno, lsl #3] // address in the syscall table
  589. br x16 // call sys_* routine
  590. ni_sys:
  591. mov x0, sp
  592. b do_ni_syscall
  593. ENDPROC(el0_svc)
  594. /*
  595. * This is the really slow path. We're going to be doing context
  596. * switches, and waiting for our parent to respond.
  597. */
  598. __sys_trace:
  599. mov x1, sp
  600. mov w0, #0 // trace entry
  601. bl syscall_trace
  602. adr lr, __sys_trace_return // return address
  603. uxtw scno, w0 // syscall number (possibly new)
  604. mov x1, sp // pointer to regs
  605. cmp scno, sc_nr // check upper syscall limit
  606. b.hs ni_sys
  607. ldp x0, x1, [sp] // restore the syscall args
  608. ldp x2, x3, [sp, #S_X2]
  609. ldp x4, x5, [sp, #S_X4]
  610. ldp x6, x7, [sp, #S_X6]
  611. ldr x16, [stbl, scno, lsl #3] // address in the syscall table
  612. br x16 // call sys_* routine
  613. __sys_trace_return:
  614. str x0, [sp] // save returned x0
  615. mov x1, sp
  616. mov w0, #1 // trace exit
  617. bl syscall_trace
  618. b ret_to_user
  619. /*
  620. * Special system call wrappers.
  621. */
  622. ENTRY(sys_rt_sigreturn_wrapper)
  623. mov x0, sp
  624. b sys_rt_sigreturn
  625. ENDPROC(sys_rt_sigreturn_wrapper)
  626. ENTRY(handle_arch_irq)
  627. .quad 0