qlcnic_83xx_init.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_hw.h"
  9. /* Reset template definitions */
  10. #define QLC_83XX_RESTART_TEMPLATE_SIZE 0x2000
  11. #define QLC_83XX_RESET_TEMPLATE_ADDR 0x4F0000
  12. #define QLC_83XX_RESET_SEQ_VERSION 0x0101
  13. #define QLC_83XX_OPCODE_NOP 0x0000
  14. #define QLC_83XX_OPCODE_WRITE_LIST 0x0001
  15. #define QLC_83XX_OPCODE_READ_WRITE_LIST 0x0002
  16. #define QLC_83XX_OPCODE_POLL_LIST 0x0004
  17. #define QLC_83XX_OPCODE_POLL_WRITE_LIST 0x0008
  18. #define QLC_83XX_OPCODE_READ_MODIFY_WRITE 0x0010
  19. #define QLC_83XX_OPCODE_SEQ_PAUSE 0x0020
  20. #define QLC_83XX_OPCODE_SEQ_END 0x0040
  21. #define QLC_83XX_OPCODE_TMPL_END 0x0080
  22. #define QLC_83XX_OPCODE_POLL_READ_LIST 0x0100
  23. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
  24. static int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
  25. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
  26. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
  27. /* Template header */
  28. struct qlc_83xx_reset_hdr {
  29. u16 version;
  30. u16 signature;
  31. u16 size;
  32. u16 entries;
  33. u16 hdr_size;
  34. u16 checksum;
  35. u16 init_offset;
  36. u16 start_offset;
  37. } __packed;
  38. /* Command entry header. */
  39. struct qlc_83xx_entry_hdr {
  40. u16 cmd;
  41. u16 size;
  42. u16 count;
  43. u16 delay;
  44. } __packed;
  45. /* Generic poll command */
  46. struct qlc_83xx_poll {
  47. u32 mask;
  48. u32 status;
  49. } __packed;
  50. /* Read modify write command */
  51. struct qlc_83xx_rmw {
  52. u32 mask;
  53. u32 xor_value;
  54. u32 or_value;
  55. u8 shl;
  56. u8 shr;
  57. u8 index_a;
  58. u8 rsvd;
  59. } __packed;
  60. /* Generic command with 2 DWORD */
  61. struct qlc_83xx_entry {
  62. u32 arg1;
  63. u32 arg2;
  64. } __packed;
  65. /* Generic command with 4 DWORD */
  66. struct qlc_83xx_quad_entry {
  67. u32 dr_addr;
  68. u32 dr_value;
  69. u32 ar_addr;
  70. u32 ar_value;
  71. } __packed;
  72. static const char *const qlc_83xx_idc_states[] = {
  73. "Unknown",
  74. "Cold",
  75. "Init",
  76. "Ready",
  77. "Need Reset",
  78. "Need Quiesce",
  79. "Failed",
  80. "Quiesce"
  81. };
  82. /* Device States */
  83. enum qlcnic_83xx_states {
  84. QLC_83XX_IDC_DEV_UNKNOWN,
  85. QLC_83XX_IDC_DEV_COLD,
  86. QLC_83XX_IDC_DEV_INIT,
  87. QLC_83XX_IDC_DEV_READY,
  88. QLC_83XX_IDC_DEV_NEED_RESET,
  89. QLC_83XX_IDC_DEV_NEED_QUISCENT,
  90. QLC_83XX_IDC_DEV_FAILED,
  91. QLC_83XX_IDC_DEV_QUISCENT
  92. };
  93. static int
  94. qlcnic_83xx_idc_check_driver_presence_reg(struct qlcnic_adapter *adapter)
  95. {
  96. u32 val;
  97. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  98. if ((val & 0xFFFF))
  99. return 1;
  100. else
  101. return 0;
  102. }
  103. static void qlcnic_83xx_idc_log_state_history(struct qlcnic_adapter *adapter)
  104. {
  105. u32 cur, prev;
  106. cur = adapter->ahw->idc.curr_state;
  107. prev = adapter->ahw->idc.prev_state;
  108. dev_info(&adapter->pdev->dev,
  109. "current state = %s, prev state = %s\n",
  110. adapter->ahw->idc.name[cur],
  111. adapter->ahw->idc.name[prev]);
  112. }
  113. static int qlcnic_83xx_idc_update_audit_reg(struct qlcnic_adapter *adapter,
  114. u8 mode, int lock)
  115. {
  116. u32 val;
  117. int seconds;
  118. if (lock) {
  119. if (qlcnic_83xx_lock_driver(adapter))
  120. return -EBUSY;
  121. }
  122. val = adapter->portnum & 0xf;
  123. val |= mode << 7;
  124. if (mode)
  125. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  126. else
  127. seconds = jiffies / HZ;
  128. val |= seconds << 8;
  129. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT, val);
  130. adapter->ahw->idc.sec_counter = jiffies / HZ;
  131. if (lock)
  132. qlcnic_83xx_unlock_driver(adapter);
  133. return 0;
  134. }
  135. static void qlcnic_83xx_idc_update_minor_version(struct qlcnic_adapter *adapter)
  136. {
  137. u32 val;
  138. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION);
  139. val = val & ~(0x3 << (adapter->portnum * 2));
  140. val = val | (QLC_83XX_IDC_MINOR_VERSION << (adapter->portnum * 2));
  141. QLCWRX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION, val);
  142. }
  143. static int qlcnic_83xx_idc_update_major_version(struct qlcnic_adapter *adapter,
  144. int lock)
  145. {
  146. u32 val;
  147. if (lock) {
  148. if (qlcnic_83xx_lock_driver(adapter))
  149. return -EBUSY;
  150. }
  151. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  152. val = val & ~0xFF;
  153. val = val | QLC_83XX_IDC_MAJOR_VERSION;
  154. QLCWRX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION, val);
  155. if (lock)
  156. qlcnic_83xx_unlock_driver(adapter);
  157. return 0;
  158. }
  159. static int
  160. qlcnic_83xx_idc_update_drv_presence_reg(struct qlcnic_adapter *adapter,
  161. int status, int lock)
  162. {
  163. u32 val;
  164. if (lock) {
  165. if (qlcnic_83xx_lock_driver(adapter))
  166. return -EBUSY;
  167. }
  168. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  169. if (status)
  170. val = val | (1 << adapter->portnum);
  171. else
  172. val = val & ~(1 << adapter->portnum);
  173. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  174. qlcnic_83xx_idc_update_minor_version(adapter);
  175. if (lock)
  176. qlcnic_83xx_unlock_driver(adapter);
  177. return 0;
  178. }
  179. static int qlcnic_83xx_idc_check_major_version(struct qlcnic_adapter *adapter)
  180. {
  181. u32 val;
  182. u8 version;
  183. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  184. version = val & 0xFF;
  185. if (version != QLC_83XX_IDC_MAJOR_VERSION) {
  186. dev_info(&adapter->pdev->dev,
  187. "%s:mismatch. version 0x%x, expected version 0x%x\n",
  188. __func__, version, QLC_83XX_IDC_MAJOR_VERSION);
  189. return -EIO;
  190. }
  191. return 0;
  192. }
  193. static int qlcnic_83xx_idc_clear_registers(struct qlcnic_adapter *adapter,
  194. int lock)
  195. {
  196. u32 val;
  197. if (lock) {
  198. if (qlcnic_83xx_lock_driver(adapter))
  199. return -EBUSY;
  200. }
  201. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, 0);
  202. /* Clear gracefull reset bit */
  203. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  204. val &= ~QLC_83XX_IDC_GRACEFULL_RESET;
  205. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  206. if (lock)
  207. qlcnic_83xx_unlock_driver(adapter);
  208. return 0;
  209. }
  210. static int qlcnic_83xx_idc_update_drv_ack_reg(struct qlcnic_adapter *adapter,
  211. int flag, int lock)
  212. {
  213. u32 val;
  214. if (lock) {
  215. if (qlcnic_83xx_lock_driver(adapter))
  216. return -EBUSY;
  217. }
  218. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  219. if (flag)
  220. val = val | (1 << adapter->portnum);
  221. else
  222. val = val & ~(1 << adapter->portnum);
  223. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, val);
  224. if (lock)
  225. qlcnic_83xx_unlock_driver(adapter);
  226. return 0;
  227. }
  228. static int qlcnic_83xx_idc_check_timeout(struct qlcnic_adapter *adapter,
  229. int time_limit)
  230. {
  231. u64 seconds;
  232. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  233. if (seconds <= time_limit)
  234. return 0;
  235. else
  236. return -EBUSY;
  237. }
  238. /**
  239. * qlcnic_83xx_idc_check_reset_ack_reg
  240. *
  241. * @adapter: adapter structure
  242. *
  243. * Check ACK wait limit and clear the functions which failed to ACK
  244. *
  245. * Return 0 if all functions have acknowledged the reset request.
  246. **/
  247. static int qlcnic_83xx_idc_check_reset_ack_reg(struct qlcnic_adapter *adapter)
  248. {
  249. int timeout;
  250. u32 ack, presence, val;
  251. timeout = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  252. ack = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  253. presence = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  254. dev_info(&adapter->pdev->dev,
  255. "%s: ack = 0x%x, presence = 0x%x\n", __func__, ack, presence);
  256. if (!((ack & presence) == presence)) {
  257. if (qlcnic_83xx_idc_check_timeout(adapter, timeout)) {
  258. /* Clear functions which failed to ACK */
  259. dev_info(&adapter->pdev->dev,
  260. "%s: ACK wait exceeds time limit\n", __func__);
  261. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  262. val = val & ~(ack ^ presence);
  263. if (qlcnic_83xx_lock_driver(adapter))
  264. return -EBUSY;
  265. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  266. dev_info(&adapter->pdev->dev,
  267. "%s: updated drv presence reg = 0x%x\n",
  268. __func__, val);
  269. qlcnic_83xx_unlock_driver(adapter);
  270. return 0;
  271. } else {
  272. return 1;
  273. }
  274. } else {
  275. dev_info(&adapter->pdev->dev,
  276. "%s: Reset ACK received from all functions\n",
  277. __func__);
  278. return 0;
  279. }
  280. }
  281. /**
  282. * qlcnic_83xx_idc_tx_soft_reset
  283. *
  284. * @adapter: adapter structure
  285. *
  286. * Handle context deletion and recreation request from transmit routine
  287. *
  288. * Returns -EBUSY or Success (0)
  289. *
  290. **/
  291. static int qlcnic_83xx_idc_tx_soft_reset(struct qlcnic_adapter *adapter)
  292. {
  293. struct net_device *netdev = adapter->netdev;
  294. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  295. return -EBUSY;
  296. netif_device_detach(netdev);
  297. qlcnic_down(adapter, netdev);
  298. qlcnic_up(adapter, netdev);
  299. netif_device_attach(netdev);
  300. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  301. dev_err(&adapter->pdev->dev, "%s:\n", __func__);
  302. adapter->netdev->trans_start = jiffies;
  303. return 0;
  304. }
  305. /**
  306. * qlcnic_83xx_idc_detach_driver
  307. *
  308. * @adapter: adapter structure
  309. * Detach net interface, stop TX and cleanup resources before the HW reset.
  310. * Returns: None
  311. *
  312. **/
  313. static void qlcnic_83xx_idc_detach_driver(struct qlcnic_adapter *adapter)
  314. {
  315. int i;
  316. struct net_device *netdev = adapter->netdev;
  317. netif_device_detach(netdev);
  318. /* Disable mailbox interrupt */
  319. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  320. qlcnic_down(adapter, netdev);
  321. for (i = 0; i < adapter->ahw->num_msix; i++) {
  322. adapter->ahw->intr_tbl[i].id = i;
  323. adapter->ahw->intr_tbl[i].enabled = 0;
  324. adapter->ahw->intr_tbl[i].src = 0;
  325. }
  326. }
  327. /**
  328. * qlcnic_83xx_idc_attach_driver
  329. *
  330. * @adapter: adapter structure
  331. *
  332. * Re-attach and re-enable net interface
  333. * Returns: None
  334. *
  335. **/
  336. static void qlcnic_83xx_idc_attach_driver(struct qlcnic_adapter *adapter)
  337. {
  338. struct net_device *netdev = adapter->netdev;
  339. if (netif_running(netdev)) {
  340. if (qlcnic_up(adapter, netdev))
  341. goto done;
  342. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  343. }
  344. done:
  345. netif_device_attach(netdev);
  346. if (netif_running(netdev)) {
  347. netif_carrier_on(netdev);
  348. netif_wake_queue(netdev);
  349. }
  350. }
  351. static int qlcnic_83xx_idc_enter_failed_state(struct qlcnic_adapter *adapter,
  352. int lock)
  353. {
  354. if (lock) {
  355. if (qlcnic_83xx_lock_driver(adapter))
  356. return -EBUSY;
  357. }
  358. qlcnic_83xx_idc_clear_registers(adapter, 0);
  359. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_FAILED);
  360. if (lock)
  361. qlcnic_83xx_unlock_driver(adapter);
  362. qlcnic_83xx_idc_log_state_history(adapter);
  363. dev_info(&adapter->pdev->dev, "Device will enter failed state\n");
  364. return 0;
  365. }
  366. static int qlcnic_83xx_idc_enter_init_state(struct qlcnic_adapter *adapter,
  367. int lock)
  368. {
  369. if (lock) {
  370. if (qlcnic_83xx_lock_driver(adapter))
  371. return -EBUSY;
  372. }
  373. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_INIT);
  374. if (lock)
  375. qlcnic_83xx_unlock_driver(adapter);
  376. return 0;
  377. }
  378. static int qlcnic_83xx_idc_enter_need_quiesce(struct qlcnic_adapter *adapter,
  379. int lock)
  380. {
  381. if (lock) {
  382. if (qlcnic_83xx_lock_driver(adapter))
  383. return -EBUSY;
  384. }
  385. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  386. QLC_83XX_IDC_DEV_NEED_QUISCENT);
  387. if (lock)
  388. qlcnic_83xx_unlock_driver(adapter);
  389. return 0;
  390. }
  391. static int
  392. qlcnic_83xx_idc_enter_need_reset_state(struct qlcnic_adapter *adapter, int lock)
  393. {
  394. if (lock) {
  395. if (qlcnic_83xx_lock_driver(adapter))
  396. return -EBUSY;
  397. }
  398. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  399. QLC_83XX_IDC_DEV_NEED_RESET);
  400. if (lock)
  401. qlcnic_83xx_unlock_driver(adapter);
  402. return 0;
  403. }
  404. static int qlcnic_83xx_idc_enter_ready_state(struct qlcnic_adapter *adapter,
  405. int lock)
  406. {
  407. if (lock) {
  408. if (qlcnic_83xx_lock_driver(adapter))
  409. return -EBUSY;
  410. }
  411. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_READY);
  412. if (lock)
  413. qlcnic_83xx_unlock_driver(adapter);
  414. return 0;
  415. }
  416. /**
  417. * qlcnic_83xx_idc_find_reset_owner_id
  418. *
  419. * @adapter: adapter structure
  420. *
  421. * NIC gets precedence over ISCSI and ISCSI has precedence over FCOE.
  422. * Within the same class, function with lowest PCI ID assumes ownership
  423. *
  424. * Returns: reset owner id or failure indication (-EIO)
  425. *
  426. **/
  427. static int qlcnic_83xx_idc_find_reset_owner_id(struct qlcnic_adapter *adapter)
  428. {
  429. u32 reg, reg1, reg2, i, j, owner, class;
  430. reg1 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_1);
  431. reg2 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_2);
  432. owner = QLCNIC_TYPE_NIC;
  433. i = 0;
  434. j = 0;
  435. reg = reg1;
  436. do {
  437. class = (((reg & (0xF << j * 4)) >> j * 4) & 0x3);
  438. if (class == owner)
  439. break;
  440. if (i == (QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO - 1)) {
  441. reg = reg2;
  442. j = 0;
  443. } else {
  444. j++;
  445. }
  446. if (i == (QLC_83XX_IDC_MAX_CNA_FUNCTIONS - 1)) {
  447. if (owner == QLCNIC_TYPE_NIC)
  448. owner = QLCNIC_TYPE_ISCSI;
  449. else if (owner == QLCNIC_TYPE_ISCSI)
  450. owner = QLCNIC_TYPE_FCOE;
  451. else if (owner == QLCNIC_TYPE_FCOE)
  452. return -EIO;
  453. reg = reg1;
  454. j = 0;
  455. i = 0;
  456. }
  457. } while (i++ < QLC_83XX_IDC_MAX_CNA_FUNCTIONS);
  458. return i;
  459. }
  460. static int qlcnic_83xx_idc_restart_hw(struct qlcnic_adapter *adapter, int lock)
  461. {
  462. int ret = 0;
  463. ret = qlcnic_83xx_restart_hw(adapter);
  464. if (ret) {
  465. qlcnic_83xx_idc_enter_failed_state(adapter, lock);
  466. } else {
  467. qlcnic_83xx_idc_clear_registers(adapter, lock);
  468. ret = qlcnic_83xx_idc_enter_ready_state(adapter, lock);
  469. }
  470. return ret;
  471. }
  472. static int qlcnic_83xx_idc_check_fan_failure(struct qlcnic_adapter *adapter)
  473. {
  474. u32 status;
  475. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_PEG_HALT_STATUS1);
  476. if (status & QLCNIC_RCODE_FATAL_ERROR) {
  477. dev_err(&adapter->pdev->dev,
  478. "peg halt status1=0x%x\n", status);
  479. if (QLCNIC_FWERROR_CODE(status) == QLCNIC_FWERROR_FAN_FAILURE) {
  480. dev_err(&adapter->pdev->dev,
  481. "On board active cooling fan failed. "
  482. "Device has been halted.\n");
  483. dev_err(&adapter->pdev->dev,
  484. "Replace the adapter.\n");
  485. return -EIO;
  486. }
  487. }
  488. return 0;
  489. }
  490. static int qlcnic_83xx_idc_reattach_driver(struct qlcnic_adapter *adapter)
  491. {
  492. /* register for NIC IDC AEN Events */
  493. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  494. qlcnic_83xx_enable_mbx_intrpt(adapter);
  495. if ((adapter->flags & QLCNIC_MSIX_ENABLED)) {
  496. if (qlcnic_83xx_config_intrpt(adapter, 1)) {
  497. netdev_err(adapter->netdev,
  498. "Failed to enable mbx intr\n");
  499. return -EIO;
  500. }
  501. }
  502. if (qlcnic_83xx_configure_opmode(adapter)) {
  503. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  504. return -EIO;
  505. }
  506. if (adapter->nic_ops->init_driver(adapter)) {
  507. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  508. return -EIO;
  509. }
  510. qlcnic_83xx_idc_attach_driver(adapter);
  511. return 0;
  512. }
  513. static void qlcnic_83xx_idc_update_idc_params(struct qlcnic_adapter *adapter)
  514. {
  515. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 1);
  516. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  517. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  518. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  519. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  520. adapter->ahw->idc.quiesce_req = 0;
  521. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  522. adapter->ahw->idc.err_code = 0;
  523. adapter->ahw->idc.collect_dump = 0;
  524. }
  525. /**
  526. * qlcnic_83xx_idc_ready_state_entry
  527. *
  528. * @adapter: adapter structure
  529. *
  530. * Perform ready state initialization, this routine will get invoked only
  531. * once from READY state.
  532. *
  533. * Returns: Error code or Success(0)
  534. *
  535. **/
  536. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *adapter)
  537. {
  538. struct qlcnic_hardware_context *ahw = adapter->ahw;
  539. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY) {
  540. qlcnic_83xx_idc_update_idc_params(adapter);
  541. /* Re-attach the device if required */
  542. if ((ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  543. (ahw->idc.prev_state == QLC_83XX_IDC_DEV_INIT)) {
  544. if (qlcnic_83xx_idc_reattach_driver(adapter))
  545. return -EIO;
  546. }
  547. }
  548. return 0;
  549. }
  550. /**
  551. * qlcnic_83xx_idc_vnic_pf_entry
  552. *
  553. * @adapter: adapter structure
  554. *
  555. * Ensure vNIC mode privileged function starts only after vNIC mode is
  556. * enabled by management function.
  557. * If vNIC mode is ready, start initialization.
  558. *
  559. * Returns: -EIO or 0
  560. *
  561. **/
  562. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *adapter)
  563. {
  564. u32 state;
  565. struct qlcnic_hardware_context *ahw = adapter->ahw;
  566. /* Privileged function waits till mgmt function enables VNIC mode */
  567. state = QLCRDX(adapter->ahw, QLC_83XX_VNIC_STATE);
  568. if (state != QLCNIC_DEV_NPAR_OPER) {
  569. if (!ahw->idc.vnic_wait_limit--) {
  570. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  571. return -EIO;
  572. }
  573. dev_info(&adapter->pdev->dev, "vNIC mode disabled\n");
  574. return -EIO;
  575. } else {
  576. /* Perform one time initialization from ready state */
  577. if (ahw->idc.vnic_state != QLCNIC_DEV_NPAR_OPER) {
  578. qlcnic_83xx_idc_update_idc_params(adapter);
  579. /* If the previous state is UNKNOWN, device will be
  580. already attached properly by Init routine*/
  581. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_UNKNOWN) {
  582. if (qlcnic_83xx_idc_reattach_driver(adapter))
  583. return -EIO;
  584. }
  585. adapter->ahw->idc.vnic_state = QLCNIC_DEV_NPAR_OPER;
  586. dev_info(&adapter->pdev->dev, "vNIC mode enabled\n");
  587. }
  588. }
  589. return 0;
  590. }
  591. static int qlcnic_83xx_idc_unknown_state(struct qlcnic_adapter *adapter)
  592. {
  593. adapter->ahw->idc.err_code = -EIO;
  594. dev_err(&adapter->pdev->dev,
  595. "%s: Device in unknown state\n", __func__);
  596. return 0;
  597. }
  598. /**
  599. * qlcnic_83xx_idc_cold_state
  600. *
  601. * @adapter: adapter structure
  602. *
  603. * If HW is up and running device will enter READY state.
  604. * If firmware image from host needs to be loaded, device is
  605. * forced to start with the file firmware image.
  606. *
  607. * Returns: Error code or Success(0)
  608. *
  609. **/
  610. static int qlcnic_83xx_idc_cold_state_handler(struct qlcnic_adapter *adapter)
  611. {
  612. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 0);
  613. qlcnic_83xx_idc_update_audit_reg(adapter, 1, 0);
  614. if (qlcnic_load_fw_file) {
  615. qlcnic_83xx_idc_restart_hw(adapter, 0);
  616. } else {
  617. if (qlcnic_83xx_check_hw_status(adapter)) {
  618. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  619. return -EIO;
  620. } else {
  621. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  622. }
  623. }
  624. return 0;
  625. }
  626. /**
  627. * qlcnic_83xx_idc_init_state
  628. *
  629. * @adapter: adapter structure
  630. *
  631. * Reset owner will restart the device from this state.
  632. * Device will enter failed state if it remains
  633. * in this state for more than DEV_INIT time limit.
  634. *
  635. * Returns: Error code or Success(0)
  636. *
  637. **/
  638. static int qlcnic_83xx_idc_init_state(struct qlcnic_adapter *adapter)
  639. {
  640. int timeout, ret = 0;
  641. u32 owner;
  642. timeout = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  643. if (adapter->ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) {
  644. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  645. if (adapter->ahw->pci_func == owner)
  646. ret = qlcnic_83xx_idc_restart_hw(adapter, 1);
  647. } else {
  648. ret = qlcnic_83xx_idc_check_timeout(adapter, timeout);
  649. return ret;
  650. }
  651. return ret;
  652. }
  653. /**
  654. * qlcnic_83xx_idc_ready_state
  655. *
  656. * @adapter: adapter structure
  657. *
  658. * Perform IDC protocol specicifed actions after monitoring device state and
  659. * events.
  660. *
  661. * Returns: Error code or Success(0)
  662. *
  663. **/
  664. static int qlcnic_83xx_idc_ready_state(struct qlcnic_adapter *adapter)
  665. {
  666. u32 val;
  667. struct qlcnic_hardware_context *ahw = adapter->ahw;
  668. int ret = 0;
  669. /* Perform NIC configuration based ready state entry actions */
  670. if (ahw->idc.state_entry(adapter))
  671. return -EIO;
  672. if (qlcnic_check_temp(adapter)) {
  673. if (ahw->temp == QLCNIC_TEMP_PANIC) {
  674. qlcnic_83xx_idc_check_fan_failure(adapter);
  675. dev_err(&adapter->pdev->dev,
  676. "Error: device temperature %d above limits\n",
  677. adapter->ahw->temp);
  678. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  679. set_bit(__QLCNIC_RESETTING, &adapter->state);
  680. qlcnic_83xx_idc_detach_driver(adapter);
  681. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  682. return -EIO;
  683. }
  684. }
  685. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  686. ret = qlcnic_83xx_check_heartbeat(adapter);
  687. if (ret) {
  688. adapter->flags |= QLCNIC_FW_HANG;
  689. if (!(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  690. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  691. set_bit(__QLCNIC_RESETTING, &adapter->state);
  692. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  693. }
  694. return -EIO;
  695. }
  696. if ((val & QLC_83XX_IDC_GRACEFULL_RESET) || ahw->idc.collect_dump) {
  697. /* Move to need reset state and prepare for reset */
  698. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  699. return ret;
  700. }
  701. /* Check for soft reset request */
  702. if (ahw->reset_context &&
  703. !(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  704. qlcnic_83xx_idc_tx_soft_reset(adapter);
  705. return ret;
  706. }
  707. /* Move to need quiesce state if requested */
  708. if (adapter->ahw->idc.quiesce_req) {
  709. qlcnic_83xx_idc_enter_need_quiesce(adapter, 1);
  710. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  711. return ret;
  712. }
  713. return ret;
  714. }
  715. /**
  716. * qlcnic_83xx_idc_need_reset_state
  717. *
  718. * @adapter: adapter structure
  719. *
  720. * Device will remain in this state until:
  721. * Reset request ACK's are recieved from all the functions
  722. * Wait time exceeds max time limit
  723. *
  724. * Returns: Error code or Success(0)
  725. *
  726. **/
  727. static int qlcnic_83xx_idc_need_reset_state(struct qlcnic_adapter *adapter)
  728. {
  729. int ret = 0;
  730. if (adapter->ahw->idc.prev_state != QLC_83XX_IDC_DEV_NEED_RESET) {
  731. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  732. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  733. set_bit(__QLCNIC_RESETTING, &adapter->state);
  734. clear_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  735. if (adapter->ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE)
  736. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  737. qlcnic_83xx_idc_detach_driver(adapter);
  738. }
  739. /* Check ACK from other functions */
  740. ret = qlcnic_83xx_idc_check_reset_ack_reg(adapter);
  741. if (ret) {
  742. dev_info(&adapter->pdev->dev,
  743. "%s: Waiting for reset ACK\n", __func__);
  744. return 0;
  745. }
  746. /* Transit to INIT state and restart the HW */
  747. qlcnic_83xx_idc_enter_init_state(adapter, 1);
  748. return ret;
  749. }
  750. static int qlcnic_83xx_idc_need_quiesce_state(struct qlcnic_adapter *adapter)
  751. {
  752. dev_err(&adapter->pdev->dev, "%s: TBD\n", __func__);
  753. return 0;
  754. }
  755. static int qlcnic_83xx_idc_failed_state(struct qlcnic_adapter *adapter)
  756. {
  757. dev_err(&adapter->pdev->dev, "%s: please restart!!\n", __func__);
  758. adapter->ahw->idc.err_code = -EIO;
  759. return 0;
  760. }
  761. static int qlcnic_83xx_idc_quiesce_state(struct qlcnic_adapter *adapter)
  762. {
  763. dev_info(&adapter->pdev->dev, "%s: TBD\n", __func__);
  764. return 0;
  765. }
  766. static int qlcnic_83xx_idc_check_state_validity(struct qlcnic_adapter *adapter,
  767. u32 state)
  768. {
  769. u32 cur, prev, next;
  770. cur = adapter->ahw->idc.curr_state;
  771. prev = adapter->ahw->idc.prev_state;
  772. next = state;
  773. if ((next < QLC_83XX_IDC_DEV_COLD) ||
  774. (next > QLC_83XX_IDC_DEV_QUISCENT)) {
  775. dev_err(&adapter->pdev->dev,
  776. "%s: curr %d, prev %d, next state %d is invalid\n",
  777. __func__, cur, prev, state);
  778. return 1;
  779. }
  780. if ((cur == QLC_83XX_IDC_DEV_UNKNOWN) &&
  781. (prev == QLC_83XX_IDC_DEV_UNKNOWN)) {
  782. if ((next != QLC_83XX_IDC_DEV_COLD) &&
  783. (next != QLC_83XX_IDC_DEV_READY)) {
  784. dev_err(&adapter->pdev->dev,
  785. "%s: failed, cur %d prev %d next %d\n",
  786. __func__, cur, prev, next);
  787. return 1;
  788. }
  789. }
  790. if (next == QLC_83XX_IDC_DEV_INIT) {
  791. if ((prev != QLC_83XX_IDC_DEV_INIT) &&
  792. (prev != QLC_83XX_IDC_DEV_COLD) &&
  793. (prev != QLC_83XX_IDC_DEV_NEED_RESET)) {
  794. dev_err(&adapter->pdev->dev,
  795. "%s: failed, cur %d prev %d next %d\n",
  796. __func__, cur, prev, next);
  797. return 1;
  798. }
  799. }
  800. return 0;
  801. }
  802. static void qlcnic_83xx_periodic_tasks(struct qlcnic_adapter *adapter)
  803. {
  804. if (adapter->fhash.fnum)
  805. qlcnic_prune_lb_filters(adapter);
  806. }
  807. /**
  808. * qlcnic_83xx_idc_poll_dev_state
  809. *
  810. * @work: kernel work queue structure used to schedule the function
  811. *
  812. * Poll device state periodically and perform state specific
  813. * actions defined by Inter Driver Communication (IDC) protocol.
  814. *
  815. * Returns: None
  816. *
  817. **/
  818. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *work)
  819. {
  820. struct qlcnic_adapter *adapter;
  821. u32 state;
  822. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  823. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  824. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  825. qlcnic_83xx_idc_log_state_history(adapter);
  826. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  827. } else {
  828. adapter->ahw->idc.curr_state = state;
  829. }
  830. switch (adapter->ahw->idc.curr_state) {
  831. case QLC_83XX_IDC_DEV_READY:
  832. qlcnic_83xx_idc_ready_state(adapter);
  833. break;
  834. case QLC_83XX_IDC_DEV_NEED_RESET:
  835. qlcnic_83xx_idc_need_reset_state(adapter);
  836. break;
  837. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  838. qlcnic_83xx_idc_need_quiesce_state(adapter);
  839. break;
  840. case QLC_83XX_IDC_DEV_FAILED:
  841. qlcnic_83xx_idc_failed_state(adapter);
  842. return;
  843. case QLC_83XX_IDC_DEV_INIT:
  844. qlcnic_83xx_idc_init_state(adapter);
  845. break;
  846. case QLC_83XX_IDC_DEV_QUISCENT:
  847. qlcnic_83xx_idc_quiesce_state(adapter);
  848. break;
  849. default:
  850. qlcnic_83xx_idc_unknown_state(adapter);
  851. return;
  852. }
  853. adapter->ahw->idc.prev_state = adapter->ahw->idc.curr_state;
  854. qlcnic_83xx_periodic_tasks(adapter);
  855. /* Re-schedule the function */
  856. if (test_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status))
  857. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  858. adapter->ahw->idc.delay);
  859. }
  860. static void qlcnic_83xx_setup_idc_parameters(struct qlcnic_adapter *adapter)
  861. {
  862. u32 idc_params, val;
  863. if (qlcnic_83xx_lockless_flash_read32(adapter,
  864. QLC_83XX_IDC_FLASH_PARAM_ADDR,
  865. (u8 *)&idc_params, 1)) {
  866. dev_info(&adapter->pdev->dev,
  867. "%s:failed to get IDC params from flash\n", __func__);
  868. adapter->dev_init_timeo = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  869. adapter->reset_ack_timeo = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  870. } else {
  871. adapter->dev_init_timeo = idc_params & 0xFFFF;
  872. adapter->reset_ack_timeo = ((idc_params >> 16) & 0xFFFF);
  873. }
  874. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  875. adapter->ahw->idc.prev_state = QLC_83XX_IDC_DEV_UNKNOWN;
  876. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  877. adapter->ahw->idc.err_code = 0;
  878. adapter->ahw->idc.collect_dump = 0;
  879. adapter->ahw->idc.name = (char **)qlc_83xx_idc_states;
  880. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  881. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  882. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  883. /* Check if reset recovery is disabled */
  884. if (!qlcnic_auto_fw_reset) {
  885. /* Propagate do not reset request to other functions */
  886. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  887. val = val | QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  888. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  889. }
  890. }
  891. static int
  892. qlcnic_83xx_idc_first_to_load_function_handler(struct qlcnic_adapter *adapter)
  893. {
  894. u32 state, val;
  895. if (qlcnic_83xx_lock_driver(adapter))
  896. return -EIO;
  897. /* Clear driver lock register */
  898. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, 0);
  899. if (qlcnic_83xx_idc_update_major_version(adapter, 0)) {
  900. qlcnic_83xx_unlock_driver(adapter);
  901. return -EIO;
  902. }
  903. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  904. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  905. qlcnic_83xx_unlock_driver(adapter);
  906. return -EIO;
  907. }
  908. if (state != QLC_83XX_IDC_DEV_COLD && qlcnic_load_fw_file) {
  909. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  910. QLC_83XX_IDC_DEV_COLD);
  911. state = QLC_83XX_IDC_DEV_COLD;
  912. }
  913. adapter->ahw->idc.curr_state = state;
  914. /* First to load function should cold boot the device */
  915. if (state == QLC_83XX_IDC_DEV_COLD)
  916. qlcnic_83xx_idc_cold_state_handler(adapter);
  917. /* Check if reset recovery is enabled */
  918. if (qlcnic_auto_fw_reset) {
  919. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  920. val = val & ~QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  921. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  922. }
  923. qlcnic_83xx_unlock_driver(adapter);
  924. return 0;
  925. }
  926. static int qlcnic_83xx_idc_init(struct qlcnic_adapter *adapter)
  927. {
  928. int ret = -EIO;
  929. qlcnic_83xx_setup_idc_parameters(adapter);
  930. if (qlcnic_83xx_get_reset_instruction_template(adapter))
  931. return ret;
  932. if (!qlcnic_83xx_idc_check_driver_presence_reg(adapter)) {
  933. if (qlcnic_83xx_idc_first_to_load_function_handler(adapter))
  934. return -EIO;
  935. } else {
  936. if (qlcnic_83xx_idc_check_major_version(adapter))
  937. return -EIO;
  938. }
  939. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  940. return 0;
  941. }
  942. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *adapter)
  943. {
  944. int id;
  945. u32 val;
  946. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  947. usleep_range(10000, 11000);
  948. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  949. id = id & 0xFF;
  950. if (id == adapter->portnum) {
  951. dev_err(&adapter->pdev->dev,
  952. "%s: wait for lock recovery.. %d\n", __func__, id);
  953. msleep(20);
  954. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  955. id = id & 0xFF;
  956. }
  957. /* Clear driver presence bit */
  958. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  959. val = val & ~(1 << adapter->portnum);
  960. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  961. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  962. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  963. cancel_delayed_work_sync(&adapter->fw_work);
  964. }
  965. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *adapter, u32 key)
  966. {
  967. u32 val;
  968. if (qlcnic_83xx_lock_driver(adapter)) {
  969. dev_err(&adapter->pdev->dev,
  970. "%s:failed, please retry\n", __func__);
  971. return;
  972. }
  973. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  974. if ((val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) ||
  975. !qlcnic_auto_fw_reset) {
  976. dev_err(&adapter->pdev->dev,
  977. "%s:failed, device in non reset mode\n", __func__);
  978. qlcnic_83xx_unlock_driver(adapter);
  979. return;
  980. }
  981. if (key == QLCNIC_FORCE_FW_RESET) {
  982. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  983. val = val | QLC_83XX_IDC_GRACEFULL_RESET;
  984. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  985. } else if (key == QLCNIC_FORCE_FW_DUMP_KEY) {
  986. adapter->ahw->idc.collect_dump = 1;
  987. }
  988. qlcnic_83xx_unlock_driver(adapter);
  989. return;
  990. }
  991. static int qlcnic_83xx_copy_bootloader(struct qlcnic_adapter *adapter)
  992. {
  993. u8 *p_cache;
  994. u32 src, size;
  995. u64 dest;
  996. int ret = -EIO;
  997. src = QLC_83XX_BOOTLOADER_FLASH_ADDR;
  998. dest = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_ADDR);
  999. size = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_SIZE);
  1000. /* alignment check */
  1001. if (size & 0xF)
  1002. size = (size + 16) & ~0xF;
  1003. p_cache = kzalloc(size, GFP_KERNEL);
  1004. if (p_cache == NULL)
  1005. return -ENOMEM;
  1006. ret = qlcnic_83xx_lockless_flash_read32(adapter, src, p_cache,
  1007. size / sizeof(u32));
  1008. if (ret) {
  1009. kfree(p_cache);
  1010. return ret;
  1011. }
  1012. /* 16 byte write to MS memory */
  1013. ret = qlcnic_83xx_ms_mem_write128(adapter, dest, (u32 *)p_cache,
  1014. size / 16);
  1015. if (ret) {
  1016. kfree(p_cache);
  1017. return ret;
  1018. }
  1019. kfree(p_cache);
  1020. return ret;
  1021. }
  1022. static int qlcnic_83xx_copy_fw_file(struct qlcnic_adapter *adapter)
  1023. {
  1024. u32 dest, *p_cache;
  1025. u64 addr;
  1026. u8 data[16];
  1027. size_t size;
  1028. int i, ret = -EIO;
  1029. dest = QLCRDX(adapter->ahw, QLCNIC_FW_IMAGE_ADDR);
  1030. size = (adapter->ahw->fw_info.fw->size & ~0xF);
  1031. p_cache = (u32 *)adapter->ahw->fw_info.fw->data;
  1032. addr = (u64)dest;
  1033. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1034. (u32 *)p_cache, size / 16);
  1035. if (ret) {
  1036. dev_err(&adapter->pdev->dev, "MS memory write failed\n");
  1037. release_firmware(adapter->ahw->fw_info.fw);
  1038. adapter->ahw->fw_info.fw = NULL;
  1039. return -EIO;
  1040. }
  1041. /* alignment check */
  1042. if (adapter->ahw->fw_info.fw->size & 0xF) {
  1043. addr = dest + size;
  1044. for (i = 0; i < (adapter->ahw->fw_info.fw->size & 0xF); i++)
  1045. data[i] = adapter->ahw->fw_info.fw->data[size + i];
  1046. for (; i < 16; i++)
  1047. data[i] = 0;
  1048. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1049. (u32 *)data, 1);
  1050. if (ret) {
  1051. dev_err(&adapter->pdev->dev,
  1052. "MS memory write failed\n");
  1053. release_firmware(adapter->ahw->fw_info.fw);
  1054. adapter->ahw->fw_info.fw = NULL;
  1055. return -EIO;
  1056. }
  1057. }
  1058. release_firmware(adapter->ahw->fw_info.fw);
  1059. adapter->ahw->fw_info.fw = NULL;
  1060. return 0;
  1061. }
  1062. static void qlcnic_83xx_dump_pause_control_regs(struct qlcnic_adapter *adapter)
  1063. {
  1064. int i, j;
  1065. u32 val = 0, val1 = 0, reg = 0;
  1066. val = QLCRD32(adapter, QLC_83XX_SRE_SHIM_REG);
  1067. dev_info(&adapter->pdev->dev, "SRE-Shim Ctrl:0x%x\n", val);
  1068. for (j = 0; j < 2; j++) {
  1069. if (j == 0) {
  1070. dev_info(&adapter->pdev->dev,
  1071. "Port 0 RxB Pause Threshold Regs[TC7..TC0]:");
  1072. reg = QLC_83XX_PORT0_THRESHOLD;
  1073. } else if (j == 1) {
  1074. dev_info(&adapter->pdev->dev,
  1075. "Port 1 RxB Pause Threshold Regs[TC7..TC0]:");
  1076. reg = QLC_83XX_PORT1_THRESHOLD;
  1077. }
  1078. for (i = 0; i < 8; i++) {
  1079. val = QLCRD32(adapter, reg + (i * 0x4));
  1080. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1081. }
  1082. dev_info(&adapter->pdev->dev, "\n");
  1083. }
  1084. for (j = 0; j < 2; j++) {
  1085. if (j == 0) {
  1086. dev_info(&adapter->pdev->dev,
  1087. "Port 0 RxB TC Max Cell Registers[4..1]:");
  1088. reg = QLC_83XX_PORT0_TC_MC_REG;
  1089. } else if (j == 1) {
  1090. dev_info(&adapter->pdev->dev,
  1091. "Port 1 RxB TC Max Cell Registers[4..1]:");
  1092. reg = QLC_83XX_PORT1_TC_MC_REG;
  1093. }
  1094. for (i = 0; i < 4; i++) {
  1095. val = QLCRD32(adapter, reg + (i * 0x4));
  1096. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1097. }
  1098. dev_info(&adapter->pdev->dev, "\n");
  1099. }
  1100. for (j = 0; j < 2; j++) {
  1101. if (j == 0) {
  1102. dev_info(&adapter->pdev->dev,
  1103. "Port 0 RxB Rx TC Stats[TC7..TC0]:");
  1104. reg = QLC_83XX_PORT0_TC_STATS;
  1105. } else if (j == 1) {
  1106. dev_info(&adapter->pdev->dev,
  1107. "Port 1 RxB Rx TC Stats[TC7..TC0]:");
  1108. reg = QLC_83XX_PORT1_TC_STATS;
  1109. }
  1110. for (i = 7; i >= 0; i--) {
  1111. val = QLCRD32(adapter, reg);
  1112. val &= ~(0x7 << 29); /* Reset bits 29 to 31 */
  1113. QLCWR32(adapter, reg, (val | (i << 29)));
  1114. val = QLCRD32(adapter, reg);
  1115. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1116. }
  1117. dev_info(&adapter->pdev->dev, "\n");
  1118. }
  1119. val = QLCRD32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD);
  1120. val1 = QLCRD32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD);
  1121. dev_info(&adapter->pdev->dev,
  1122. "IFB-Pause Thresholds: Port 2:0x%x, Port 3:0x%x\n",
  1123. val, val1);
  1124. }
  1125. static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
  1126. {
  1127. u32 reg = 0, i, j;
  1128. if (qlcnic_83xx_lock_driver(adapter)) {
  1129. dev_err(&adapter->pdev->dev,
  1130. "%s:failed to acquire driver lock\n", __func__);
  1131. return;
  1132. }
  1133. qlcnic_83xx_dump_pause_control_regs(adapter);
  1134. QLCWR32(adapter, QLC_83XX_SRE_SHIM_REG, 0x0);
  1135. for (j = 0; j < 2; j++) {
  1136. if (j == 0)
  1137. reg = QLC_83XX_PORT0_THRESHOLD;
  1138. else if (j == 1)
  1139. reg = QLC_83XX_PORT1_THRESHOLD;
  1140. for (i = 0; i < 8; i++)
  1141. QLCWR32(adapter, reg + (i * 0x4), 0x0);
  1142. }
  1143. for (j = 0; j < 2; j++) {
  1144. if (j == 0)
  1145. reg = QLC_83XX_PORT0_TC_MC_REG;
  1146. else if (j == 1)
  1147. reg = QLC_83XX_PORT1_TC_MC_REG;
  1148. for (i = 0; i < 4; i++)
  1149. QLCWR32(adapter, reg + (i * 0x4), 0x03FF03FF);
  1150. }
  1151. QLCWR32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, 0);
  1152. QLCWR32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, 0);
  1153. dev_info(&adapter->pdev->dev,
  1154. "Disabled pause frames successfully on all ports\n");
  1155. qlcnic_83xx_unlock_driver(adapter);
  1156. }
  1157. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
  1158. {
  1159. u32 heartbeat, peg_status;
  1160. int retries, ret = -EIO;
  1161. retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  1162. p_dev->heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1163. QLCNIC_PEG_ALIVE_COUNTER);
  1164. do {
  1165. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  1166. heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1167. QLCNIC_PEG_ALIVE_COUNTER);
  1168. if (heartbeat != p_dev->heartbeat) {
  1169. ret = QLCNIC_RCODE_SUCCESS;
  1170. break;
  1171. }
  1172. } while (--retries);
  1173. if (ret) {
  1174. dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
  1175. qlcnic_83xx_disable_pause_frames(p_dev);
  1176. peg_status = QLC_SHARED_REG_RD32(p_dev,
  1177. QLCNIC_PEG_HALT_STATUS1);
  1178. dev_info(&p_dev->pdev->dev, "Dumping HW/FW registers\n"
  1179. "PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
  1180. "PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
  1181. "PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
  1182. "PEG_NET_4_PC: 0x%x\n", peg_status,
  1183. QLC_SHARED_REG_RD32(p_dev, QLCNIC_PEG_HALT_STATUS2),
  1184. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_0),
  1185. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_1),
  1186. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_2),
  1187. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_3),
  1188. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_4));
  1189. if (QLCNIC_FWERROR_CODE(peg_status) == 0x67)
  1190. dev_err(&p_dev->pdev->dev,
  1191. "Device is being reset err code 0x00006700.\n");
  1192. }
  1193. return ret;
  1194. }
  1195. static int qlcnic_83xx_check_cmd_peg_status(struct qlcnic_adapter *p_dev)
  1196. {
  1197. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  1198. u32 val;
  1199. do {
  1200. val = QLC_SHARED_REG_RD32(p_dev, QLCNIC_CMDPEG_STATE);
  1201. if (val == QLC_83XX_CMDPEG_COMPLETE)
  1202. return 0;
  1203. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  1204. } while (--retries);
  1205. dev_err(&p_dev->pdev->dev, "%s: failed, state = 0x%x\n", __func__, val);
  1206. return -EIO;
  1207. }
  1208. int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev)
  1209. {
  1210. int err;
  1211. err = qlcnic_83xx_check_cmd_peg_status(p_dev);
  1212. if (err)
  1213. return err;
  1214. err = qlcnic_83xx_check_heartbeat(p_dev);
  1215. if (err)
  1216. return err;
  1217. return err;
  1218. }
  1219. static int qlcnic_83xx_poll_reg(struct qlcnic_adapter *p_dev, u32 addr,
  1220. int duration, u32 mask, u32 status)
  1221. {
  1222. u32 value;
  1223. int timeout_error;
  1224. u8 retries;
  1225. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1226. retries = duration / 10;
  1227. do {
  1228. if ((value & mask) != status) {
  1229. timeout_error = 1;
  1230. msleep(duration / 10);
  1231. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1232. } else {
  1233. timeout_error = 0;
  1234. break;
  1235. }
  1236. } while (retries--);
  1237. if (timeout_error) {
  1238. p_dev->ahw->reset.seq_error++;
  1239. dev_err(&p_dev->pdev->dev,
  1240. "%s: Timeout Err, entry_num = %d\n",
  1241. __func__, p_dev->ahw->reset.seq_index);
  1242. dev_err(&p_dev->pdev->dev,
  1243. "0x%08x 0x%08x 0x%08x\n",
  1244. value, mask, status);
  1245. }
  1246. return timeout_error;
  1247. }
  1248. static int qlcnic_83xx_reset_template_checksum(struct qlcnic_adapter *p_dev)
  1249. {
  1250. u32 sum = 0;
  1251. u16 *buff = (u16 *)p_dev->ahw->reset.buff;
  1252. int count = p_dev->ahw->reset.hdr->size / sizeof(u16);
  1253. while (count-- > 0)
  1254. sum += *buff++;
  1255. while (sum >> 16)
  1256. sum = (sum & 0xFFFF) + (sum >> 16);
  1257. if (~sum) {
  1258. return 0;
  1259. } else {
  1260. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1261. return -1;
  1262. }
  1263. }
  1264. int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *p_dev)
  1265. {
  1266. u8 *p_buff;
  1267. u32 addr, count;
  1268. struct qlcnic_hardware_context *ahw = p_dev->ahw;
  1269. ahw->reset.seq_error = 0;
  1270. ahw->reset.buff = kzalloc(QLC_83XX_RESTART_TEMPLATE_SIZE, GFP_KERNEL);
  1271. if (p_dev->ahw->reset.buff == NULL)
  1272. return -ENOMEM;
  1273. p_buff = p_dev->ahw->reset.buff;
  1274. addr = QLC_83XX_RESET_TEMPLATE_ADDR;
  1275. count = sizeof(struct qlc_83xx_reset_hdr) / sizeof(u32);
  1276. /* Copy template header from flash */
  1277. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1278. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1279. return -EIO;
  1280. }
  1281. ahw->reset.hdr = (struct qlc_83xx_reset_hdr *)ahw->reset.buff;
  1282. addr = QLC_83XX_RESET_TEMPLATE_ADDR + ahw->reset.hdr->hdr_size;
  1283. p_buff = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1284. count = (ahw->reset.hdr->size - ahw->reset.hdr->hdr_size) / sizeof(u32);
  1285. /* Copy rest of the template */
  1286. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1287. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1288. return -EIO;
  1289. }
  1290. if (qlcnic_83xx_reset_template_checksum(p_dev))
  1291. return -EIO;
  1292. /* Get Stop, Start and Init command offsets */
  1293. ahw->reset.init_offset = ahw->reset.buff + ahw->reset.hdr->init_offset;
  1294. ahw->reset.start_offset = ahw->reset.buff +
  1295. ahw->reset.hdr->start_offset;
  1296. ahw->reset.stop_offset = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1297. return 0;
  1298. }
  1299. /* Read Write HW register command */
  1300. static void qlcnic_83xx_read_write_crb_reg(struct qlcnic_adapter *p_dev,
  1301. u32 raddr, u32 waddr)
  1302. {
  1303. int value;
  1304. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1305. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1306. }
  1307. /* Read Modify Write HW register command */
  1308. static void qlcnic_83xx_rmw_crb_reg(struct qlcnic_adapter *p_dev,
  1309. u32 raddr, u32 waddr,
  1310. struct qlc_83xx_rmw *p_rmw_hdr)
  1311. {
  1312. int value;
  1313. if (p_rmw_hdr->index_a)
  1314. value = p_dev->ahw->reset.array[p_rmw_hdr->index_a];
  1315. else
  1316. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1317. value &= p_rmw_hdr->mask;
  1318. value <<= p_rmw_hdr->shl;
  1319. value >>= p_rmw_hdr->shr;
  1320. value |= p_rmw_hdr->or_value;
  1321. value ^= p_rmw_hdr->xor_value;
  1322. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1323. }
  1324. /* Write HW register command */
  1325. static void qlcnic_83xx_write_list(struct qlcnic_adapter *p_dev,
  1326. struct qlc_83xx_entry_hdr *p_hdr)
  1327. {
  1328. int i;
  1329. struct qlc_83xx_entry *entry;
  1330. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1331. sizeof(struct qlc_83xx_entry_hdr));
  1332. for (i = 0; i < p_hdr->count; i++, entry++) {
  1333. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->arg1,
  1334. entry->arg2);
  1335. if (p_hdr->delay)
  1336. udelay((u32)(p_hdr->delay));
  1337. }
  1338. }
  1339. /* Read and Write instruction */
  1340. static void qlcnic_83xx_read_write_list(struct qlcnic_adapter *p_dev,
  1341. struct qlc_83xx_entry_hdr *p_hdr)
  1342. {
  1343. int i;
  1344. struct qlc_83xx_entry *entry;
  1345. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1346. sizeof(struct qlc_83xx_entry_hdr));
  1347. for (i = 0; i < p_hdr->count; i++, entry++) {
  1348. qlcnic_83xx_read_write_crb_reg(p_dev, entry->arg1,
  1349. entry->arg2);
  1350. if (p_hdr->delay)
  1351. udelay((u32)(p_hdr->delay));
  1352. }
  1353. }
  1354. /* Poll HW register command */
  1355. static void qlcnic_83xx_poll_list(struct qlcnic_adapter *p_dev,
  1356. struct qlc_83xx_entry_hdr *p_hdr)
  1357. {
  1358. long delay;
  1359. struct qlc_83xx_entry *entry;
  1360. struct qlc_83xx_poll *poll;
  1361. int i;
  1362. unsigned long arg1, arg2;
  1363. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1364. sizeof(struct qlc_83xx_entry_hdr));
  1365. entry = (struct qlc_83xx_entry *)((char *)poll +
  1366. sizeof(struct qlc_83xx_poll));
  1367. delay = (long)p_hdr->delay;
  1368. if (!delay) {
  1369. for (i = 0; i < p_hdr->count; i++, entry++)
  1370. qlcnic_83xx_poll_reg(p_dev, entry->arg1,
  1371. delay, poll->mask,
  1372. poll->status);
  1373. } else {
  1374. for (i = 0; i < p_hdr->count; i++, entry++) {
  1375. arg1 = entry->arg1;
  1376. arg2 = entry->arg2;
  1377. if (delay) {
  1378. if (qlcnic_83xx_poll_reg(p_dev,
  1379. arg1, delay,
  1380. poll->mask,
  1381. poll->status)){
  1382. qlcnic_83xx_rd_reg_indirect(p_dev,
  1383. arg1);
  1384. qlcnic_83xx_rd_reg_indirect(p_dev,
  1385. arg2);
  1386. }
  1387. }
  1388. }
  1389. }
  1390. }
  1391. /* Poll and write HW register command */
  1392. static void qlcnic_83xx_poll_write_list(struct qlcnic_adapter *p_dev,
  1393. struct qlc_83xx_entry_hdr *p_hdr)
  1394. {
  1395. int i;
  1396. long delay;
  1397. struct qlc_83xx_quad_entry *entry;
  1398. struct qlc_83xx_poll *poll;
  1399. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1400. sizeof(struct qlc_83xx_entry_hdr));
  1401. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1402. sizeof(struct qlc_83xx_poll));
  1403. delay = (long)p_hdr->delay;
  1404. for (i = 0; i < p_hdr->count; i++, entry++) {
  1405. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->dr_addr,
  1406. entry->dr_value);
  1407. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1408. entry->ar_value);
  1409. if (delay)
  1410. qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1411. poll->mask, poll->status);
  1412. }
  1413. }
  1414. /* Read Modify Write register command */
  1415. static void qlcnic_83xx_read_modify_write(struct qlcnic_adapter *p_dev,
  1416. struct qlc_83xx_entry_hdr *p_hdr)
  1417. {
  1418. int i;
  1419. struct qlc_83xx_entry *entry;
  1420. struct qlc_83xx_rmw *rmw_hdr;
  1421. rmw_hdr = (struct qlc_83xx_rmw *)((char *)p_hdr +
  1422. sizeof(struct qlc_83xx_entry_hdr));
  1423. entry = (struct qlc_83xx_entry *)((char *)rmw_hdr +
  1424. sizeof(struct qlc_83xx_rmw));
  1425. for (i = 0; i < p_hdr->count; i++, entry++) {
  1426. qlcnic_83xx_rmw_crb_reg(p_dev, entry->arg1,
  1427. entry->arg2, rmw_hdr);
  1428. if (p_hdr->delay)
  1429. udelay((u32)(p_hdr->delay));
  1430. }
  1431. }
  1432. static void qlcnic_83xx_pause(struct qlc_83xx_entry_hdr *p_hdr)
  1433. {
  1434. if (p_hdr->delay)
  1435. mdelay((u32)((long)p_hdr->delay));
  1436. }
  1437. /* Read and poll register command */
  1438. static void qlcnic_83xx_poll_read_list(struct qlcnic_adapter *p_dev,
  1439. struct qlc_83xx_entry_hdr *p_hdr)
  1440. {
  1441. long delay;
  1442. int index, i, j;
  1443. struct qlc_83xx_quad_entry *entry;
  1444. struct qlc_83xx_poll *poll;
  1445. unsigned long addr;
  1446. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1447. sizeof(struct qlc_83xx_entry_hdr));
  1448. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1449. sizeof(struct qlc_83xx_poll));
  1450. delay = (long)p_hdr->delay;
  1451. for (i = 0; i < p_hdr->count; i++, entry++) {
  1452. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1453. entry->ar_value);
  1454. if (delay) {
  1455. if (!qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1456. poll->mask, poll->status)){
  1457. index = p_dev->ahw->reset.array_index;
  1458. addr = entry->dr_addr;
  1459. j = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1460. p_dev->ahw->reset.array[index++] = j;
  1461. if (index == QLC_83XX_MAX_RESET_SEQ_ENTRIES)
  1462. p_dev->ahw->reset.array_index = 1;
  1463. }
  1464. }
  1465. }
  1466. }
  1467. static inline void qlcnic_83xx_seq_end(struct qlcnic_adapter *p_dev)
  1468. {
  1469. p_dev->ahw->reset.seq_end = 1;
  1470. }
  1471. static void qlcnic_83xx_template_end(struct qlcnic_adapter *p_dev)
  1472. {
  1473. p_dev->ahw->reset.template_end = 1;
  1474. if (p_dev->ahw->reset.seq_error == 0)
  1475. dev_err(&p_dev->pdev->dev,
  1476. "HW restart process completed successfully.\n");
  1477. else
  1478. dev_err(&p_dev->pdev->dev,
  1479. "HW restart completed with timeout errors.\n");
  1480. }
  1481. /**
  1482. * qlcnic_83xx_exec_template_cmd
  1483. *
  1484. * @p_dev: adapter structure
  1485. * @p_buff: Poiter to instruction template
  1486. *
  1487. * Template provides instructions to stop, restart and initalize firmware.
  1488. * These instructions are abstracted as a series of read, write and
  1489. * poll operations on hardware registers. Register information and operation
  1490. * specifics are not exposed to the driver. Driver reads the template from
  1491. * flash and executes the instructions located at pre-defined offsets.
  1492. *
  1493. * Returns: None
  1494. * */
  1495. static void qlcnic_83xx_exec_template_cmd(struct qlcnic_adapter *p_dev,
  1496. char *p_buff)
  1497. {
  1498. int index, entries;
  1499. struct qlc_83xx_entry_hdr *p_hdr;
  1500. char *entry = p_buff;
  1501. p_dev->ahw->reset.seq_end = 0;
  1502. p_dev->ahw->reset.template_end = 0;
  1503. entries = p_dev->ahw->reset.hdr->entries;
  1504. index = p_dev->ahw->reset.seq_index;
  1505. for (; (!p_dev->ahw->reset.seq_end) && (index < entries); index++) {
  1506. p_hdr = (struct qlc_83xx_entry_hdr *)entry;
  1507. switch (p_hdr->cmd) {
  1508. case QLC_83XX_OPCODE_NOP:
  1509. break;
  1510. case QLC_83XX_OPCODE_WRITE_LIST:
  1511. qlcnic_83xx_write_list(p_dev, p_hdr);
  1512. break;
  1513. case QLC_83XX_OPCODE_READ_WRITE_LIST:
  1514. qlcnic_83xx_read_write_list(p_dev, p_hdr);
  1515. break;
  1516. case QLC_83XX_OPCODE_POLL_LIST:
  1517. qlcnic_83xx_poll_list(p_dev, p_hdr);
  1518. break;
  1519. case QLC_83XX_OPCODE_POLL_WRITE_LIST:
  1520. qlcnic_83xx_poll_write_list(p_dev, p_hdr);
  1521. break;
  1522. case QLC_83XX_OPCODE_READ_MODIFY_WRITE:
  1523. qlcnic_83xx_read_modify_write(p_dev, p_hdr);
  1524. break;
  1525. case QLC_83XX_OPCODE_SEQ_PAUSE:
  1526. qlcnic_83xx_pause(p_hdr);
  1527. break;
  1528. case QLC_83XX_OPCODE_SEQ_END:
  1529. qlcnic_83xx_seq_end(p_dev);
  1530. break;
  1531. case QLC_83XX_OPCODE_TMPL_END:
  1532. qlcnic_83xx_template_end(p_dev);
  1533. break;
  1534. case QLC_83XX_OPCODE_POLL_READ_LIST:
  1535. qlcnic_83xx_poll_read_list(p_dev, p_hdr);
  1536. break;
  1537. default:
  1538. dev_err(&p_dev->pdev->dev,
  1539. "%s: Unknown opcode 0x%04x in template %d\n",
  1540. __func__, p_hdr->cmd, index);
  1541. break;
  1542. }
  1543. entry += p_hdr->size;
  1544. }
  1545. p_dev->ahw->reset.seq_index = index;
  1546. }
  1547. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *p_dev)
  1548. {
  1549. p_dev->ahw->reset.seq_index = 0;
  1550. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.stop_offset);
  1551. if (p_dev->ahw->reset.seq_end != 1)
  1552. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1553. }
  1554. static void qlcnic_83xx_start_hw(struct qlcnic_adapter *p_dev)
  1555. {
  1556. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.start_offset);
  1557. if (p_dev->ahw->reset.template_end != 1)
  1558. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1559. }
  1560. static void qlcnic_83xx_init_hw(struct qlcnic_adapter *p_dev)
  1561. {
  1562. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.init_offset);
  1563. if (p_dev->ahw->reset.seq_end != 1)
  1564. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1565. }
  1566. static int qlcnic_83xx_load_fw_image_from_host(struct qlcnic_adapter *adapter)
  1567. {
  1568. int err = -EIO;
  1569. if (request_firmware(&adapter->ahw->fw_info.fw,
  1570. QLC_83XX_FW_FILE_NAME, &(adapter->pdev->dev))) {
  1571. dev_err(&adapter->pdev->dev,
  1572. "No file FW image, loading flash FW image.\n");
  1573. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1574. QLC_83XX_BOOT_FROM_FLASH);
  1575. } else {
  1576. if (qlcnic_83xx_copy_fw_file(adapter))
  1577. return err;
  1578. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1579. QLC_83XX_BOOT_FROM_FILE);
  1580. }
  1581. return 0;
  1582. }
  1583. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter)
  1584. {
  1585. u32 val;
  1586. int err = -EIO;
  1587. qlcnic_83xx_stop_hw(adapter);
  1588. /* Collect FW register dump if required */
  1589. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1590. if (!(val & QLC_83XX_IDC_GRACEFULL_RESET))
  1591. qlcnic_dump_fw(adapter);
  1592. qlcnic_83xx_init_hw(adapter);
  1593. if (qlcnic_83xx_copy_bootloader(adapter))
  1594. return err;
  1595. /* Boot either flash image or firmware image from host file system */
  1596. if (qlcnic_load_fw_file) {
  1597. if (qlcnic_83xx_load_fw_image_from_host(adapter))
  1598. return err;
  1599. } else {
  1600. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1601. QLC_83XX_BOOT_FROM_FLASH);
  1602. }
  1603. qlcnic_83xx_start_hw(adapter);
  1604. if (qlcnic_83xx_check_hw_status(adapter))
  1605. return -EIO;
  1606. return 0;
  1607. }
  1608. /**
  1609. * qlcnic_83xx_config_default_opmode
  1610. *
  1611. * @adapter: adapter structure
  1612. *
  1613. * Configure default driver operating mode
  1614. *
  1615. * Returns: Error code or Success(0)
  1616. * */
  1617. int qlcnic_83xx_config_default_opmode(struct qlcnic_adapter *adapter)
  1618. {
  1619. u32 op_mode;
  1620. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1621. qlcnic_get_func_no(adapter);
  1622. op_mode = QLCRDX(ahw, QLC_83XX_DRV_OP_MODE);
  1623. if (op_mode == QLC_83XX_DEFAULT_OPMODE) {
  1624. adapter->nic_ops->init_driver = qlcnic_83xx_init_default_driver;
  1625. ahw->idc.state_entry = qlcnic_83xx_idc_ready_state_entry;
  1626. } else {
  1627. return -EIO;
  1628. }
  1629. return 0;
  1630. }
  1631. int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *adapter)
  1632. {
  1633. int err;
  1634. struct qlcnic_info nic_info;
  1635. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1636. memset(&nic_info, 0, sizeof(struct qlcnic_info));
  1637. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  1638. if (err)
  1639. return -EIO;
  1640. ahw->physical_port = (u8) nic_info.phys_port;
  1641. ahw->switch_mode = nic_info.switch_mode;
  1642. ahw->max_tx_ques = nic_info.max_tx_ques;
  1643. ahw->max_rx_ques = nic_info.max_rx_ques;
  1644. ahw->capabilities = nic_info.capabilities;
  1645. ahw->max_mac_filters = nic_info.max_mac_filters;
  1646. ahw->max_mtu = nic_info.max_mtu;
  1647. if (ahw->capabilities & BIT_23)
  1648. ahw->nic_mode = QLC_83XX_VIRTUAL_NIC_MODE;
  1649. else
  1650. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1651. return ahw->nic_mode;
  1652. }
  1653. static int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter)
  1654. {
  1655. int ret;
  1656. ret = qlcnic_83xx_get_nic_configuration(adapter);
  1657. if (ret == -EIO)
  1658. return -EIO;
  1659. if (ret == QLC_83XX_VIRTUAL_NIC_MODE) {
  1660. if (qlcnic_83xx_config_vnic_opmode(adapter))
  1661. return -EIO;
  1662. } else if (ret == QLC_83XX_DEFAULT_MODE) {
  1663. if (qlcnic_83xx_config_default_opmode(adapter))
  1664. return -EIO;
  1665. }
  1666. return 0;
  1667. }
  1668. static void qlcnic_83xx_config_buff_descriptors(struct qlcnic_adapter *adapter)
  1669. {
  1670. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1671. if (ahw->port_type == QLCNIC_XGBE) {
  1672. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_10G;
  1673. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  1674. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1675. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1676. } else if (ahw->port_type == QLCNIC_GBE) {
  1677. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_1G;
  1678. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1679. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1680. adapter->max_rxd = MAX_RCV_DESCRIPTORS_1G;
  1681. }
  1682. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  1683. adapter->max_rds_rings = MAX_RDS_RINGS;
  1684. }
  1685. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter)
  1686. {
  1687. int err = -EIO;
  1688. qlcnic_83xx_get_minidump_template(adapter);
  1689. if (qlcnic_83xx_get_port_info(adapter))
  1690. return err;
  1691. qlcnic_83xx_config_buff_descriptors(adapter);
  1692. adapter->ahw->msix_supported = !!qlcnic_use_msi_x;
  1693. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  1694. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  1695. adapter->ahw->fw_hal_version);
  1696. return 0;
  1697. }
  1698. #define IS_QLC_83XX_USED(a, b, c) (((1 << a->portnum) & b) || ((c >> 6) & 0x1))
  1699. static void qlcnic_83xx_clear_function_resources(struct qlcnic_adapter *adapter)
  1700. {
  1701. struct qlcnic_cmd_args cmd;
  1702. u32 presence_mask, audit_mask;
  1703. int status;
  1704. presence_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1705. audit_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  1706. if (IS_QLC_83XX_USED(adapter, presence_mask, audit_mask)) {
  1707. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1708. cmd.req.arg[1] = BIT_31;
  1709. status = qlcnic_issue_cmd(adapter, &cmd);
  1710. if (status)
  1711. dev_err(&adapter->pdev->dev,
  1712. "Failed to clean up the function resources\n");
  1713. qlcnic_free_mbx_args(&cmd);
  1714. }
  1715. }
  1716. int qlcnic_83xx_init(struct qlcnic_adapter *adapter)
  1717. {
  1718. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1719. if (qlcnic_83xx_check_hw_status(adapter))
  1720. return -EIO;
  1721. /* Initilaize 83xx mailbox spinlock */
  1722. spin_lock_init(&ahw->mbx_lock);
  1723. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1724. qlcnic_83xx_clear_function_resources(adapter);
  1725. /* register for NIC IDC AEN Events */
  1726. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  1727. if (!qlcnic_83xx_read_flash_descriptor_table(adapter))
  1728. qlcnic_83xx_read_flash_mfg_id(adapter);
  1729. if (qlcnic_83xx_idc_init(adapter))
  1730. return -EIO;
  1731. /* Configure default, SR-IOV or Virtual NIC mode of operation */
  1732. if (qlcnic_83xx_configure_opmode(adapter))
  1733. return -EIO;
  1734. /* Perform operating mode specific initialization */
  1735. if (adapter->nic_ops->init_driver(adapter))
  1736. return -EIO;
  1737. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  1738. /* Periodically monitor device status */
  1739. qlcnic_83xx_idc_poll_dev_state(&adapter->fw_work.work);
  1740. return adapter->ahw->idc.err_code;
  1741. }