gpio-omap.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. struct gpio_bank {
  29. unsigned long pbase;
  30. void __iomem *base;
  31. u16 irq;
  32. u16 virtual_irq_start;
  33. int method;
  34. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  35. u32 suspend_wakeup;
  36. u32 saved_wakeup;
  37. #endif
  38. u32 non_wakeup_gpios;
  39. u32 enabled_non_wakeup_gpios;
  40. u32 saved_datain;
  41. u32 saved_fallingdetect;
  42. u32 saved_risingdetect;
  43. u32 level_mask;
  44. u32 toggle_mask;
  45. spinlock_t lock;
  46. struct gpio_chip chip;
  47. struct clk *dbck;
  48. u32 mod_usage;
  49. u32 dbck_enable_mask;
  50. struct device *dev;
  51. bool dbck_flag;
  52. int stride;
  53. u32 width;
  54. };
  55. #ifdef CONFIG_ARCH_OMAP3
  56. struct omap3_gpio_regs {
  57. u32 irqenable1;
  58. u32 irqenable2;
  59. u32 wake_en;
  60. u32 ctrl;
  61. u32 oe;
  62. u32 leveldetect0;
  63. u32 leveldetect1;
  64. u32 risingdetect;
  65. u32 fallingdetect;
  66. u32 dataout;
  67. };
  68. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  69. #endif
  70. /*
  71. * TODO: Cleanup gpio_bank usage as it is having information
  72. * related to all instances of the device
  73. */
  74. static struct gpio_bank *gpio_bank;
  75. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  76. int gpio_bank_count;
  77. static inline struct gpio_bank *get_gpio_bank(int gpio)
  78. {
  79. if (cpu_is_omap15xx()) {
  80. if (OMAP_GPIO_IS_MPUIO(gpio))
  81. return &gpio_bank[0];
  82. return &gpio_bank[1];
  83. }
  84. if (cpu_is_omap16xx()) {
  85. if (OMAP_GPIO_IS_MPUIO(gpio))
  86. return &gpio_bank[0];
  87. return &gpio_bank[1 + (gpio >> 4)];
  88. }
  89. if (cpu_is_omap7xx()) {
  90. if (OMAP_GPIO_IS_MPUIO(gpio))
  91. return &gpio_bank[0];
  92. return &gpio_bank[1 + (gpio >> 5)];
  93. }
  94. if (cpu_is_omap24xx())
  95. return &gpio_bank[gpio >> 5];
  96. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  97. return &gpio_bank[gpio >> 5];
  98. BUG();
  99. return NULL;
  100. }
  101. static inline int get_gpio_index(int gpio)
  102. {
  103. if (cpu_is_omap7xx())
  104. return gpio & 0x1f;
  105. if (cpu_is_omap24xx())
  106. return gpio & 0x1f;
  107. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  108. return gpio & 0x1f;
  109. return gpio & 0x0f;
  110. }
  111. static inline int gpio_valid(int gpio)
  112. {
  113. if (gpio < 0)
  114. return -1;
  115. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  116. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  117. return -1;
  118. return 0;
  119. }
  120. if (cpu_is_omap15xx() && gpio < 16)
  121. return 0;
  122. if ((cpu_is_omap16xx()) && gpio < 64)
  123. return 0;
  124. if (cpu_is_omap7xx() && gpio < 192)
  125. return 0;
  126. if (cpu_is_omap2420() && gpio < 128)
  127. return 0;
  128. if (cpu_is_omap2430() && gpio < 160)
  129. return 0;
  130. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  131. return 0;
  132. return -1;
  133. }
  134. static int check_gpio(int gpio)
  135. {
  136. if (unlikely(gpio_valid(gpio) < 0)) {
  137. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  138. dump_stack();
  139. return -1;
  140. }
  141. return 0;
  142. }
  143. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  144. {
  145. void __iomem *reg = bank->base;
  146. u32 l;
  147. switch (bank->method) {
  148. #ifdef CONFIG_ARCH_OMAP1
  149. case METHOD_MPUIO:
  150. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  151. break;
  152. #endif
  153. #ifdef CONFIG_ARCH_OMAP15XX
  154. case METHOD_GPIO_1510:
  155. reg += OMAP1510_GPIO_DIR_CONTROL;
  156. break;
  157. #endif
  158. #ifdef CONFIG_ARCH_OMAP16XX
  159. case METHOD_GPIO_1610:
  160. reg += OMAP1610_GPIO_DIRECTION;
  161. break;
  162. #endif
  163. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  164. case METHOD_GPIO_7XX:
  165. reg += OMAP7XX_GPIO_DIR_CONTROL;
  166. break;
  167. #endif
  168. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  169. case METHOD_GPIO_24XX:
  170. reg += OMAP24XX_GPIO_OE;
  171. break;
  172. #endif
  173. #if defined(CONFIG_ARCH_OMAP4)
  174. case METHOD_GPIO_44XX:
  175. reg += OMAP4_GPIO_OE;
  176. break;
  177. #endif
  178. default:
  179. WARN_ON(1);
  180. return;
  181. }
  182. l = __raw_readl(reg);
  183. if (is_input)
  184. l |= 1 << gpio;
  185. else
  186. l &= ~(1 << gpio);
  187. __raw_writel(l, reg);
  188. }
  189. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  190. {
  191. void __iomem *reg = bank->base;
  192. u32 l = 0;
  193. switch (bank->method) {
  194. #ifdef CONFIG_ARCH_OMAP1
  195. case METHOD_MPUIO:
  196. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  197. l = __raw_readl(reg);
  198. if (enable)
  199. l |= 1 << gpio;
  200. else
  201. l &= ~(1 << gpio);
  202. break;
  203. #endif
  204. #ifdef CONFIG_ARCH_OMAP15XX
  205. case METHOD_GPIO_1510:
  206. reg += OMAP1510_GPIO_DATA_OUTPUT;
  207. l = __raw_readl(reg);
  208. if (enable)
  209. l |= 1 << gpio;
  210. else
  211. l &= ~(1 << gpio);
  212. break;
  213. #endif
  214. #ifdef CONFIG_ARCH_OMAP16XX
  215. case METHOD_GPIO_1610:
  216. if (enable)
  217. reg += OMAP1610_GPIO_SET_DATAOUT;
  218. else
  219. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  220. l = 1 << gpio;
  221. break;
  222. #endif
  223. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  224. case METHOD_GPIO_7XX:
  225. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  226. l = __raw_readl(reg);
  227. if (enable)
  228. l |= 1 << gpio;
  229. else
  230. l &= ~(1 << gpio);
  231. break;
  232. #endif
  233. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  234. case METHOD_GPIO_24XX:
  235. if (enable)
  236. reg += OMAP24XX_GPIO_SETDATAOUT;
  237. else
  238. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  239. l = 1 << gpio;
  240. break;
  241. #endif
  242. #ifdef CONFIG_ARCH_OMAP4
  243. case METHOD_GPIO_44XX:
  244. if (enable)
  245. reg += OMAP4_GPIO_SETDATAOUT;
  246. else
  247. reg += OMAP4_GPIO_CLEARDATAOUT;
  248. l = 1 << gpio;
  249. break;
  250. #endif
  251. default:
  252. WARN_ON(1);
  253. return;
  254. }
  255. __raw_writel(l, reg);
  256. }
  257. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  258. {
  259. void __iomem *reg;
  260. if (check_gpio(gpio) < 0)
  261. return -EINVAL;
  262. reg = bank->base;
  263. switch (bank->method) {
  264. #ifdef CONFIG_ARCH_OMAP1
  265. case METHOD_MPUIO:
  266. reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
  267. break;
  268. #endif
  269. #ifdef CONFIG_ARCH_OMAP15XX
  270. case METHOD_GPIO_1510:
  271. reg += OMAP1510_GPIO_DATA_INPUT;
  272. break;
  273. #endif
  274. #ifdef CONFIG_ARCH_OMAP16XX
  275. case METHOD_GPIO_1610:
  276. reg += OMAP1610_GPIO_DATAIN;
  277. break;
  278. #endif
  279. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  280. case METHOD_GPIO_7XX:
  281. reg += OMAP7XX_GPIO_DATA_INPUT;
  282. break;
  283. #endif
  284. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  285. case METHOD_GPIO_24XX:
  286. reg += OMAP24XX_GPIO_DATAIN;
  287. break;
  288. #endif
  289. #ifdef CONFIG_ARCH_OMAP4
  290. case METHOD_GPIO_44XX:
  291. reg += OMAP4_GPIO_DATAIN;
  292. break;
  293. #endif
  294. default:
  295. return -EINVAL;
  296. }
  297. return (__raw_readl(reg)
  298. & (1 << get_gpio_index(gpio))) != 0;
  299. }
  300. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  301. {
  302. void __iomem *reg;
  303. if (check_gpio(gpio) < 0)
  304. return -EINVAL;
  305. reg = bank->base;
  306. switch (bank->method) {
  307. #ifdef CONFIG_ARCH_OMAP1
  308. case METHOD_MPUIO:
  309. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  310. break;
  311. #endif
  312. #ifdef CONFIG_ARCH_OMAP15XX
  313. case METHOD_GPIO_1510:
  314. reg += OMAP1510_GPIO_DATA_OUTPUT;
  315. break;
  316. #endif
  317. #ifdef CONFIG_ARCH_OMAP16XX
  318. case METHOD_GPIO_1610:
  319. reg += OMAP1610_GPIO_DATAOUT;
  320. break;
  321. #endif
  322. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  323. case METHOD_GPIO_7XX:
  324. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  325. break;
  326. #endif
  327. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  328. case METHOD_GPIO_24XX:
  329. reg += OMAP24XX_GPIO_DATAOUT;
  330. break;
  331. #endif
  332. #ifdef CONFIG_ARCH_OMAP4
  333. case METHOD_GPIO_44XX:
  334. reg += OMAP4_GPIO_DATAOUT;
  335. break;
  336. #endif
  337. default:
  338. return -EINVAL;
  339. }
  340. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  341. }
  342. #define MOD_REG_BIT(reg, bit_mask, set) \
  343. do { \
  344. int l = __raw_readl(base + reg); \
  345. if (set) l |= bit_mask; \
  346. else l &= ~bit_mask; \
  347. __raw_writel(l, base + reg); \
  348. } while(0)
  349. /**
  350. * _set_gpio_debounce - low level gpio debounce time
  351. * @bank: the gpio bank we're acting upon
  352. * @gpio: the gpio number on this @gpio
  353. * @debounce: debounce time to use
  354. *
  355. * OMAP's debounce time is in 31us steps so we need
  356. * to convert and round up to the closest unit.
  357. */
  358. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  359. unsigned debounce)
  360. {
  361. void __iomem *reg = bank->base;
  362. u32 val;
  363. u32 l;
  364. if (!bank->dbck_flag)
  365. return;
  366. if (debounce < 32)
  367. debounce = 0x01;
  368. else if (debounce > 7936)
  369. debounce = 0xff;
  370. else
  371. debounce = (debounce / 0x1f) - 1;
  372. l = 1 << get_gpio_index(gpio);
  373. if (bank->method == METHOD_GPIO_44XX)
  374. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  375. else
  376. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  377. __raw_writel(debounce, reg);
  378. reg = bank->base;
  379. if (bank->method == METHOD_GPIO_44XX)
  380. reg += OMAP4_GPIO_DEBOUNCENABLE;
  381. else
  382. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  383. val = __raw_readl(reg);
  384. if (debounce) {
  385. val |= l;
  386. clk_enable(bank->dbck);
  387. } else {
  388. val &= ~l;
  389. clk_disable(bank->dbck);
  390. }
  391. bank->dbck_enable_mask = val;
  392. __raw_writel(val, reg);
  393. }
  394. #ifdef CONFIG_ARCH_OMAP2PLUS
  395. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  396. int trigger)
  397. {
  398. void __iomem *base = bank->base;
  399. u32 gpio_bit = 1 << gpio;
  400. if (cpu_is_omap44xx()) {
  401. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  402. trigger & IRQ_TYPE_LEVEL_LOW);
  403. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  404. trigger & IRQ_TYPE_LEVEL_HIGH);
  405. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  406. trigger & IRQ_TYPE_EDGE_RISING);
  407. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  408. trigger & IRQ_TYPE_EDGE_FALLING);
  409. } else {
  410. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  411. trigger & IRQ_TYPE_LEVEL_LOW);
  412. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  413. trigger & IRQ_TYPE_LEVEL_HIGH);
  414. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  415. trigger & IRQ_TYPE_EDGE_RISING);
  416. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  417. trigger & IRQ_TYPE_EDGE_FALLING);
  418. }
  419. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  420. if (cpu_is_omap44xx()) {
  421. MOD_REG_BIT(OMAP4_GPIO_IRQWAKEN0, gpio_bit,
  422. trigger != 0);
  423. } else {
  424. /*
  425. * GPIO wakeup request can only be generated on edge
  426. * transitions
  427. */
  428. if (trigger & IRQ_TYPE_EDGE_BOTH)
  429. __raw_writel(1 << gpio, bank->base
  430. + OMAP24XX_GPIO_SETWKUENA);
  431. else
  432. __raw_writel(1 << gpio, bank->base
  433. + OMAP24XX_GPIO_CLEARWKUENA);
  434. }
  435. }
  436. /* This part needs to be executed always for OMAP34xx */
  437. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  438. /*
  439. * Log the edge gpio and manually trigger the IRQ
  440. * after resume if the input level changes
  441. * to avoid irq lost during PER RET/OFF mode
  442. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  443. */
  444. if (trigger & IRQ_TYPE_EDGE_BOTH)
  445. bank->enabled_non_wakeup_gpios |= gpio_bit;
  446. else
  447. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  448. }
  449. if (cpu_is_omap44xx()) {
  450. bank->level_mask =
  451. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  452. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  453. } else {
  454. bank->level_mask =
  455. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  456. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  457. }
  458. }
  459. #endif
  460. #ifdef CONFIG_ARCH_OMAP1
  461. /*
  462. * This only applies to chips that can't do both rising and falling edge
  463. * detection at once. For all other chips, this function is a noop.
  464. */
  465. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  466. {
  467. void __iomem *reg = bank->base;
  468. u32 l = 0;
  469. switch (bank->method) {
  470. case METHOD_MPUIO:
  471. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  472. break;
  473. #ifdef CONFIG_ARCH_OMAP15XX
  474. case METHOD_GPIO_1510:
  475. reg += OMAP1510_GPIO_INT_CONTROL;
  476. break;
  477. #endif
  478. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  479. case METHOD_GPIO_7XX:
  480. reg += OMAP7XX_GPIO_INT_CONTROL;
  481. break;
  482. #endif
  483. default:
  484. return;
  485. }
  486. l = __raw_readl(reg);
  487. if ((l >> gpio) & 1)
  488. l &= ~(1 << gpio);
  489. else
  490. l |= 1 << gpio;
  491. __raw_writel(l, reg);
  492. }
  493. #endif
  494. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  495. {
  496. void __iomem *reg = bank->base;
  497. u32 l = 0;
  498. switch (bank->method) {
  499. #ifdef CONFIG_ARCH_OMAP1
  500. case METHOD_MPUIO:
  501. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  502. l = __raw_readl(reg);
  503. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  504. bank->toggle_mask |= 1 << gpio;
  505. if (trigger & IRQ_TYPE_EDGE_RISING)
  506. l |= 1 << gpio;
  507. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  508. l &= ~(1 << gpio);
  509. else
  510. goto bad;
  511. break;
  512. #endif
  513. #ifdef CONFIG_ARCH_OMAP15XX
  514. case METHOD_GPIO_1510:
  515. reg += OMAP1510_GPIO_INT_CONTROL;
  516. l = __raw_readl(reg);
  517. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  518. bank->toggle_mask |= 1 << gpio;
  519. if (trigger & IRQ_TYPE_EDGE_RISING)
  520. l |= 1 << gpio;
  521. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  522. l &= ~(1 << gpio);
  523. else
  524. goto bad;
  525. break;
  526. #endif
  527. #ifdef CONFIG_ARCH_OMAP16XX
  528. case METHOD_GPIO_1610:
  529. if (gpio & 0x08)
  530. reg += OMAP1610_GPIO_EDGE_CTRL2;
  531. else
  532. reg += OMAP1610_GPIO_EDGE_CTRL1;
  533. gpio &= 0x07;
  534. l = __raw_readl(reg);
  535. l &= ~(3 << (gpio << 1));
  536. if (trigger & IRQ_TYPE_EDGE_RISING)
  537. l |= 2 << (gpio << 1);
  538. if (trigger & IRQ_TYPE_EDGE_FALLING)
  539. l |= 1 << (gpio << 1);
  540. if (trigger)
  541. /* Enable wake-up during idle for dynamic tick */
  542. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  543. else
  544. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  545. break;
  546. #endif
  547. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  548. case METHOD_GPIO_7XX:
  549. reg += OMAP7XX_GPIO_INT_CONTROL;
  550. l = __raw_readl(reg);
  551. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  552. bank->toggle_mask |= 1 << gpio;
  553. if (trigger & IRQ_TYPE_EDGE_RISING)
  554. l |= 1 << gpio;
  555. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  556. l &= ~(1 << gpio);
  557. else
  558. goto bad;
  559. break;
  560. #endif
  561. #ifdef CONFIG_ARCH_OMAP2PLUS
  562. case METHOD_GPIO_24XX:
  563. case METHOD_GPIO_44XX:
  564. set_24xx_gpio_triggering(bank, gpio, trigger);
  565. return 0;
  566. #endif
  567. default:
  568. goto bad;
  569. }
  570. __raw_writel(l, reg);
  571. return 0;
  572. bad:
  573. return -EINVAL;
  574. }
  575. static int gpio_irq_type(struct irq_data *d, unsigned type)
  576. {
  577. struct gpio_bank *bank;
  578. unsigned gpio;
  579. int retval;
  580. unsigned long flags;
  581. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  582. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  583. else
  584. gpio = d->irq - IH_GPIO_BASE;
  585. if (check_gpio(gpio) < 0)
  586. return -EINVAL;
  587. if (type & ~IRQ_TYPE_SENSE_MASK)
  588. return -EINVAL;
  589. /* OMAP1 allows only only edge triggering */
  590. if (!cpu_class_is_omap2()
  591. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  592. return -EINVAL;
  593. bank = irq_data_get_irq_chip_data(d);
  594. spin_lock_irqsave(&bank->lock, flags);
  595. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  596. spin_unlock_irqrestore(&bank->lock, flags);
  597. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  598. __irq_set_handler_locked(d->irq, handle_level_irq);
  599. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  600. __irq_set_handler_locked(d->irq, handle_edge_irq);
  601. return retval;
  602. }
  603. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  604. {
  605. void __iomem *reg = bank->base;
  606. switch (bank->method) {
  607. #ifdef CONFIG_ARCH_OMAP15XX
  608. case METHOD_GPIO_1510:
  609. reg += OMAP1510_GPIO_INT_STATUS;
  610. break;
  611. #endif
  612. #ifdef CONFIG_ARCH_OMAP16XX
  613. case METHOD_GPIO_1610:
  614. reg += OMAP1610_GPIO_IRQSTATUS1;
  615. break;
  616. #endif
  617. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  618. case METHOD_GPIO_7XX:
  619. reg += OMAP7XX_GPIO_INT_STATUS;
  620. break;
  621. #endif
  622. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  623. case METHOD_GPIO_24XX:
  624. reg += OMAP24XX_GPIO_IRQSTATUS1;
  625. break;
  626. #endif
  627. #if defined(CONFIG_ARCH_OMAP4)
  628. case METHOD_GPIO_44XX:
  629. reg += OMAP4_GPIO_IRQSTATUS0;
  630. break;
  631. #endif
  632. default:
  633. WARN_ON(1);
  634. return;
  635. }
  636. __raw_writel(gpio_mask, reg);
  637. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  638. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  639. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  640. else if (cpu_is_omap44xx())
  641. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  642. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx())
  643. __raw_writel(gpio_mask, reg);
  644. /* Flush posted write for the irq status to avoid spurious interrupts */
  645. __raw_readl(reg);
  646. }
  647. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  648. {
  649. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  650. }
  651. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  652. {
  653. void __iomem *reg = bank->base;
  654. int inv = 0;
  655. u32 l;
  656. u32 mask;
  657. switch (bank->method) {
  658. #ifdef CONFIG_ARCH_OMAP1
  659. case METHOD_MPUIO:
  660. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  661. mask = 0xffff;
  662. inv = 1;
  663. break;
  664. #endif
  665. #ifdef CONFIG_ARCH_OMAP15XX
  666. case METHOD_GPIO_1510:
  667. reg += OMAP1510_GPIO_INT_MASK;
  668. mask = 0xffff;
  669. inv = 1;
  670. break;
  671. #endif
  672. #ifdef CONFIG_ARCH_OMAP16XX
  673. case METHOD_GPIO_1610:
  674. reg += OMAP1610_GPIO_IRQENABLE1;
  675. mask = 0xffff;
  676. break;
  677. #endif
  678. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  679. case METHOD_GPIO_7XX:
  680. reg += OMAP7XX_GPIO_INT_MASK;
  681. mask = 0xffffffff;
  682. inv = 1;
  683. break;
  684. #endif
  685. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  686. case METHOD_GPIO_24XX:
  687. reg += OMAP24XX_GPIO_IRQENABLE1;
  688. mask = 0xffffffff;
  689. break;
  690. #endif
  691. #if defined(CONFIG_ARCH_OMAP4)
  692. case METHOD_GPIO_44XX:
  693. reg += OMAP4_GPIO_IRQSTATUSSET0;
  694. mask = 0xffffffff;
  695. break;
  696. #endif
  697. default:
  698. WARN_ON(1);
  699. return 0;
  700. }
  701. l = __raw_readl(reg);
  702. if (inv)
  703. l = ~l;
  704. l &= mask;
  705. return l;
  706. }
  707. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  708. {
  709. void __iomem *reg = bank->base;
  710. u32 l;
  711. switch (bank->method) {
  712. #ifdef CONFIG_ARCH_OMAP1
  713. case METHOD_MPUIO:
  714. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  715. l = __raw_readl(reg);
  716. if (enable)
  717. l &= ~(gpio_mask);
  718. else
  719. l |= gpio_mask;
  720. break;
  721. #endif
  722. #ifdef CONFIG_ARCH_OMAP15XX
  723. case METHOD_GPIO_1510:
  724. reg += OMAP1510_GPIO_INT_MASK;
  725. l = __raw_readl(reg);
  726. if (enable)
  727. l &= ~(gpio_mask);
  728. else
  729. l |= gpio_mask;
  730. break;
  731. #endif
  732. #ifdef CONFIG_ARCH_OMAP16XX
  733. case METHOD_GPIO_1610:
  734. if (enable)
  735. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  736. else
  737. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  738. l = gpio_mask;
  739. break;
  740. #endif
  741. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  742. case METHOD_GPIO_7XX:
  743. reg += OMAP7XX_GPIO_INT_MASK;
  744. l = __raw_readl(reg);
  745. if (enable)
  746. l &= ~(gpio_mask);
  747. else
  748. l |= gpio_mask;
  749. break;
  750. #endif
  751. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  752. case METHOD_GPIO_24XX:
  753. if (enable)
  754. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  755. else
  756. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  757. l = gpio_mask;
  758. break;
  759. #endif
  760. #ifdef CONFIG_ARCH_OMAP4
  761. case METHOD_GPIO_44XX:
  762. if (enable)
  763. reg += OMAP4_GPIO_IRQSTATUSSET0;
  764. else
  765. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  766. l = gpio_mask;
  767. break;
  768. #endif
  769. default:
  770. WARN_ON(1);
  771. return;
  772. }
  773. __raw_writel(l, reg);
  774. }
  775. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  776. {
  777. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  778. }
  779. /*
  780. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  781. * 1510 does not seem to have a wake-up register. If JTAG is connected
  782. * to the target, system will wake up always on GPIO events. While
  783. * system is running all registered GPIO interrupts need to have wake-up
  784. * enabled. When system is suspended, only selected GPIO interrupts need
  785. * to have wake-up enabled.
  786. */
  787. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  788. {
  789. unsigned long uninitialized_var(flags);
  790. switch (bank->method) {
  791. #ifdef CONFIG_ARCH_OMAP16XX
  792. case METHOD_MPUIO:
  793. case METHOD_GPIO_1610:
  794. spin_lock_irqsave(&bank->lock, flags);
  795. if (enable)
  796. bank->suspend_wakeup |= (1 << gpio);
  797. else
  798. bank->suspend_wakeup &= ~(1 << gpio);
  799. spin_unlock_irqrestore(&bank->lock, flags);
  800. return 0;
  801. #endif
  802. #ifdef CONFIG_ARCH_OMAP2PLUS
  803. case METHOD_GPIO_24XX:
  804. case METHOD_GPIO_44XX:
  805. if (bank->non_wakeup_gpios & (1 << gpio)) {
  806. printk(KERN_ERR "Unable to modify wakeup on "
  807. "non-wakeup GPIO%d\n",
  808. (bank - gpio_bank) * bank->width + gpio);
  809. return -EINVAL;
  810. }
  811. spin_lock_irqsave(&bank->lock, flags);
  812. if (enable)
  813. bank->suspend_wakeup |= (1 << gpio);
  814. else
  815. bank->suspend_wakeup &= ~(1 << gpio);
  816. spin_unlock_irqrestore(&bank->lock, flags);
  817. return 0;
  818. #endif
  819. default:
  820. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  821. bank->method);
  822. return -EINVAL;
  823. }
  824. }
  825. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  826. {
  827. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  828. _set_gpio_irqenable(bank, gpio, 0);
  829. _clear_gpio_irqstatus(bank, gpio);
  830. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  831. }
  832. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  833. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  834. {
  835. unsigned int gpio = d->irq - IH_GPIO_BASE;
  836. struct gpio_bank *bank;
  837. int retval;
  838. if (check_gpio(gpio) < 0)
  839. return -ENODEV;
  840. bank = irq_data_get_irq_chip_data(d);
  841. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  842. return retval;
  843. }
  844. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  845. {
  846. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  847. unsigned long flags;
  848. spin_lock_irqsave(&bank->lock, flags);
  849. /* Set trigger to none. You need to enable the desired trigger with
  850. * request_irq() or set_irq_type().
  851. */
  852. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  853. #ifdef CONFIG_ARCH_OMAP15XX
  854. if (bank->method == METHOD_GPIO_1510) {
  855. void __iomem *reg;
  856. /* Claim the pin for MPU */
  857. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  858. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  859. }
  860. #endif
  861. if (!cpu_class_is_omap1()) {
  862. if (!bank->mod_usage) {
  863. void __iomem *reg = bank->base;
  864. u32 ctrl;
  865. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  866. reg += OMAP24XX_GPIO_CTRL;
  867. else if (cpu_is_omap44xx())
  868. reg += OMAP4_GPIO_CTRL;
  869. ctrl = __raw_readl(reg);
  870. /* Module is enabled, clocks are not gated */
  871. ctrl &= 0xFFFFFFFE;
  872. __raw_writel(ctrl, reg);
  873. }
  874. bank->mod_usage |= 1 << offset;
  875. }
  876. spin_unlock_irqrestore(&bank->lock, flags);
  877. return 0;
  878. }
  879. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  880. {
  881. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  882. unsigned long flags;
  883. spin_lock_irqsave(&bank->lock, flags);
  884. #ifdef CONFIG_ARCH_OMAP16XX
  885. if (bank->method == METHOD_GPIO_1610) {
  886. /* Disable wake-up during idle for dynamic tick */
  887. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  888. __raw_writel(1 << offset, reg);
  889. }
  890. #endif
  891. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  892. if (bank->method == METHOD_GPIO_24XX) {
  893. /* Disable wake-up during idle for dynamic tick */
  894. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  895. __raw_writel(1 << offset, reg);
  896. }
  897. #endif
  898. #ifdef CONFIG_ARCH_OMAP4
  899. if (bank->method == METHOD_GPIO_44XX) {
  900. /* Disable wake-up during idle for dynamic tick */
  901. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  902. __raw_writel(1 << offset, reg);
  903. }
  904. #endif
  905. if (!cpu_class_is_omap1()) {
  906. bank->mod_usage &= ~(1 << offset);
  907. if (!bank->mod_usage) {
  908. void __iomem *reg = bank->base;
  909. u32 ctrl;
  910. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  911. reg += OMAP24XX_GPIO_CTRL;
  912. else if (cpu_is_omap44xx())
  913. reg += OMAP4_GPIO_CTRL;
  914. ctrl = __raw_readl(reg);
  915. /* Module is disabled, clocks are gated */
  916. ctrl |= 1;
  917. __raw_writel(ctrl, reg);
  918. }
  919. }
  920. _reset_gpio(bank, bank->chip.base + offset);
  921. spin_unlock_irqrestore(&bank->lock, flags);
  922. }
  923. /*
  924. * We need to unmask the GPIO bank interrupt as soon as possible to
  925. * avoid missing GPIO interrupts for other lines in the bank.
  926. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  927. * in the bank to avoid missing nested interrupts for a GPIO line.
  928. * If we wait to unmask individual GPIO lines in the bank after the
  929. * line's interrupt handler has been run, we may miss some nested
  930. * interrupts.
  931. */
  932. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  933. {
  934. void __iomem *isr_reg = NULL;
  935. u32 isr;
  936. unsigned int gpio_irq, gpio_index;
  937. struct gpio_bank *bank;
  938. u32 retrigger = 0;
  939. int unmasked = 0;
  940. struct irq_chip *chip = irq_desc_get_chip(desc);
  941. chained_irq_enter(chip, desc);
  942. bank = irq_get_handler_data(irq);
  943. #ifdef CONFIG_ARCH_OMAP1
  944. if (bank->method == METHOD_MPUIO)
  945. isr_reg = bank->base +
  946. OMAP_MPUIO_GPIO_INT / bank->stride;
  947. #endif
  948. #ifdef CONFIG_ARCH_OMAP15XX
  949. if (bank->method == METHOD_GPIO_1510)
  950. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  951. #endif
  952. #if defined(CONFIG_ARCH_OMAP16XX)
  953. if (bank->method == METHOD_GPIO_1610)
  954. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  955. #endif
  956. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  957. if (bank->method == METHOD_GPIO_7XX)
  958. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  959. #endif
  960. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  961. if (bank->method == METHOD_GPIO_24XX)
  962. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  963. #endif
  964. #if defined(CONFIG_ARCH_OMAP4)
  965. if (bank->method == METHOD_GPIO_44XX)
  966. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  967. #endif
  968. if (WARN_ON(!isr_reg))
  969. goto exit;
  970. while(1) {
  971. u32 isr_saved, level_mask = 0;
  972. u32 enabled;
  973. enabled = _get_gpio_irqbank_mask(bank);
  974. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  975. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  976. isr &= 0x0000ffff;
  977. if (cpu_class_is_omap2()) {
  978. level_mask = bank->level_mask & enabled;
  979. }
  980. /* clear edge sensitive interrupts before handler(s) are
  981. called so that we don't miss any interrupt occurred while
  982. executing them */
  983. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  984. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  985. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  986. /* if there is only edge sensitive GPIO pin interrupts
  987. configured, we could unmask GPIO bank interrupt immediately */
  988. if (!level_mask && !unmasked) {
  989. unmasked = 1;
  990. chained_irq_exit(chip, desc);
  991. }
  992. isr |= retrigger;
  993. retrigger = 0;
  994. if (!isr)
  995. break;
  996. gpio_irq = bank->virtual_irq_start;
  997. for (; isr != 0; isr >>= 1, gpio_irq++) {
  998. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  999. if (!(isr & 1))
  1000. continue;
  1001. #ifdef CONFIG_ARCH_OMAP1
  1002. /*
  1003. * Some chips can't respond to both rising and falling
  1004. * at the same time. If this irq was requested with
  1005. * both flags, we need to flip the ICR data for the IRQ
  1006. * to respond to the IRQ for the opposite direction.
  1007. * This will be indicated in the bank toggle_mask.
  1008. */
  1009. if (bank->toggle_mask & (1 << gpio_index))
  1010. _toggle_gpio_edge_triggering(bank, gpio_index);
  1011. #endif
  1012. generic_handle_irq(gpio_irq);
  1013. }
  1014. }
  1015. /* if bank has any level sensitive GPIO pin interrupt
  1016. configured, we must unmask the bank interrupt only after
  1017. handler(s) are executed in order to avoid spurious bank
  1018. interrupt */
  1019. exit:
  1020. if (!unmasked)
  1021. chained_irq_exit(chip, desc);
  1022. }
  1023. static void gpio_irq_shutdown(struct irq_data *d)
  1024. {
  1025. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1026. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1027. unsigned long flags;
  1028. spin_lock_irqsave(&bank->lock, flags);
  1029. _reset_gpio(bank, gpio);
  1030. spin_unlock_irqrestore(&bank->lock, flags);
  1031. }
  1032. static void gpio_ack_irq(struct irq_data *d)
  1033. {
  1034. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1035. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1036. _clear_gpio_irqstatus(bank, gpio);
  1037. }
  1038. static void gpio_mask_irq(struct irq_data *d)
  1039. {
  1040. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1041. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1042. unsigned long flags;
  1043. spin_lock_irqsave(&bank->lock, flags);
  1044. _set_gpio_irqenable(bank, gpio, 0);
  1045. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1046. spin_unlock_irqrestore(&bank->lock, flags);
  1047. }
  1048. static void gpio_unmask_irq(struct irq_data *d)
  1049. {
  1050. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1051. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1052. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1053. u32 trigger = irqd_get_trigger_type(d);
  1054. unsigned long flags;
  1055. spin_lock_irqsave(&bank->lock, flags);
  1056. if (trigger)
  1057. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1058. /* For level-triggered GPIOs, the clearing must be done after
  1059. * the HW source is cleared, thus after the handler has run */
  1060. if (bank->level_mask & irq_mask) {
  1061. _set_gpio_irqenable(bank, gpio, 0);
  1062. _clear_gpio_irqstatus(bank, gpio);
  1063. }
  1064. _set_gpio_irqenable(bank, gpio, 1);
  1065. spin_unlock_irqrestore(&bank->lock, flags);
  1066. }
  1067. static struct irq_chip gpio_irq_chip = {
  1068. .name = "GPIO",
  1069. .irq_shutdown = gpio_irq_shutdown,
  1070. .irq_ack = gpio_ack_irq,
  1071. .irq_mask = gpio_mask_irq,
  1072. .irq_unmask = gpio_unmask_irq,
  1073. .irq_set_type = gpio_irq_type,
  1074. .irq_set_wake = gpio_wake_enable,
  1075. };
  1076. /*---------------------------------------------------------------------*/
  1077. #ifdef CONFIG_ARCH_OMAP1
  1078. /* MPUIO uses the always-on 32k clock */
  1079. static void mpuio_ack_irq(struct irq_data *d)
  1080. {
  1081. /* The ISR is reset automatically, so do nothing here. */
  1082. }
  1083. static void mpuio_mask_irq(struct irq_data *d)
  1084. {
  1085. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  1086. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1087. _set_gpio_irqenable(bank, gpio, 0);
  1088. }
  1089. static void mpuio_unmask_irq(struct irq_data *d)
  1090. {
  1091. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  1092. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1093. _set_gpio_irqenable(bank, gpio, 1);
  1094. }
  1095. static struct irq_chip mpuio_irq_chip = {
  1096. .name = "MPUIO",
  1097. .irq_ack = mpuio_ack_irq,
  1098. .irq_mask = mpuio_mask_irq,
  1099. .irq_unmask = mpuio_unmask_irq,
  1100. .irq_set_type = gpio_irq_type,
  1101. #ifdef CONFIG_ARCH_OMAP16XX
  1102. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1103. .irq_set_wake = gpio_wake_enable,
  1104. #endif
  1105. };
  1106. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1107. #ifdef CONFIG_ARCH_OMAP16XX
  1108. #include <linux/platform_device.h>
  1109. static int omap_mpuio_suspend_noirq(struct device *dev)
  1110. {
  1111. struct platform_device *pdev = to_platform_device(dev);
  1112. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1113. void __iomem *mask_reg = bank->base +
  1114. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1115. unsigned long flags;
  1116. spin_lock_irqsave(&bank->lock, flags);
  1117. bank->saved_wakeup = __raw_readl(mask_reg);
  1118. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1119. spin_unlock_irqrestore(&bank->lock, flags);
  1120. return 0;
  1121. }
  1122. static int omap_mpuio_resume_noirq(struct device *dev)
  1123. {
  1124. struct platform_device *pdev = to_platform_device(dev);
  1125. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1126. void __iomem *mask_reg = bank->base +
  1127. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1128. unsigned long flags;
  1129. spin_lock_irqsave(&bank->lock, flags);
  1130. __raw_writel(bank->saved_wakeup, mask_reg);
  1131. spin_unlock_irqrestore(&bank->lock, flags);
  1132. return 0;
  1133. }
  1134. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1135. .suspend_noirq = omap_mpuio_suspend_noirq,
  1136. .resume_noirq = omap_mpuio_resume_noirq,
  1137. };
  1138. /* use platform_driver for this. */
  1139. static struct platform_driver omap_mpuio_driver = {
  1140. .driver = {
  1141. .name = "mpuio",
  1142. .pm = &omap_mpuio_dev_pm_ops,
  1143. },
  1144. };
  1145. static struct platform_device omap_mpuio_device = {
  1146. .name = "mpuio",
  1147. .id = -1,
  1148. .dev = {
  1149. .driver = &omap_mpuio_driver.driver,
  1150. }
  1151. /* could list the /proc/iomem resources */
  1152. };
  1153. static inline void mpuio_init(void)
  1154. {
  1155. struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
  1156. platform_set_drvdata(&omap_mpuio_device, bank);
  1157. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1158. (void) platform_device_register(&omap_mpuio_device);
  1159. }
  1160. #else
  1161. static inline void mpuio_init(void) {}
  1162. #endif /* 16xx */
  1163. #else
  1164. extern struct irq_chip mpuio_irq_chip;
  1165. #define bank_is_mpuio(bank) 0
  1166. static inline void mpuio_init(void) {}
  1167. #endif
  1168. /*---------------------------------------------------------------------*/
  1169. /* REVISIT these are stupid implementations! replace by ones that
  1170. * don't switch on METHOD_* and which mostly avoid spinlocks
  1171. */
  1172. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1173. {
  1174. struct gpio_bank *bank;
  1175. unsigned long flags;
  1176. bank = container_of(chip, struct gpio_bank, chip);
  1177. spin_lock_irqsave(&bank->lock, flags);
  1178. _set_gpio_direction(bank, offset, 1);
  1179. spin_unlock_irqrestore(&bank->lock, flags);
  1180. return 0;
  1181. }
  1182. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1183. {
  1184. void __iomem *reg = bank->base;
  1185. switch (bank->method) {
  1186. case METHOD_MPUIO:
  1187. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  1188. break;
  1189. case METHOD_GPIO_1510:
  1190. reg += OMAP1510_GPIO_DIR_CONTROL;
  1191. break;
  1192. case METHOD_GPIO_1610:
  1193. reg += OMAP1610_GPIO_DIRECTION;
  1194. break;
  1195. case METHOD_GPIO_7XX:
  1196. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1197. break;
  1198. case METHOD_GPIO_24XX:
  1199. reg += OMAP24XX_GPIO_OE;
  1200. break;
  1201. case METHOD_GPIO_44XX:
  1202. reg += OMAP4_GPIO_OE;
  1203. break;
  1204. default:
  1205. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1206. return -EINVAL;
  1207. }
  1208. return __raw_readl(reg) & mask;
  1209. }
  1210. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1211. {
  1212. struct gpio_bank *bank;
  1213. void __iomem *reg;
  1214. int gpio;
  1215. u32 mask;
  1216. gpio = chip->base + offset;
  1217. bank = get_gpio_bank(gpio);
  1218. reg = bank->base;
  1219. mask = 1 << get_gpio_index(gpio);
  1220. if (gpio_is_input(bank, mask))
  1221. return _get_gpio_datain(bank, gpio);
  1222. else
  1223. return _get_gpio_dataout(bank, gpio);
  1224. }
  1225. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1226. {
  1227. struct gpio_bank *bank;
  1228. unsigned long flags;
  1229. bank = container_of(chip, struct gpio_bank, chip);
  1230. spin_lock_irqsave(&bank->lock, flags);
  1231. _set_gpio_dataout(bank, offset, value);
  1232. _set_gpio_direction(bank, offset, 0);
  1233. spin_unlock_irqrestore(&bank->lock, flags);
  1234. return 0;
  1235. }
  1236. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1237. unsigned debounce)
  1238. {
  1239. struct gpio_bank *bank;
  1240. unsigned long flags;
  1241. bank = container_of(chip, struct gpio_bank, chip);
  1242. if (!bank->dbck) {
  1243. bank->dbck = clk_get(bank->dev, "dbclk");
  1244. if (IS_ERR(bank->dbck))
  1245. dev_err(bank->dev, "Could not get gpio dbck\n");
  1246. }
  1247. spin_lock_irqsave(&bank->lock, flags);
  1248. _set_gpio_debounce(bank, offset, debounce);
  1249. spin_unlock_irqrestore(&bank->lock, flags);
  1250. return 0;
  1251. }
  1252. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1253. {
  1254. struct gpio_bank *bank;
  1255. unsigned long flags;
  1256. bank = container_of(chip, struct gpio_bank, chip);
  1257. spin_lock_irqsave(&bank->lock, flags);
  1258. _set_gpio_dataout(bank, offset, value);
  1259. spin_unlock_irqrestore(&bank->lock, flags);
  1260. }
  1261. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1262. {
  1263. struct gpio_bank *bank;
  1264. bank = container_of(chip, struct gpio_bank, chip);
  1265. return bank->virtual_irq_start + offset;
  1266. }
  1267. /*---------------------------------------------------------------------*/
  1268. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  1269. {
  1270. u32 rev;
  1271. if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
  1272. rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
  1273. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1274. rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
  1275. else if (cpu_is_omap44xx())
  1276. rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
  1277. else
  1278. return;
  1279. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1280. (rev >> 4) & 0x0f, rev & 0x0f);
  1281. }
  1282. /* This lock class tells lockdep that GPIO irqs are in a different
  1283. * category than their parents, so it won't report false recursion.
  1284. */
  1285. static struct lock_class_key gpio_lock_class;
  1286. static inline int init_gpio_info(struct platform_device *pdev)
  1287. {
  1288. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  1289. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  1290. GFP_KERNEL);
  1291. if (!gpio_bank) {
  1292. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  1293. return -ENOMEM;
  1294. }
  1295. return 0;
  1296. }
  1297. /* TODO: Cleanup cpu_is_* checks */
  1298. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  1299. {
  1300. if (cpu_class_is_omap2()) {
  1301. if (cpu_is_omap44xx()) {
  1302. __raw_writel(0xffffffff, bank->base +
  1303. OMAP4_GPIO_IRQSTATUSCLR0);
  1304. __raw_writel(0x00000000, bank->base +
  1305. OMAP4_GPIO_DEBOUNCENABLE);
  1306. /* Initialize interface clk ungated, module enabled */
  1307. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1308. } else if (cpu_is_omap34xx()) {
  1309. __raw_writel(0x00000000, bank->base +
  1310. OMAP24XX_GPIO_IRQENABLE1);
  1311. __raw_writel(0xffffffff, bank->base +
  1312. OMAP24XX_GPIO_IRQSTATUS1);
  1313. __raw_writel(0x00000000, bank->base +
  1314. OMAP24XX_GPIO_DEBOUNCE_EN);
  1315. /* Initialize interface clk ungated, module enabled */
  1316. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1317. } else if (cpu_is_omap24xx()) {
  1318. static const u32 non_wakeup_gpios[] = {
  1319. 0xe203ffc0, 0x08700040
  1320. };
  1321. if (id < ARRAY_SIZE(non_wakeup_gpios))
  1322. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  1323. }
  1324. } else if (cpu_class_is_omap1()) {
  1325. if (bank_is_mpuio(bank))
  1326. __raw_writew(0xffff, bank->base +
  1327. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  1328. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1329. __raw_writew(0xffff, bank->base
  1330. + OMAP1510_GPIO_INT_MASK);
  1331. __raw_writew(0x0000, bank->base
  1332. + OMAP1510_GPIO_INT_STATUS);
  1333. }
  1334. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1335. __raw_writew(0x0000, bank->base
  1336. + OMAP1610_GPIO_IRQENABLE1);
  1337. __raw_writew(0xffff, bank->base
  1338. + OMAP1610_GPIO_IRQSTATUS1);
  1339. __raw_writew(0x0014, bank->base
  1340. + OMAP1610_GPIO_SYSCONFIG);
  1341. /*
  1342. * Enable system clock for GPIO module.
  1343. * The CAM_CLK_CTRL *is* really the right place.
  1344. */
  1345. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  1346. ULPD_CAM_CLK_CTRL);
  1347. }
  1348. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1349. __raw_writel(0xffffffff, bank->base
  1350. + OMAP7XX_GPIO_INT_MASK);
  1351. __raw_writel(0x00000000, bank->base
  1352. + OMAP7XX_GPIO_INT_STATUS);
  1353. }
  1354. }
  1355. }
  1356. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  1357. {
  1358. int j;
  1359. static int gpio;
  1360. bank->mod_usage = 0;
  1361. /*
  1362. * REVISIT eventually switch from OMAP-specific gpio structs
  1363. * over to the generic ones
  1364. */
  1365. bank->chip.request = omap_gpio_request;
  1366. bank->chip.free = omap_gpio_free;
  1367. bank->chip.direction_input = gpio_input;
  1368. bank->chip.get = gpio_get;
  1369. bank->chip.direction_output = gpio_output;
  1370. bank->chip.set_debounce = gpio_debounce;
  1371. bank->chip.set = gpio_set;
  1372. bank->chip.to_irq = gpio_2irq;
  1373. if (bank_is_mpuio(bank)) {
  1374. bank->chip.label = "mpuio";
  1375. #ifdef CONFIG_ARCH_OMAP16XX
  1376. bank->chip.dev = &omap_mpuio_device.dev;
  1377. #endif
  1378. bank->chip.base = OMAP_MPUIO(0);
  1379. } else {
  1380. bank->chip.label = "gpio";
  1381. bank->chip.base = gpio;
  1382. gpio += bank->width;
  1383. }
  1384. bank->chip.ngpio = bank->width;
  1385. gpiochip_add(&bank->chip);
  1386. for (j = bank->virtual_irq_start;
  1387. j < bank->virtual_irq_start + bank->width; j++) {
  1388. irq_set_lockdep_class(j, &gpio_lock_class);
  1389. irq_set_chip_data(j, bank);
  1390. if (bank_is_mpuio(bank))
  1391. irq_set_chip(j, &mpuio_irq_chip);
  1392. else
  1393. irq_set_chip(j, &gpio_irq_chip);
  1394. irq_set_handler(j, handle_simple_irq);
  1395. set_irq_flags(j, IRQF_VALID);
  1396. }
  1397. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  1398. irq_set_handler_data(bank->irq, bank);
  1399. }
  1400. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  1401. {
  1402. static int gpio_init_done;
  1403. struct omap_gpio_platform_data *pdata;
  1404. struct resource *res;
  1405. int id;
  1406. struct gpio_bank *bank;
  1407. if (!pdev->dev.platform_data)
  1408. return -EINVAL;
  1409. pdata = pdev->dev.platform_data;
  1410. if (!gpio_init_done) {
  1411. int ret;
  1412. ret = init_gpio_info(pdev);
  1413. if (ret)
  1414. return ret;
  1415. }
  1416. id = pdev->id;
  1417. bank = &gpio_bank[id];
  1418. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1419. if (unlikely(!res)) {
  1420. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1421. return -ENODEV;
  1422. }
  1423. bank->irq = res->start;
  1424. bank->virtual_irq_start = pdata->virtual_irq_start;
  1425. bank->method = pdata->bank_type;
  1426. bank->dev = &pdev->dev;
  1427. bank->dbck_flag = pdata->dbck_flag;
  1428. bank->stride = pdata->bank_stride;
  1429. bank->width = pdata->bank_width;
  1430. spin_lock_init(&bank->lock);
  1431. /* Static mapping, never released */
  1432. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1433. if (unlikely(!res)) {
  1434. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1435. return -ENODEV;
  1436. }
  1437. bank->base = ioremap(res->start, resource_size(res));
  1438. if (!bank->base) {
  1439. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1440. return -ENOMEM;
  1441. }
  1442. pm_runtime_enable(bank->dev);
  1443. pm_runtime_get_sync(bank->dev);
  1444. omap_gpio_mod_init(bank, id);
  1445. omap_gpio_chip_init(bank);
  1446. omap_gpio_show_rev(bank);
  1447. if (!gpio_init_done)
  1448. gpio_init_done = 1;
  1449. return 0;
  1450. }
  1451. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1452. static int omap_gpio_suspend(void)
  1453. {
  1454. int i;
  1455. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1456. return 0;
  1457. for (i = 0; i < gpio_bank_count; i++) {
  1458. struct gpio_bank *bank = &gpio_bank[i];
  1459. void __iomem *wake_status;
  1460. void __iomem *wake_clear;
  1461. void __iomem *wake_set;
  1462. unsigned long flags;
  1463. switch (bank->method) {
  1464. #ifdef CONFIG_ARCH_OMAP16XX
  1465. case METHOD_GPIO_1610:
  1466. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1467. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1468. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1469. break;
  1470. #endif
  1471. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1472. case METHOD_GPIO_24XX:
  1473. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1474. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1475. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1476. break;
  1477. #endif
  1478. #ifdef CONFIG_ARCH_OMAP4
  1479. case METHOD_GPIO_44XX:
  1480. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1481. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1482. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1483. break;
  1484. #endif
  1485. default:
  1486. continue;
  1487. }
  1488. spin_lock_irqsave(&bank->lock, flags);
  1489. bank->saved_wakeup = __raw_readl(wake_status);
  1490. __raw_writel(0xffffffff, wake_clear);
  1491. __raw_writel(bank->suspend_wakeup, wake_set);
  1492. spin_unlock_irqrestore(&bank->lock, flags);
  1493. }
  1494. return 0;
  1495. }
  1496. static void omap_gpio_resume(void)
  1497. {
  1498. int i;
  1499. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1500. return;
  1501. for (i = 0; i < gpio_bank_count; i++) {
  1502. struct gpio_bank *bank = &gpio_bank[i];
  1503. void __iomem *wake_clear;
  1504. void __iomem *wake_set;
  1505. unsigned long flags;
  1506. switch (bank->method) {
  1507. #ifdef CONFIG_ARCH_OMAP16XX
  1508. case METHOD_GPIO_1610:
  1509. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1510. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1511. break;
  1512. #endif
  1513. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1514. case METHOD_GPIO_24XX:
  1515. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1516. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1517. break;
  1518. #endif
  1519. #ifdef CONFIG_ARCH_OMAP4
  1520. case METHOD_GPIO_44XX:
  1521. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1522. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1523. break;
  1524. #endif
  1525. default:
  1526. continue;
  1527. }
  1528. spin_lock_irqsave(&bank->lock, flags);
  1529. __raw_writel(0xffffffff, wake_clear);
  1530. __raw_writel(bank->saved_wakeup, wake_set);
  1531. spin_unlock_irqrestore(&bank->lock, flags);
  1532. }
  1533. }
  1534. static struct syscore_ops omap_gpio_syscore_ops = {
  1535. .suspend = omap_gpio_suspend,
  1536. .resume = omap_gpio_resume,
  1537. };
  1538. #endif
  1539. #ifdef CONFIG_ARCH_OMAP2PLUS
  1540. static int workaround_enabled;
  1541. void omap2_gpio_prepare_for_idle(int off_mode)
  1542. {
  1543. int i, c = 0;
  1544. int min = 0;
  1545. if (cpu_is_omap34xx())
  1546. min = 1;
  1547. for (i = min; i < gpio_bank_count; i++) {
  1548. struct gpio_bank *bank = &gpio_bank[i];
  1549. u32 l1 = 0, l2 = 0;
  1550. int j;
  1551. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1552. clk_disable(bank->dbck);
  1553. if (!off_mode)
  1554. continue;
  1555. /* If going to OFF, remove triggering for all
  1556. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1557. * generated. See OMAP2420 Errata item 1.101. */
  1558. if (!(bank->enabled_non_wakeup_gpios))
  1559. continue;
  1560. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1561. bank->saved_datain = __raw_readl(bank->base +
  1562. OMAP24XX_GPIO_DATAIN);
  1563. l1 = __raw_readl(bank->base +
  1564. OMAP24XX_GPIO_FALLINGDETECT);
  1565. l2 = __raw_readl(bank->base +
  1566. OMAP24XX_GPIO_RISINGDETECT);
  1567. }
  1568. if (cpu_is_omap44xx()) {
  1569. bank->saved_datain = __raw_readl(bank->base +
  1570. OMAP4_GPIO_DATAIN);
  1571. l1 = __raw_readl(bank->base +
  1572. OMAP4_GPIO_FALLINGDETECT);
  1573. l2 = __raw_readl(bank->base +
  1574. OMAP4_GPIO_RISINGDETECT);
  1575. }
  1576. bank->saved_fallingdetect = l1;
  1577. bank->saved_risingdetect = l2;
  1578. l1 &= ~bank->enabled_non_wakeup_gpios;
  1579. l2 &= ~bank->enabled_non_wakeup_gpios;
  1580. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1581. __raw_writel(l1, bank->base +
  1582. OMAP24XX_GPIO_FALLINGDETECT);
  1583. __raw_writel(l2, bank->base +
  1584. OMAP24XX_GPIO_RISINGDETECT);
  1585. }
  1586. if (cpu_is_omap44xx()) {
  1587. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1588. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1589. }
  1590. c++;
  1591. }
  1592. if (!c) {
  1593. workaround_enabled = 0;
  1594. return;
  1595. }
  1596. workaround_enabled = 1;
  1597. }
  1598. void omap2_gpio_resume_after_idle(void)
  1599. {
  1600. int i;
  1601. int min = 0;
  1602. if (cpu_is_omap34xx())
  1603. min = 1;
  1604. for (i = min; i < gpio_bank_count; i++) {
  1605. struct gpio_bank *bank = &gpio_bank[i];
  1606. u32 l = 0, gen, gen0, gen1;
  1607. int j;
  1608. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1609. clk_enable(bank->dbck);
  1610. if (!workaround_enabled)
  1611. continue;
  1612. if (!(bank->enabled_non_wakeup_gpios))
  1613. continue;
  1614. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1615. __raw_writel(bank->saved_fallingdetect,
  1616. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1617. __raw_writel(bank->saved_risingdetect,
  1618. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1619. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1620. }
  1621. if (cpu_is_omap44xx()) {
  1622. __raw_writel(bank->saved_fallingdetect,
  1623. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1624. __raw_writel(bank->saved_risingdetect,
  1625. bank->base + OMAP4_GPIO_RISINGDETECT);
  1626. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1627. }
  1628. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1629. * state. If so, generate an IRQ by software. This is
  1630. * horribly racy, but it's the best we can do to work around
  1631. * this silicon bug. */
  1632. l ^= bank->saved_datain;
  1633. l &= bank->enabled_non_wakeup_gpios;
  1634. /*
  1635. * No need to generate IRQs for the rising edge for gpio IRQs
  1636. * configured with falling edge only; and vice versa.
  1637. */
  1638. gen0 = l & bank->saved_fallingdetect;
  1639. gen0 &= bank->saved_datain;
  1640. gen1 = l & bank->saved_risingdetect;
  1641. gen1 &= ~(bank->saved_datain);
  1642. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1643. gen = l & (~(bank->saved_fallingdetect) &
  1644. ~(bank->saved_risingdetect));
  1645. /* Consider all GPIO IRQs needed to be updated */
  1646. gen |= gen0 | gen1;
  1647. if (gen) {
  1648. u32 old0, old1;
  1649. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1650. old0 = __raw_readl(bank->base +
  1651. OMAP24XX_GPIO_LEVELDETECT0);
  1652. old1 = __raw_readl(bank->base +
  1653. OMAP24XX_GPIO_LEVELDETECT1);
  1654. __raw_writel(old0 | gen, bank->base +
  1655. OMAP24XX_GPIO_LEVELDETECT0);
  1656. __raw_writel(old1 | gen, bank->base +
  1657. OMAP24XX_GPIO_LEVELDETECT1);
  1658. __raw_writel(old0, bank->base +
  1659. OMAP24XX_GPIO_LEVELDETECT0);
  1660. __raw_writel(old1, bank->base +
  1661. OMAP24XX_GPIO_LEVELDETECT1);
  1662. }
  1663. if (cpu_is_omap44xx()) {
  1664. old0 = __raw_readl(bank->base +
  1665. OMAP4_GPIO_LEVELDETECT0);
  1666. old1 = __raw_readl(bank->base +
  1667. OMAP4_GPIO_LEVELDETECT1);
  1668. __raw_writel(old0 | l, bank->base +
  1669. OMAP4_GPIO_LEVELDETECT0);
  1670. __raw_writel(old1 | l, bank->base +
  1671. OMAP4_GPIO_LEVELDETECT1);
  1672. __raw_writel(old0, bank->base +
  1673. OMAP4_GPIO_LEVELDETECT0);
  1674. __raw_writel(old1, bank->base +
  1675. OMAP4_GPIO_LEVELDETECT1);
  1676. }
  1677. }
  1678. }
  1679. }
  1680. #endif
  1681. #ifdef CONFIG_ARCH_OMAP3
  1682. /* save the registers of bank 2-6 */
  1683. void omap_gpio_save_context(void)
  1684. {
  1685. int i;
  1686. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1687. for (i = 1; i < gpio_bank_count; i++) {
  1688. struct gpio_bank *bank = &gpio_bank[i];
  1689. gpio_context[i].irqenable1 =
  1690. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1691. gpio_context[i].irqenable2 =
  1692. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1693. gpio_context[i].wake_en =
  1694. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1695. gpio_context[i].ctrl =
  1696. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1697. gpio_context[i].oe =
  1698. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1699. gpio_context[i].leveldetect0 =
  1700. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1701. gpio_context[i].leveldetect1 =
  1702. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1703. gpio_context[i].risingdetect =
  1704. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1705. gpio_context[i].fallingdetect =
  1706. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1707. gpio_context[i].dataout =
  1708. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1709. }
  1710. }
  1711. /* restore the required registers of bank 2-6 */
  1712. void omap_gpio_restore_context(void)
  1713. {
  1714. int i;
  1715. for (i = 1; i < gpio_bank_count; i++) {
  1716. struct gpio_bank *bank = &gpio_bank[i];
  1717. __raw_writel(gpio_context[i].irqenable1,
  1718. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1719. __raw_writel(gpio_context[i].irqenable2,
  1720. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1721. __raw_writel(gpio_context[i].wake_en,
  1722. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1723. __raw_writel(gpio_context[i].ctrl,
  1724. bank->base + OMAP24XX_GPIO_CTRL);
  1725. __raw_writel(gpio_context[i].oe,
  1726. bank->base + OMAP24XX_GPIO_OE);
  1727. __raw_writel(gpio_context[i].leveldetect0,
  1728. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1729. __raw_writel(gpio_context[i].leveldetect1,
  1730. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1731. __raw_writel(gpio_context[i].risingdetect,
  1732. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1733. __raw_writel(gpio_context[i].fallingdetect,
  1734. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1735. __raw_writel(gpio_context[i].dataout,
  1736. bank->base + OMAP24XX_GPIO_DATAOUT);
  1737. }
  1738. }
  1739. #endif
  1740. static struct platform_driver omap_gpio_driver = {
  1741. .probe = omap_gpio_probe,
  1742. .driver = {
  1743. .name = "omap_gpio",
  1744. },
  1745. };
  1746. /*
  1747. * gpio driver register needs to be done before
  1748. * machine_init functions access gpio APIs.
  1749. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1750. */
  1751. static int __init omap_gpio_drv_reg(void)
  1752. {
  1753. return platform_driver_register(&omap_gpio_driver);
  1754. }
  1755. postcore_initcall(omap_gpio_drv_reg);
  1756. static int __init omap_gpio_sysinit(void)
  1757. {
  1758. mpuio_init();
  1759. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1760. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1761. register_syscore_ops(&omap_gpio_syscore_ops);
  1762. #endif
  1763. return 0;
  1764. }
  1765. arch_initcall(omap_gpio_sysinit);