8250_dw.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. * Copyright 2013 Intel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  13. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  14. * raised, the LCR needs to be rewritten and the uart status register read.
  15. */
  16. #include <linux/device.h>
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/serial_8250.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial_reg.h>
  23. #include <linux/of.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/slab.h>
  28. #include <linux/acpi.h>
  29. #include <linux/clk.h>
  30. #include <linux/pm_runtime.h>
  31. #include <asm/byteorder.h>
  32. #include "8250.h"
  33. /* Offsets for the DesignWare specific registers */
  34. #define DW_UART_USR 0x1f /* UART Status Register */
  35. #define DW_UART_CPR 0xf4 /* Component Parameter Register */
  36. #define DW_UART_UCV 0xf8 /* UART Component Version */
  37. /* Component Parameter Register bits */
  38. #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
  39. #define DW_UART_CPR_AFCE_MODE (1 << 4)
  40. #define DW_UART_CPR_THRE_MODE (1 << 5)
  41. #define DW_UART_CPR_SIR_MODE (1 << 6)
  42. #define DW_UART_CPR_SIR_LP_MODE (1 << 7)
  43. #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
  44. #define DW_UART_CPR_FIFO_ACCESS (1 << 9)
  45. #define DW_UART_CPR_FIFO_STAT (1 << 10)
  46. #define DW_UART_CPR_SHADOW (1 << 11)
  47. #define DW_UART_CPR_ENCODED_PARMS (1 << 12)
  48. #define DW_UART_CPR_DMA_EXTRA (1 << 13)
  49. #define DW_UART_CPR_FIFO_MODE (0xff << 16)
  50. /* Helper for fifo size calculation */
  51. #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
  52. struct dw8250_data {
  53. int last_lcr;
  54. int line;
  55. struct clk *clk;
  56. u8 usr_reg;
  57. };
  58. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  59. {
  60. struct dw8250_data *d = p->private_data;
  61. if (offset == UART_LCR)
  62. d->last_lcr = value;
  63. offset <<= p->regshift;
  64. writeb(value, p->membase + offset);
  65. }
  66. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  67. {
  68. offset <<= p->regshift;
  69. return readb(p->membase + offset);
  70. }
  71. /* Read Back (rb) version to ensure register access ording. */
  72. static void dw8250_serial_out_rb(struct uart_port *p, int offset, int value)
  73. {
  74. dw8250_serial_out(p, offset, value);
  75. dw8250_serial_in(p, UART_LCR);
  76. }
  77. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  78. {
  79. struct dw8250_data *d = p->private_data;
  80. if (offset == UART_LCR)
  81. d->last_lcr = value;
  82. offset <<= p->regshift;
  83. writel(value, p->membase + offset);
  84. }
  85. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  86. {
  87. offset <<= p->regshift;
  88. return readl(p->membase + offset);
  89. }
  90. static int dw8250_handle_irq(struct uart_port *p)
  91. {
  92. struct dw8250_data *d = p->private_data;
  93. unsigned int iir = p->serial_in(p, UART_IIR);
  94. if (serial8250_handle_irq(p, iir)) {
  95. return 1;
  96. } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  97. /* Clear the USR and write the LCR again. */
  98. (void)p->serial_in(p, d->usr_reg);
  99. p->serial_out(p, UART_LCR, d->last_lcr);
  100. return 1;
  101. }
  102. return 0;
  103. }
  104. static void
  105. dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
  106. {
  107. if (!state)
  108. pm_runtime_get_sync(port->dev);
  109. serial8250_do_pm(port, state, old);
  110. if (state)
  111. pm_runtime_put_sync_suspend(port->dev);
  112. }
  113. static void dw8250_setup_port(struct uart_8250_port *up)
  114. {
  115. struct uart_port *p = &up->port;
  116. u32 reg = readl(p->membase + DW_UART_UCV);
  117. /*
  118. * If the Component Version Register returns zero, we know that
  119. * ADDITIONAL_FEATURES are not enabled. No need to go any further.
  120. */
  121. if (!reg)
  122. return;
  123. dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
  124. (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
  125. reg = readl(p->membase + DW_UART_CPR);
  126. if (!reg)
  127. return;
  128. /* Select the type based on fifo */
  129. if (reg & DW_UART_CPR_FIFO_MODE) {
  130. p->type = PORT_16550A;
  131. p->flags |= UPF_FIXED_TYPE;
  132. p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
  133. up->tx_loadsz = p->fifosize;
  134. up->capabilities = UART_CAP_FIFO;
  135. }
  136. if (reg & DW_UART_CPR_AFCE_MODE)
  137. up->capabilities |= UART_CAP_AFE;
  138. }
  139. static int dw8250_probe_of(struct uart_port *p,
  140. struct dw8250_data *data)
  141. {
  142. struct device_node *np = p->dev->of_node;
  143. u32 val;
  144. bool has_ucv = true;
  145. if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
  146. #ifdef __BIG_ENDIAN
  147. /*
  148. * Low order bits of these 64-bit registers, when
  149. * accessed as a byte, are 7 bytes further down in the
  150. * address space in big endian mode.
  151. */
  152. p->membase += 7;
  153. #endif
  154. p->serial_out = dw8250_serial_out_rb;
  155. p->flags = ASYNC_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
  156. p->type = PORT_OCTEON;
  157. data->usr_reg = 0x27;
  158. has_ucv = false;
  159. } else if (!of_property_read_u32(np, "reg-io-width", &val)) {
  160. switch (val) {
  161. case 1:
  162. break;
  163. case 4:
  164. p->iotype = UPIO_MEM32;
  165. p->serial_in = dw8250_serial_in32;
  166. p->serial_out = dw8250_serial_out32;
  167. break;
  168. default:
  169. dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
  170. return -EINVAL;
  171. }
  172. }
  173. if (has_ucv)
  174. dw8250_setup_port(container_of(p, struct uart_8250_port, port));
  175. if (!of_property_read_u32(np, "reg-shift", &val))
  176. p->regshift = val;
  177. /* clock got configured through clk api, all done */
  178. if (p->uartclk)
  179. return 0;
  180. /* try to find out clock frequency from DT as fallback */
  181. if (of_property_read_u32(np, "clock-frequency", &val)) {
  182. dev_err(p->dev, "clk or clock-frequency not defined\n");
  183. return -EINVAL;
  184. }
  185. p->uartclk = val;
  186. return 0;
  187. }
  188. #ifdef CONFIG_ACPI
  189. static int dw8250_probe_acpi(struct uart_8250_port *up)
  190. {
  191. const struct acpi_device_id *id;
  192. struct uart_port *p = &up->port;
  193. dw8250_setup_port(up);
  194. id = acpi_match_device(p->dev->driver->acpi_match_table, p->dev);
  195. if (!id)
  196. return -ENODEV;
  197. p->iotype = UPIO_MEM32;
  198. p->serial_in = dw8250_serial_in32;
  199. p->serial_out = dw8250_serial_out32;
  200. p->regshift = 2;
  201. if (!p->uartclk)
  202. p->uartclk = (unsigned int)id->driver_data;
  203. up->dma = devm_kzalloc(p->dev, sizeof(*up->dma), GFP_KERNEL);
  204. if (!up->dma)
  205. return -ENOMEM;
  206. up->dma->rxconf.src_maxburst = p->fifosize / 4;
  207. up->dma->txconf.dst_maxburst = p->fifosize / 4;
  208. return 0;
  209. }
  210. #else
  211. static inline int dw8250_probe_acpi(struct uart_8250_port *up)
  212. {
  213. return -ENODEV;
  214. }
  215. #endif /* CONFIG_ACPI */
  216. static int dw8250_probe(struct platform_device *pdev)
  217. {
  218. struct uart_8250_port uart = {};
  219. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  220. struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  221. struct dw8250_data *data;
  222. int err;
  223. if (!regs || !irq) {
  224. dev_err(&pdev->dev, "no registers/irq defined\n");
  225. return -EINVAL;
  226. }
  227. spin_lock_init(&uart.port.lock);
  228. uart.port.mapbase = regs->start;
  229. uart.port.irq = irq->start;
  230. uart.port.handle_irq = dw8250_handle_irq;
  231. uart.port.pm = dw8250_do_pm;
  232. uart.port.type = PORT_8250;
  233. uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  234. uart.port.dev = &pdev->dev;
  235. uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
  236. resource_size(regs));
  237. if (!uart.port.membase)
  238. return -ENOMEM;
  239. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  240. if (!data)
  241. return -ENOMEM;
  242. data->usr_reg = DW_UART_USR;
  243. data->clk = devm_clk_get(&pdev->dev, NULL);
  244. if (!IS_ERR(data->clk)) {
  245. clk_prepare_enable(data->clk);
  246. uart.port.uartclk = clk_get_rate(data->clk);
  247. }
  248. uart.port.iotype = UPIO_MEM;
  249. uart.port.serial_in = dw8250_serial_in;
  250. uart.port.serial_out = dw8250_serial_out;
  251. uart.port.private_data = data;
  252. if (pdev->dev.of_node) {
  253. err = dw8250_probe_of(&uart.port, data);
  254. if (err)
  255. return err;
  256. } else if (ACPI_HANDLE(&pdev->dev)) {
  257. err = dw8250_probe_acpi(&uart);
  258. if (err)
  259. return err;
  260. } else {
  261. return -ENODEV;
  262. }
  263. data->line = serial8250_register_8250_port(&uart);
  264. if (data->line < 0)
  265. return data->line;
  266. platform_set_drvdata(pdev, data);
  267. pm_runtime_set_active(&pdev->dev);
  268. pm_runtime_enable(&pdev->dev);
  269. return 0;
  270. }
  271. static int dw8250_remove(struct platform_device *pdev)
  272. {
  273. struct dw8250_data *data = platform_get_drvdata(pdev);
  274. pm_runtime_get_sync(&pdev->dev);
  275. serial8250_unregister_port(data->line);
  276. if (!IS_ERR(data->clk))
  277. clk_disable_unprepare(data->clk);
  278. pm_runtime_disable(&pdev->dev);
  279. pm_runtime_put_noidle(&pdev->dev);
  280. return 0;
  281. }
  282. #ifdef CONFIG_PM
  283. static int dw8250_suspend(struct device *dev)
  284. {
  285. struct dw8250_data *data = dev_get_drvdata(dev);
  286. serial8250_suspend_port(data->line);
  287. return 0;
  288. }
  289. static int dw8250_resume(struct device *dev)
  290. {
  291. struct dw8250_data *data = dev_get_drvdata(dev);
  292. serial8250_resume_port(data->line);
  293. return 0;
  294. }
  295. #endif /* CONFIG_PM */
  296. #ifdef CONFIG_PM_RUNTIME
  297. static int dw8250_runtime_suspend(struct device *dev)
  298. {
  299. struct dw8250_data *data = dev_get_drvdata(dev);
  300. if (!IS_ERR(data->clk))
  301. clk_disable_unprepare(data->clk);
  302. return 0;
  303. }
  304. static int dw8250_runtime_resume(struct device *dev)
  305. {
  306. struct dw8250_data *data = dev_get_drvdata(dev);
  307. if (!IS_ERR(data->clk))
  308. clk_prepare_enable(data->clk);
  309. return 0;
  310. }
  311. #endif
  312. static const struct dev_pm_ops dw8250_pm_ops = {
  313. SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
  314. SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
  315. };
  316. static const struct of_device_id dw8250_of_match[] = {
  317. { .compatible = "snps,dw-apb-uart" },
  318. { .compatible = "cavium,octeon-3860-uart" },
  319. { /* Sentinel */ }
  320. };
  321. MODULE_DEVICE_TABLE(of, dw8250_of_match);
  322. static const struct acpi_device_id dw8250_acpi_match[] = {
  323. { "INT33C4", 0 },
  324. { "INT33C5", 0 },
  325. { "80860F0A", 0 },
  326. { },
  327. };
  328. MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
  329. static struct platform_driver dw8250_platform_driver = {
  330. .driver = {
  331. .name = "dw-apb-uart",
  332. .owner = THIS_MODULE,
  333. .pm = &dw8250_pm_ops,
  334. .of_match_table = dw8250_of_match,
  335. .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
  336. },
  337. .probe = dw8250_probe,
  338. .remove = dw8250_remove,
  339. };
  340. module_platform_driver(dw8250_platform_driver);
  341. MODULE_AUTHOR("Jamie Iles");
  342. MODULE_LICENSE("GPL");
  343. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");