clock.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005 Nokia corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/list.h>
  17. #include <linux/errno.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <asm/mach-types.h>
  22. #include <mach/cpu.h>
  23. #include <mach/usb.h>
  24. #include <mach/clock.h>
  25. #include <mach/sram.h>
  26. static const struct clkops clkops_generic;
  27. static const struct clkops clkops_uart;
  28. static const struct clkops clkops_dspck;
  29. #include "clock.h"
  30. static int omap1_clk_enable_generic(struct clk * clk);
  31. static int omap1_clk_enable(struct clk *clk);
  32. static void omap1_clk_disable_generic(struct clk * clk);
  33. static void omap1_clk_disable(struct clk *clk);
  34. __u32 arm_idlect1_mask;
  35. /*-------------------------------------------------------------------------
  36. * Omap1 specific clock functions
  37. *-------------------------------------------------------------------------*/
  38. static void omap1_watchdog_recalc(struct clk * clk)
  39. {
  40. clk->rate = clk->parent->rate / 14;
  41. }
  42. static void omap1_uart_recalc(struct clk * clk)
  43. {
  44. unsigned int val = omap_readl(clk->enable_reg);
  45. if (val & clk->enable_bit)
  46. clk->rate = 48000000;
  47. else
  48. clk->rate = 12000000;
  49. }
  50. static void omap1_sossi_recalc(struct clk *clk)
  51. {
  52. u32 div = omap_readl(MOD_CONF_CTRL_1);
  53. div = (div >> 17) & 0x7;
  54. div++;
  55. clk->rate = clk->parent->rate / div;
  56. }
  57. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  58. {
  59. int retval;
  60. retval = omap1_clk_enable(&api_ck.clk);
  61. if (!retval) {
  62. retval = omap1_clk_enable_generic(clk);
  63. omap1_clk_disable(&api_ck.clk);
  64. }
  65. return retval;
  66. }
  67. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  68. {
  69. if (omap1_clk_enable(&api_ck.clk) == 0) {
  70. omap1_clk_disable_generic(clk);
  71. omap1_clk_disable(&api_ck.clk);
  72. }
  73. }
  74. static const struct clkops clkops_dspck = {
  75. .enable = &omap1_clk_enable_dsp_domain,
  76. .disable = &omap1_clk_disable_dsp_domain,
  77. };
  78. static int omap1_clk_enable_uart_functional(struct clk *clk)
  79. {
  80. int ret;
  81. struct uart_clk *uclk;
  82. ret = omap1_clk_enable_generic(clk);
  83. if (ret == 0) {
  84. /* Set smart idle acknowledgement mode */
  85. uclk = (struct uart_clk *)clk;
  86. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  87. uclk->sysc_addr);
  88. }
  89. return ret;
  90. }
  91. static void omap1_clk_disable_uart_functional(struct clk *clk)
  92. {
  93. struct uart_clk *uclk;
  94. /* Set force idle acknowledgement mode */
  95. uclk = (struct uart_clk *)clk;
  96. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  97. omap1_clk_disable_generic(clk);
  98. }
  99. static const struct clkops clkops_uart = {
  100. .enable = &omap1_clk_enable_uart_functional,
  101. .disable = &omap1_clk_disable_uart_functional,
  102. };
  103. static void omap1_clk_allow_idle(struct clk *clk)
  104. {
  105. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  106. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  107. return;
  108. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  109. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  110. }
  111. static void omap1_clk_deny_idle(struct clk *clk)
  112. {
  113. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  114. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  115. return;
  116. if (iclk->no_idle_count++ == 0)
  117. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  118. }
  119. static __u16 verify_ckctl_value(__u16 newval)
  120. {
  121. /* This function checks for following limitations set
  122. * by the hardware (all conditions must be true):
  123. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  124. * ARM_CK >= TC_CK
  125. * DSP_CK >= TC_CK
  126. * DSPMMU_CK >= TC_CK
  127. *
  128. * In addition following rules are enforced:
  129. * LCD_CK <= TC_CK
  130. * ARMPER_CK <= TC_CK
  131. *
  132. * However, maximum frequencies are not checked for!
  133. */
  134. __u8 per_exp;
  135. __u8 lcd_exp;
  136. __u8 arm_exp;
  137. __u8 dsp_exp;
  138. __u8 tc_exp;
  139. __u8 dspmmu_exp;
  140. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  141. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  142. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  143. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  144. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  145. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  146. if (dspmmu_exp < dsp_exp)
  147. dspmmu_exp = dsp_exp;
  148. if (dspmmu_exp > dsp_exp+1)
  149. dspmmu_exp = dsp_exp+1;
  150. if (tc_exp < arm_exp)
  151. tc_exp = arm_exp;
  152. if (tc_exp < dspmmu_exp)
  153. tc_exp = dspmmu_exp;
  154. if (tc_exp > lcd_exp)
  155. lcd_exp = tc_exp;
  156. if (tc_exp > per_exp)
  157. per_exp = tc_exp;
  158. newval &= 0xf000;
  159. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  160. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  161. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  162. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  163. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  164. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  165. return newval;
  166. }
  167. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  168. {
  169. /* Note: If target frequency is too low, this function will return 4,
  170. * which is invalid value. Caller must check for this value and act
  171. * accordingly.
  172. *
  173. * Note: This function does not check for following limitations set
  174. * by the hardware (all conditions must be true):
  175. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  176. * ARM_CK >= TC_CK
  177. * DSP_CK >= TC_CK
  178. * DSPMMU_CK >= TC_CK
  179. */
  180. unsigned long realrate;
  181. struct clk * parent;
  182. unsigned dsor_exp;
  183. parent = clk->parent;
  184. if (unlikely(parent == NULL))
  185. return -EIO;
  186. realrate = parent->rate;
  187. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  188. if (realrate <= rate)
  189. break;
  190. realrate /= 2;
  191. }
  192. return dsor_exp;
  193. }
  194. static void omap1_ckctl_recalc(struct clk * clk)
  195. {
  196. int dsor;
  197. /* Calculate divisor encoded as 2-bit exponent */
  198. dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  199. if (unlikely(clk->rate == clk->parent->rate / dsor))
  200. return; /* No change, quick exit */
  201. clk->rate = clk->parent->rate / dsor;
  202. }
  203. static void omap1_ckctl_recalc_dsp_domain(struct clk * clk)
  204. {
  205. int dsor;
  206. /* Calculate divisor encoded as 2-bit exponent
  207. *
  208. * The clock control bits are in DSP domain,
  209. * so api_ck is needed for access.
  210. * Note that DSP_CKCTL virt addr = phys addr, so
  211. * we must use __raw_readw() instead of omap_readw().
  212. */
  213. omap1_clk_enable(&api_ck.clk);
  214. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  215. omap1_clk_disable(&api_ck.clk);
  216. if (unlikely(clk->rate == clk->parent->rate / dsor))
  217. return; /* No change, quick exit */
  218. clk->rate = clk->parent->rate / dsor;
  219. }
  220. /* MPU virtual clock functions */
  221. static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
  222. {
  223. /* Find the highest supported frequency <= rate and switch to it */
  224. struct mpu_rate * ptr;
  225. if (clk != &virtual_ck_mpu)
  226. return -EINVAL;
  227. for (ptr = rate_table; ptr->rate; ptr++) {
  228. if (ptr->xtal != ck_ref.rate)
  229. continue;
  230. /* DPLL1 cannot be reprogrammed without risking system crash */
  231. if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
  232. continue;
  233. /* Can check only after xtal frequency check */
  234. if (ptr->rate <= rate)
  235. break;
  236. }
  237. if (!ptr->rate)
  238. return -EINVAL;
  239. /*
  240. * In most cases we should not need to reprogram DPLL.
  241. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  242. * (on 730, bit 13 must always be 1)
  243. */
  244. if (cpu_is_omap730())
  245. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
  246. else
  247. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  248. ck_dpll1.rate = ptr->pll_rate;
  249. return 0;
  250. }
  251. static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  252. {
  253. int dsor_exp;
  254. u16 regval;
  255. dsor_exp = calc_dsor_exp(clk, rate);
  256. if (dsor_exp > 3)
  257. dsor_exp = -EINVAL;
  258. if (dsor_exp < 0)
  259. return dsor_exp;
  260. regval = __raw_readw(DSP_CKCTL);
  261. regval &= ~(3 << clk->rate_offset);
  262. regval |= dsor_exp << clk->rate_offset;
  263. __raw_writew(regval, DSP_CKCTL);
  264. clk->rate = clk->parent->rate / (1 << dsor_exp);
  265. return 0;
  266. }
  267. static long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  268. {
  269. int dsor_exp = calc_dsor_exp(clk, rate);
  270. if (dsor_exp < 0)
  271. return dsor_exp;
  272. if (dsor_exp > 3)
  273. dsor_exp = 3;
  274. return clk->parent->rate / (1 << dsor_exp);
  275. }
  276. static int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  277. {
  278. int dsor_exp;
  279. u16 regval;
  280. dsor_exp = calc_dsor_exp(clk, rate);
  281. if (dsor_exp > 3)
  282. dsor_exp = -EINVAL;
  283. if (dsor_exp < 0)
  284. return dsor_exp;
  285. regval = omap_readw(ARM_CKCTL);
  286. regval &= ~(3 << clk->rate_offset);
  287. regval |= dsor_exp << clk->rate_offset;
  288. regval = verify_ckctl_value(regval);
  289. omap_writew(regval, ARM_CKCTL);
  290. clk->rate = clk->parent->rate / (1 << dsor_exp);
  291. return 0;
  292. }
  293. static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
  294. {
  295. /* Find the highest supported frequency <= rate */
  296. struct mpu_rate * ptr;
  297. long highest_rate;
  298. if (clk != &virtual_ck_mpu)
  299. return -EINVAL;
  300. highest_rate = -EINVAL;
  301. for (ptr = rate_table; ptr->rate; ptr++) {
  302. if (ptr->xtal != ck_ref.rate)
  303. continue;
  304. highest_rate = ptr->rate;
  305. /* Can check only after xtal frequency check */
  306. if (ptr->rate <= rate)
  307. break;
  308. }
  309. return highest_rate;
  310. }
  311. static unsigned calc_ext_dsor(unsigned long rate)
  312. {
  313. unsigned dsor;
  314. /* MCLK and BCLK divisor selection is not linear:
  315. * freq = 96MHz / dsor
  316. *
  317. * RATIO_SEL range: dsor <-> RATIO_SEL
  318. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  319. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  320. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  321. * can not be used.
  322. */
  323. for (dsor = 2; dsor < 96; ++dsor) {
  324. if ((dsor & 1) && dsor > 8)
  325. continue;
  326. if (rate >= 96000000 / dsor)
  327. break;
  328. }
  329. return dsor;
  330. }
  331. /* Only needed on 1510 */
  332. static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
  333. {
  334. unsigned int val;
  335. val = omap_readl(clk->enable_reg);
  336. if (rate == 12000000)
  337. val &= ~(1 << clk->enable_bit);
  338. else if (rate == 48000000)
  339. val |= (1 << clk->enable_bit);
  340. else
  341. return -EINVAL;
  342. omap_writel(val, clk->enable_reg);
  343. clk->rate = rate;
  344. return 0;
  345. }
  346. /* External clock (MCLK & BCLK) functions */
  347. static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
  348. {
  349. unsigned dsor;
  350. __u16 ratio_bits;
  351. dsor = calc_ext_dsor(rate);
  352. clk->rate = 96000000 / dsor;
  353. if (dsor > 8)
  354. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  355. else
  356. ratio_bits = (dsor - 2) << 2;
  357. ratio_bits |= omap_readw(clk->enable_reg) & ~0xfd;
  358. omap_writew(ratio_bits, clk->enable_reg);
  359. return 0;
  360. }
  361. static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  362. {
  363. u32 l;
  364. int div;
  365. unsigned long p_rate;
  366. p_rate = clk->parent->rate;
  367. /* Round towards slower frequency */
  368. div = (p_rate + rate - 1) / rate;
  369. div--;
  370. if (div < 0 || div > 7)
  371. return -EINVAL;
  372. l = omap_readl(MOD_CONF_CTRL_1);
  373. l &= ~(7 << 17);
  374. l |= div << 17;
  375. omap_writel(l, MOD_CONF_CTRL_1);
  376. clk->rate = p_rate / (div + 1);
  377. return 0;
  378. }
  379. static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
  380. {
  381. return 96000000 / calc_ext_dsor(rate);
  382. }
  383. static void omap1_init_ext_clk(struct clk * clk)
  384. {
  385. unsigned dsor;
  386. __u16 ratio_bits;
  387. /* Determine current rate and ensure clock is based on 96MHz APLL */
  388. ratio_bits = omap_readw(clk->enable_reg) & ~1;
  389. omap_writew(ratio_bits, clk->enable_reg);
  390. ratio_bits = (ratio_bits & 0xfc) >> 2;
  391. if (ratio_bits > 6)
  392. dsor = (ratio_bits - 6) * 2 + 8;
  393. else
  394. dsor = ratio_bits + 2;
  395. clk-> rate = 96000000 / dsor;
  396. }
  397. static int omap1_clk_enable(struct clk *clk)
  398. {
  399. int ret = 0;
  400. if (clk->usecount++ == 0) {
  401. if (likely(clk->parent)) {
  402. ret = omap1_clk_enable(clk->parent);
  403. if (unlikely(ret != 0)) {
  404. clk->usecount--;
  405. return ret;
  406. }
  407. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  408. omap1_clk_deny_idle(clk->parent);
  409. }
  410. ret = clk->ops->enable(clk);
  411. if (unlikely(ret != 0) && clk->parent) {
  412. omap1_clk_disable(clk->parent);
  413. clk->usecount--;
  414. }
  415. }
  416. return ret;
  417. }
  418. static void omap1_clk_disable(struct clk *clk)
  419. {
  420. if (clk->usecount > 0 && !(--clk->usecount)) {
  421. clk->ops->disable(clk);
  422. if (likely(clk->parent)) {
  423. omap1_clk_disable(clk->parent);
  424. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  425. omap1_clk_allow_idle(clk->parent);
  426. }
  427. }
  428. }
  429. static int omap1_clk_enable_generic(struct clk *clk)
  430. {
  431. __u16 regval16;
  432. __u32 regval32;
  433. if (unlikely(clk->enable_reg == NULL)) {
  434. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  435. clk->name);
  436. return -EINVAL;
  437. }
  438. if (clk->flags & ENABLE_REG_32BIT) {
  439. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  440. regval32 = __raw_readl(clk->enable_reg);
  441. regval32 |= (1 << clk->enable_bit);
  442. __raw_writel(regval32, clk->enable_reg);
  443. } else {
  444. regval32 = omap_readl(clk->enable_reg);
  445. regval32 |= (1 << clk->enable_bit);
  446. omap_writel(regval32, clk->enable_reg);
  447. }
  448. } else {
  449. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  450. regval16 = __raw_readw(clk->enable_reg);
  451. regval16 |= (1 << clk->enable_bit);
  452. __raw_writew(regval16, clk->enable_reg);
  453. } else {
  454. regval16 = omap_readw(clk->enable_reg);
  455. regval16 |= (1 << clk->enable_bit);
  456. omap_writew(regval16, clk->enable_reg);
  457. }
  458. }
  459. return 0;
  460. }
  461. static void omap1_clk_disable_generic(struct clk *clk)
  462. {
  463. __u16 regval16;
  464. __u32 regval32;
  465. if (clk->enable_reg == NULL)
  466. return;
  467. if (clk->flags & ENABLE_REG_32BIT) {
  468. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  469. regval32 = __raw_readl(clk->enable_reg);
  470. regval32 &= ~(1 << clk->enable_bit);
  471. __raw_writel(regval32, clk->enable_reg);
  472. } else {
  473. regval32 = omap_readl(clk->enable_reg);
  474. regval32 &= ~(1 << clk->enable_bit);
  475. omap_writel(regval32, clk->enable_reg);
  476. }
  477. } else {
  478. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  479. regval16 = __raw_readw(clk->enable_reg);
  480. regval16 &= ~(1 << clk->enable_bit);
  481. __raw_writew(regval16, clk->enable_reg);
  482. } else {
  483. regval16 = omap_readw(clk->enable_reg);
  484. regval16 &= ~(1 << clk->enable_bit);
  485. omap_writew(regval16, clk->enable_reg);
  486. }
  487. }
  488. }
  489. static const struct clkops clkops_generic = {
  490. .enable = &omap1_clk_enable_generic,
  491. .disable = &omap1_clk_disable_generic,
  492. };
  493. static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  494. {
  495. if (clk->flags & RATE_FIXED)
  496. return clk->rate;
  497. if (clk->round_rate != NULL)
  498. return clk->round_rate(clk, rate);
  499. return clk->rate;
  500. }
  501. static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  502. {
  503. int ret = -EINVAL;
  504. if (clk->set_rate)
  505. ret = clk->set_rate(clk, rate);
  506. return ret;
  507. }
  508. /*-------------------------------------------------------------------------
  509. * Omap1 clock reset and init functions
  510. *-------------------------------------------------------------------------*/
  511. #ifdef CONFIG_OMAP_RESET_CLOCKS
  512. static void __init omap1_clk_disable_unused(struct clk *clk)
  513. {
  514. __u32 regval32;
  515. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  516. * has not enabled any DSP clocks */
  517. if (clk->enable_reg == DSP_IDLECT2) {
  518. printk(KERN_INFO "Skipping reset check for DSP domain "
  519. "clock \"%s\"\n", clk->name);
  520. return;
  521. }
  522. /* Is the clock already disabled? */
  523. if (clk->flags & ENABLE_REG_32BIT) {
  524. if (clk->flags & VIRTUAL_IO_ADDRESS)
  525. regval32 = __raw_readl(clk->enable_reg);
  526. else
  527. regval32 = omap_readl(clk->enable_reg);
  528. } else {
  529. if (clk->flags & VIRTUAL_IO_ADDRESS)
  530. regval32 = __raw_readw(clk->enable_reg);
  531. else
  532. regval32 = omap_readw(clk->enable_reg);
  533. }
  534. if ((regval32 & (1 << clk->enable_bit)) == 0)
  535. return;
  536. /* FIXME: This clock seems to be necessary but no-one
  537. * has asked for its activation. */
  538. if (clk == &tc2_ck /* FIX: pm.c (SRAM), CCP, Camera */
  539. || clk == &ck_dpll1out.clk /* FIX: SoSSI, SSR */
  540. || clk == &arm_gpio_ck /* FIX: GPIO code for 1510 */
  541. ) {
  542. printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
  543. clk->name);
  544. return;
  545. }
  546. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  547. clk->ops->disable(clk);
  548. printk(" done\n");
  549. }
  550. #else
  551. #define omap1_clk_disable_unused NULL
  552. #endif
  553. static struct clk_functions omap1_clk_functions = {
  554. .clk_enable = omap1_clk_enable,
  555. .clk_disable = omap1_clk_disable,
  556. .clk_round_rate = omap1_clk_round_rate,
  557. .clk_set_rate = omap1_clk_set_rate,
  558. .clk_disable_unused = omap1_clk_disable_unused,
  559. };
  560. int __init omap1_clk_init(void)
  561. {
  562. struct clk ** clkp;
  563. const struct omap_clock_config *info;
  564. int crystal_type = 0; /* Default 12 MHz */
  565. u32 reg;
  566. #ifdef CONFIG_DEBUG_LL
  567. /* Resets some clocks that may be left on from bootloader,
  568. * but leaves serial clocks on.
  569. */
  570. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  571. #endif
  572. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  573. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  574. omap_writew(reg, SOFT_REQ_REG);
  575. if (!cpu_is_omap15xx())
  576. omap_writew(0, SOFT_REQ_REG2);
  577. clk_init(&omap1_clk_functions);
  578. /* By default all idlect1 clocks are allowed to idle */
  579. arm_idlect1_mask = ~0;
  580. for (clkp = onchip_clks; clkp < onchip_clks+ARRAY_SIZE(onchip_clks); clkp++) {
  581. if (((*clkp)->flags &CLOCK_IN_OMAP1510) && cpu_is_omap1510()) {
  582. clk_register(*clkp);
  583. continue;
  584. }
  585. if (((*clkp)->flags &CLOCK_IN_OMAP16XX) && cpu_is_omap16xx()) {
  586. clk_register(*clkp);
  587. continue;
  588. }
  589. if (((*clkp)->flags &CLOCK_IN_OMAP730) && cpu_is_omap730()) {
  590. clk_register(*clkp);
  591. continue;
  592. }
  593. if (((*clkp)->flags &CLOCK_IN_OMAP310) && cpu_is_omap310()) {
  594. clk_register(*clkp);
  595. continue;
  596. }
  597. }
  598. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  599. if (info != NULL) {
  600. if (!cpu_is_omap15xx())
  601. crystal_type = info->system_clock_type;
  602. }
  603. #if defined(CONFIG_ARCH_OMAP730)
  604. ck_ref.rate = 13000000;
  605. #elif defined(CONFIG_ARCH_OMAP16XX)
  606. if (crystal_type == 2)
  607. ck_ref.rate = 19200000;
  608. #endif
  609. printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
  610. omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  611. omap_readw(ARM_CKCTL));
  612. /* We want to be in syncronous scalable mode */
  613. omap_writew(0x1000, ARM_SYSST);
  614. #ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
  615. /* Use values set by bootloader. Determine PLL rate and recalculate
  616. * dependent clocks as if kernel had changed PLL or divisors.
  617. */
  618. {
  619. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  620. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  621. if (pll_ctl_val & 0x10) {
  622. /* PLL enabled, apply multiplier and divisor */
  623. if (pll_ctl_val & 0xf80)
  624. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  625. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  626. } else {
  627. /* PLL disabled, apply bypass divisor */
  628. switch (pll_ctl_val & 0xc) {
  629. case 0:
  630. break;
  631. case 0x4:
  632. ck_dpll1.rate /= 2;
  633. break;
  634. default:
  635. ck_dpll1.rate /= 4;
  636. break;
  637. }
  638. }
  639. }
  640. #else
  641. /* Find the highest supported frequency and enable it */
  642. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  643. printk(KERN_ERR "System frequencies not set. Check your config.\n");
  644. /* Guess sane values (60MHz) */
  645. omap_writew(0x2290, DPLL_CTL);
  646. omap_writew(cpu_is_omap730() ? 0x3005 : 0x1005, ARM_CKCTL);
  647. ck_dpll1.rate = 60000000;
  648. }
  649. #endif
  650. propagate_rate(&ck_dpll1);
  651. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  652. propagate_rate(&ck_ref);
  653. printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
  654. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  655. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  656. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  657. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  658. #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
  659. /* Select slicer output as OMAP input clock */
  660. omap_writew(omap_readw(OMAP730_PCC_UPLD_CTRL) & ~0x1, OMAP730_PCC_UPLD_CTRL);
  661. #endif
  662. /* Amstrad Delta wants BCLK high when inactive */
  663. if (machine_is_ams_delta())
  664. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  665. (1 << SDW_MCLK_INV_BIT),
  666. ULPD_CLOCK_CTRL);
  667. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  668. /* (on 730, bit 13 must not be cleared) */
  669. if (cpu_is_omap730())
  670. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  671. else
  672. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  673. /* Put DSP/MPUI into reset until needed */
  674. omap_writew(0, ARM_RSTCT1);
  675. omap_writew(1, ARM_RSTCT2);
  676. omap_writew(0x400, ARM_IDLECT1);
  677. /*
  678. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  679. * of the ARM_IDLECT2 register must be set to zero. The power-on
  680. * default value of this bit is one.
  681. */
  682. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  683. /*
  684. * Only enable those clocks we will need, let the drivers
  685. * enable other clocks as necessary
  686. */
  687. clk_enable(&armper_ck.clk);
  688. clk_enable(&armxor_ck.clk);
  689. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  690. if (cpu_is_omap15xx())
  691. clk_enable(&arm_gpio_ck);
  692. return 0;
  693. }