smpboot.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <linux/cpuidle.h>
  53. #include <asm/acpi.h>
  54. #include <asm/desc.h>
  55. #include <asm/nmi.h>
  56. #include <asm/irq.h>
  57. #include <asm/idle.h>
  58. #include <asm/realmode.h>
  59. #include <asm/cpu.h>
  60. #include <asm/numa.h>
  61. #include <asm/pgtable.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/mtrr.h>
  64. #include <asm/mwait.h>
  65. #include <asm/apic.h>
  66. #include <asm/io_apic.h>
  67. #include <asm/setup.h>
  68. #include <asm/uv/uv.h>
  69. #include <linux/mc146818rtc.h>
  70. #include <asm/smpboot_hooks.h>
  71. #include <asm/i8259.h>
  72. #include <asm/realmode.h>
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. #ifdef CONFIG_HOTPLUG_CPU
  76. /*
  77. * We need this for trampoline_base protection from concurrent accesses when
  78. * off- and onlining cores wildly.
  79. */
  80. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  81. void cpu_hotplug_driver_lock(void)
  82. {
  83. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  84. }
  85. void cpu_hotplug_driver_unlock(void)
  86. {
  87. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  88. }
  89. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  90. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  91. #endif
  92. /* Number of siblings per CPU package */
  93. int smp_num_siblings = 1;
  94. EXPORT_SYMBOL(smp_num_siblings);
  95. /* Last level cache ID of each logical CPU */
  96. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  97. /* representing HT siblings of each logical CPU */
  98. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  99. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  100. /* representing HT and core siblings of each logical CPU */
  101. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  102. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  103. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  104. /* Per CPU bogomips and other parameters */
  105. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  106. EXPORT_PER_CPU_SYMBOL(cpu_info);
  107. atomic_t init_deasserted;
  108. /*
  109. * Report back to the Boot Processor.
  110. * Running on AP.
  111. */
  112. static void __cpuinit smp_callin(void)
  113. {
  114. int cpuid, phys_id;
  115. unsigned long timeout;
  116. /*
  117. * If waken up by an INIT in an 82489DX configuration
  118. * we may get here before an INIT-deassert IPI reaches
  119. * our local APIC. We have to wait for the IPI or we'll
  120. * lock up on an APIC access.
  121. */
  122. if (apic->wait_for_init_deassert)
  123. apic->wait_for_init_deassert(&init_deasserted);
  124. /*
  125. * (This works even if the APIC is not enabled.)
  126. */
  127. phys_id = read_apic_id();
  128. cpuid = smp_processor_id();
  129. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  130. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  131. phys_id, cpuid);
  132. }
  133. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  134. /*
  135. * STARTUP IPIs are fragile beasts as they might sometimes
  136. * trigger some glue motherboard logic. Complete APIC bus
  137. * silence for 1 second, this overestimates the time the
  138. * boot CPU is spending to send the up to 2 STARTUP IPIs
  139. * by a factor of two. This should be enough.
  140. */
  141. /*
  142. * Waiting 2s total for startup (udelay is not yet working)
  143. */
  144. timeout = jiffies + 2*HZ;
  145. while (time_before(jiffies, timeout)) {
  146. /*
  147. * Has the boot CPU finished it's STARTUP sequence?
  148. */
  149. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  150. break;
  151. cpu_relax();
  152. }
  153. if (!time_before(jiffies, timeout)) {
  154. panic("%s: CPU%d started up but did not get a callout!\n",
  155. __func__, cpuid);
  156. }
  157. /*
  158. * the boot CPU has finished the init stage and is spinning
  159. * on callin_map until we finish. We are free to set up this
  160. * CPU, first the APIC. (this is probably redundant on most
  161. * boards)
  162. */
  163. pr_debug("CALLIN, before setup_local_APIC().\n");
  164. if (apic->smp_callin_clear_local_apic)
  165. apic->smp_callin_clear_local_apic();
  166. setup_local_APIC();
  167. end_local_APIC_setup();
  168. /*
  169. * Need to setup vector mappings before we enable interrupts.
  170. */
  171. setup_vector_irq(smp_processor_id());
  172. /*
  173. * Save our processor parameters. Note: this information
  174. * is needed for clock calibration.
  175. */
  176. smp_store_cpu_info(cpuid);
  177. /*
  178. * Get our bogomips.
  179. * Update loops_per_jiffy in cpu_data. Previous call to
  180. * smp_store_cpu_info() stored a value that is close but not as
  181. * accurate as the value just calculated.
  182. */
  183. calibrate_delay();
  184. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  185. pr_debug("Stack at about %p\n", &cpuid);
  186. /*
  187. * This must be done before setting cpu_online_mask
  188. * or calling notify_cpu_starting.
  189. */
  190. set_cpu_sibling_map(raw_smp_processor_id());
  191. wmb();
  192. notify_cpu_starting(cpuid);
  193. /*
  194. * Allow the master to continue.
  195. */
  196. cpumask_set_cpu(cpuid, cpu_callin_mask);
  197. }
  198. /*
  199. * Activate a secondary processor.
  200. */
  201. notrace static void __cpuinit start_secondary(void *unused)
  202. {
  203. /*
  204. * Don't put *anything* before cpu_init(), SMP booting is too
  205. * fragile that we want to limit the things done here to the
  206. * most necessary things.
  207. */
  208. cpu_init();
  209. x86_cpuinit.early_percpu_clock_init();
  210. preempt_disable();
  211. smp_callin();
  212. #ifdef CONFIG_X86_32
  213. /* switch away from the initial page table */
  214. load_cr3(swapper_pg_dir);
  215. __flush_tlb_all();
  216. #endif
  217. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  218. barrier();
  219. /*
  220. * Check TSC synchronization with the BP:
  221. */
  222. check_tsc_sync_target();
  223. /*
  224. * We need to hold call_lock, so there is no inconsistency
  225. * between the time smp_call_function() determines number of
  226. * IPI recipients, and the time when the determination is made
  227. * for which cpus receive the IPI. Holding this
  228. * lock helps us to not include this cpu in a currently in progress
  229. * smp_call_function().
  230. *
  231. * We need to hold vector_lock so there the set of online cpus
  232. * does not change while we are assigning vectors to cpus. Holding
  233. * this lock ensures we don't half assign or remove an irq from a cpu.
  234. */
  235. ipi_call_lock();
  236. lock_vector_lock();
  237. set_cpu_online(smp_processor_id(), true);
  238. unlock_vector_lock();
  239. ipi_call_unlock();
  240. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  241. x86_platform.nmi_init();
  242. /* enable local interrupts */
  243. local_irq_enable();
  244. /* to prevent fake stack check failure in clock setup */
  245. boot_init_stack_canary();
  246. x86_cpuinit.setup_percpu_clockev();
  247. wmb();
  248. cpu_idle();
  249. }
  250. /*
  251. * The bootstrap kernel entry code has set these up. Save them for
  252. * a given CPU
  253. */
  254. void __cpuinit smp_store_cpu_info(int id)
  255. {
  256. struct cpuinfo_x86 *c = &cpu_data(id);
  257. *c = boot_cpu_data;
  258. c->cpu_index = id;
  259. if (id != 0)
  260. identify_secondary_cpu(c);
  261. }
  262. static bool __cpuinit
  263. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  264. {
  265. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  266. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  267. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  268. "[node: %d != %d]. Ignoring dependency.\n",
  269. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  270. }
  271. #define link_mask(_m, c1, c2) \
  272. do { \
  273. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  274. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  275. } while (0)
  276. static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  277. {
  278. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  279. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  280. if (c->phys_proc_id == o->phys_proc_id &&
  281. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  282. c->compute_unit_id == o->compute_unit_id)
  283. return topology_sane(c, o, "smt");
  284. } else if (c->phys_proc_id == o->phys_proc_id &&
  285. c->cpu_core_id == o->cpu_core_id) {
  286. return topology_sane(c, o, "smt");
  287. }
  288. return false;
  289. }
  290. static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  291. {
  292. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  293. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  294. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  295. return topology_sane(c, o, "llc");
  296. return false;
  297. }
  298. static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  299. {
  300. if (c->phys_proc_id == o->phys_proc_id)
  301. return topology_sane(c, o, "mc");
  302. return false;
  303. }
  304. void __cpuinit set_cpu_sibling_map(int cpu)
  305. {
  306. bool has_mc = boot_cpu_data.x86_max_cores > 1;
  307. bool has_smt = smp_num_siblings > 1;
  308. struct cpuinfo_x86 *c = &cpu_data(cpu);
  309. struct cpuinfo_x86 *o;
  310. int i;
  311. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  312. if (!has_smt && !has_mc) {
  313. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  314. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  315. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  316. c->booted_cores = 1;
  317. return;
  318. }
  319. for_each_cpu(i, cpu_sibling_setup_mask) {
  320. o = &cpu_data(i);
  321. if ((i == cpu) || (has_smt && match_smt(c, o)))
  322. link_mask(sibling, cpu, i);
  323. if ((i == cpu) || (has_mc && match_llc(c, o)))
  324. link_mask(llc_shared, cpu, i);
  325. if ((i == cpu) || (has_mc && match_mc(c, o))) {
  326. link_mask(core, cpu, i);
  327. /*
  328. * Does this new cpu bringup a new core?
  329. */
  330. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  331. /*
  332. * for each core in package, increment
  333. * the booted_cores for this new cpu
  334. */
  335. if (cpumask_first(cpu_sibling_mask(i)) == i)
  336. c->booted_cores++;
  337. /*
  338. * increment the core count for all
  339. * the other cpus in this package
  340. */
  341. if (i != cpu)
  342. cpu_data(i).booted_cores++;
  343. } else if (i != cpu && !c->booted_cores)
  344. c->booted_cores = cpu_data(i).booted_cores;
  345. }
  346. }
  347. }
  348. /* maps the cpu to the sched domain representing multi-core */
  349. const struct cpumask *cpu_coregroup_mask(int cpu)
  350. {
  351. return cpu_llc_shared_mask(cpu);
  352. }
  353. static void impress_friends(void)
  354. {
  355. int cpu;
  356. unsigned long bogosum = 0;
  357. /*
  358. * Allow the user to impress friends.
  359. */
  360. pr_debug("Before bogomips.\n");
  361. for_each_possible_cpu(cpu)
  362. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  363. bogosum += cpu_data(cpu).loops_per_jiffy;
  364. printk(KERN_INFO
  365. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  366. num_online_cpus(),
  367. bogosum/(500000/HZ),
  368. (bogosum/(5000/HZ))%100);
  369. pr_debug("Before bogocount - setting activated=1.\n");
  370. }
  371. void __inquire_remote_apic(int apicid)
  372. {
  373. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  374. const char * const names[] = { "ID", "VERSION", "SPIV" };
  375. int timeout;
  376. u32 status;
  377. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  378. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  379. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  380. /*
  381. * Wait for idle.
  382. */
  383. status = safe_apic_wait_icr_idle();
  384. if (status)
  385. printk(KERN_CONT
  386. "a previous APIC delivery may have failed\n");
  387. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  388. timeout = 0;
  389. do {
  390. udelay(100);
  391. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  392. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  393. switch (status) {
  394. case APIC_ICR_RR_VALID:
  395. status = apic_read(APIC_RRR);
  396. printk(KERN_CONT "%08x\n", status);
  397. break;
  398. default:
  399. printk(KERN_CONT "failed\n");
  400. }
  401. }
  402. }
  403. /*
  404. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  405. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  406. * won't ... remember to clear down the APIC, etc later.
  407. */
  408. int __cpuinit
  409. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  410. {
  411. unsigned long send_status, accept_status = 0;
  412. int maxlvt;
  413. /* Target chip */
  414. /* Boot on the stack */
  415. /* Kick the second */
  416. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  417. pr_debug("Waiting for send to finish...\n");
  418. send_status = safe_apic_wait_icr_idle();
  419. /*
  420. * Give the other CPU some time to accept the IPI.
  421. */
  422. udelay(200);
  423. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  424. maxlvt = lapic_get_maxlvt();
  425. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  426. apic_write(APIC_ESR, 0);
  427. accept_status = (apic_read(APIC_ESR) & 0xEF);
  428. }
  429. pr_debug("NMI sent.\n");
  430. if (send_status)
  431. printk(KERN_ERR "APIC never delivered???\n");
  432. if (accept_status)
  433. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  434. return (send_status | accept_status);
  435. }
  436. static int __cpuinit
  437. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  438. {
  439. unsigned long send_status, accept_status = 0;
  440. int maxlvt, num_starts, j;
  441. maxlvt = lapic_get_maxlvt();
  442. /*
  443. * Be paranoid about clearing APIC errors.
  444. */
  445. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  446. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  447. apic_write(APIC_ESR, 0);
  448. apic_read(APIC_ESR);
  449. }
  450. pr_debug("Asserting INIT.\n");
  451. /*
  452. * Turn INIT on target chip
  453. */
  454. /*
  455. * Send IPI
  456. */
  457. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  458. phys_apicid);
  459. pr_debug("Waiting for send to finish...\n");
  460. send_status = safe_apic_wait_icr_idle();
  461. mdelay(10);
  462. pr_debug("Deasserting INIT.\n");
  463. /* Target chip */
  464. /* Send IPI */
  465. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  466. pr_debug("Waiting for send to finish...\n");
  467. send_status = safe_apic_wait_icr_idle();
  468. mb();
  469. atomic_set(&init_deasserted, 1);
  470. /*
  471. * Should we send STARTUP IPIs ?
  472. *
  473. * Determine this based on the APIC version.
  474. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  475. */
  476. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  477. num_starts = 2;
  478. else
  479. num_starts = 0;
  480. /*
  481. * Paravirt / VMI wants a startup IPI hook here to set up the
  482. * target processor state.
  483. */
  484. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  485. stack_start);
  486. /*
  487. * Run STARTUP IPI loop.
  488. */
  489. pr_debug("#startup loops: %d.\n", num_starts);
  490. for (j = 1; j <= num_starts; j++) {
  491. pr_debug("Sending STARTUP #%d.\n", j);
  492. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  493. apic_write(APIC_ESR, 0);
  494. apic_read(APIC_ESR);
  495. pr_debug("After apic_write.\n");
  496. /*
  497. * STARTUP IPI
  498. */
  499. /* Target chip */
  500. /* Boot on the stack */
  501. /* Kick the second */
  502. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  503. phys_apicid);
  504. /*
  505. * Give the other CPU some time to accept the IPI.
  506. */
  507. udelay(300);
  508. pr_debug("Startup point 1.\n");
  509. pr_debug("Waiting for send to finish...\n");
  510. send_status = safe_apic_wait_icr_idle();
  511. /*
  512. * Give the other CPU some time to accept the IPI.
  513. */
  514. udelay(200);
  515. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  516. apic_write(APIC_ESR, 0);
  517. accept_status = (apic_read(APIC_ESR) & 0xEF);
  518. if (send_status || accept_status)
  519. break;
  520. }
  521. pr_debug("After Startup.\n");
  522. if (send_status)
  523. printk(KERN_ERR "APIC never delivered???\n");
  524. if (accept_status)
  525. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  526. return (send_status | accept_status);
  527. }
  528. /* reduce the number of lines printed when booting a large cpu count system */
  529. static void __cpuinit announce_cpu(int cpu, int apicid)
  530. {
  531. static int current_node = -1;
  532. int node = early_cpu_to_node(cpu);
  533. if (system_state == SYSTEM_BOOTING) {
  534. if (node != current_node) {
  535. if (current_node > (-1))
  536. pr_cont(" Ok.\n");
  537. current_node = node;
  538. pr_info("Booting Node %3d, Processors ", node);
  539. }
  540. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  541. return;
  542. } else
  543. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  544. node, cpu, apicid);
  545. }
  546. /*
  547. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  548. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  549. * Returns zero if CPU booted OK, else error code from
  550. * ->wakeup_secondary_cpu.
  551. */
  552. static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  553. {
  554. volatile u32 *trampoline_status =
  555. (volatile u32 *) __va(real_mode_header->trampoline_status);
  556. /* start_ip had better be page-aligned! */
  557. unsigned long start_ip = real_mode_header->trampoline_start;
  558. unsigned long boot_error = 0;
  559. int timeout;
  560. alternatives_smp_switch(1);
  561. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  562. (THREAD_SIZE + task_stack_page(idle))) - 1);
  563. per_cpu(current_task, cpu) = idle;
  564. #ifdef CONFIG_X86_32
  565. /* Stack for startup_32 can be just as for start_secondary onwards */
  566. irq_ctx_init(cpu);
  567. #else
  568. clear_tsk_thread_flag(idle, TIF_FORK);
  569. initial_gs = per_cpu_offset(cpu);
  570. per_cpu(kernel_stack, cpu) =
  571. (unsigned long)task_stack_page(idle) -
  572. KERNEL_STACK_OFFSET + THREAD_SIZE;
  573. #endif
  574. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  575. initial_code = (unsigned long)start_secondary;
  576. stack_start = idle->thread.sp;
  577. /* So we see what's up */
  578. announce_cpu(cpu, apicid);
  579. /*
  580. * This grunge runs the startup process for
  581. * the targeted processor.
  582. */
  583. atomic_set(&init_deasserted, 0);
  584. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  585. pr_debug("Setting warm reset code and vector.\n");
  586. smpboot_setup_warm_reset_vector(start_ip);
  587. /*
  588. * Be paranoid about clearing APIC errors.
  589. */
  590. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  591. apic_write(APIC_ESR, 0);
  592. apic_read(APIC_ESR);
  593. }
  594. }
  595. /*
  596. * Kick the secondary CPU. Use the method in the APIC driver
  597. * if it's defined - or use an INIT boot APIC message otherwise:
  598. */
  599. if (apic->wakeup_secondary_cpu)
  600. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  601. else
  602. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  603. if (!boot_error) {
  604. /*
  605. * allow APs to start initializing.
  606. */
  607. pr_debug("Before Callout %d.\n", cpu);
  608. cpumask_set_cpu(cpu, cpu_callout_mask);
  609. pr_debug("After Callout %d.\n", cpu);
  610. /*
  611. * Wait 5s total for a response
  612. */
  613. for (timeout = 0; timeout < 50000; timeout++) {
  614. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  615. break; /* It has booted */
  616. udelay(100);
  617. /*
  618. * Allow other tasks to run while we wait for the
  619. * AP to come online. This also gives a chance
  620. * for the MTRR work(triggered by the AP coming online)
  621. * to be completed in the stop machine context.
  622. */
  623. schedule();
  624. }
  625. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  626. print_cpu_msr(&cpu_data(cpu));
  627. pr_debug("CPU%d: has booted.\n", cpu);
  628. } else {
  629. boot_error = 1;
  630. if (*trampoline_status == 0xA5A5A5A5)
  631. /* trampoline started but...? */
  632. pr_err("CPU%d: Stuck ??\n", cpu);
  633. else
  634. /* trampoline code not run */
  635. pr_err("CPU%d: Not responding.\n", cpu);
  636. if (apic->inquire_remote_apic)
  637. apic->inquire_remote_apic(apicid);
  638. }
  639. }
  640. if (boot_error) {
  641. /* Try to put things back the way they were before ... */
  642. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  643. /* was set by do_boot_cpu() */
  644. cpumask_clear_cpu(cpu, cpu_callout_mask);
  645. /* was set by cpu_init() */
  646. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  647. set_cpu_present(cpu, false);
  648. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  649. }
  650. /* mark "stuck" area as not stuck */
  651. *trampoline_status = 0;
  652. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  653. /*
  654. * Cleanup possible dangling ends...
  655. */
  656. smpboot_restore_warm_reset_vector();
  657. }
  658. return boot_error;
  659. }
  660. int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  661. {
  662. int apicid = apic->cpu_present_to_apicid(cpu);
  663. unsigned long flags;
  664. int err;
  665. WARN_ON(irqs_disabled());
  666. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  667. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  668. !physid_isset(apicid, phys_cpu_present_map) ||
  669. !apic->apic_id_valid(apicid)) {
  670. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  671. return -EINVAL;
  672. }
  673. /*
  674. * Already booted CPU?
  675. */
  676. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  677. pr_debug("do_boot_cpu %d Already started\n", cpu);
  678. return -ENOSYS;
  679. }
  680. /*
  681. * Save current MTRR state in case it was changed since early boot
  682. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  683. */
  684. mtrr_save_state();
  685. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  686. err = do_boot_cpu(apicid, cpu, tidle);
  687. if (err) {
  688. pr_debug("do_boot_cpu failed %d\n", err);
  689. return -EIO;
  690. }
  691. /*
  692. * Check TSC synchronization with the AP (keep irqs disabled
  693. * while doing so):
  694. */
  695. local_irq_save(flags);
  696. check_tsc_sync_source(cpu);
  697. local_irq_restore(flags);
  698. while (!cpu_online(cpu)) {
  699. cpu_relax();
  700. touch_nmi_watchdog();
  701. }
  702. return 0;
  703. }
  704. /**
  705. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  706. */
  707. void arch_disable_smp_support(void)
  708. {
  709. disable_ioapic_support();
  710. }
  711. /*
  712. * Fall back to non SMP mode after errors.
  713. *
  714. * RED-PEN audit/test this more. I bet there is more state messed up here.
  715. */
  716. static __init void disable_smp(void)
  717. {
  718. init_cpu_present(cpumask_of(0));
  719. init_cpu_possible(cpumask_of(0));
  720. smpboot_clear_io_apic_irqs();
  721. if (smp_found_config)
  722. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  723. else
  724. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  725. cpumask_set_cpu(0, cpu_sibling_mask(0));
  726. cpumask_set_cpu(0, cpu_core_mask(0));
  727. }
  728. /*
  729. * Various sanity checks.
  730. */
  731. static int __init smp_sanity_check(unsigned max_cpus)
  732. {
  733. preempt_disable();
  734. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  735. if (def_to_bigsmp && nr_cpu_ids > 8) {
  736. unsigned int cpu;
  737. unsigned nr;
  738. printk(KERN_WARNING
  739. "More than 8 CPUs detected - skipping them.\n"
  740. "Use CONFIG_X86_BIGSMP.\n");
  741. nr = 0;
  742. for_each_present_cpu(cpu) {
  743. if (nr >= 8)
  744. set_cpu_present(cpu, false);
  745. nr++;
  746. }
  747. nr = 0;
  748. for_each_possible_cpu(cpu) {
  749. if (nr >= 8)
  750. set_cpu_possible(cpu, false);
  751. nr++;
  752. }
  753. nr_cpu_ids = 8;
  754. }
  755. #endif
  756. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  757. printk(KERN_WARNING
  758. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  759. hard_smp_processor_id());
  760. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  761. }
  762. /*
  763. * If we couldn't find an SMP configuration at boot time,
  764. * get out of here now!
  765. */
  766. if (!smp_found_config && !acpi_lapic) {
  767. preempt_enable();
  768. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  769. disable_smp();
  770. if (APIC_init_uniprocessor())
  771. printk(KERN_NOTICE "Local APIC not detected."
  772. " Using dummy APIC emulation.\n");
  773. return -1;
  774. }
  775. /*
  776. * Should not be necessary because the MP table should list the boot
  777. * CPU too, but we do it for the sake of robustness anyway.
  778. */
  779. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  780. printk(KERN_NOTICE
  781. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  782. boot_cpu_physical_apicid);
  783. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  784. }
  785. preempt_enable();
  786. /*
  787. * If we couldn't find a local APIC, then get out of here now!
  788. */
  789. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  790. !cpu_has_apic) {
  791. if (!disable_apic) {
  792. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  793. boot_cpu_physical_apicid);
  794. pr_err("... forcing use of dummy APIC emulation."
  795. "(tell your hw vendor)\n");
  796. }
  797. smpboot_clear_io_apic();
  798. disable_ioapic_support();
  799. return -1;
  800. }
  801. verify_local_APIC();
  802. /*
  803. * If SMP should be disabled, then really disable it!
  804. */
  805. if (!max_cpus) {
  806. printk(KERN_INFO "SMP mode deactivated.\n");
  807. smpboot_clear_io_apic();
  808. connect_bsp_APIC();
  809. setup_local_APIC();
  810. bsp_end_local_APIC_setup();
  811. return -1;
  812. }
  813. return 0;
  814. }
  815. static void __init smp_cpu_index_default(void)
  816. {
  817. int i;
  818. struct cpuinfo_x86 *c;
  819. for_each_possible_cpu(i) {
  820. c = &cpu_data(i);
  821. /* mark all to hotplug */
  822. c->cpu_index = nr_cpu_ids;
  823. }
  824. }
  825. /*
  826. * Prepare for SMP bootup. The MP table or ACPI has been read
  827. * earlier. Just do some sanity checking here and enable APIC mode.
  828. */
  829. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  830. {
  831. unsigned int i;
  832. preempt_disable();
  833. smp_cpu_index_default();
  834. /*
  835. * Setup boot CPU information
  836. */
  837. smp_store_cpu_info(0); /* Final full version of the data */
  838. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  839. mb();
  840. current_thread_info()->cpu = 0; /* needed? */
  841. for_each_possible_cpu(i) {
  842. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  843. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  844. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  845. }
  846. set_cpu_sibling_map(0);
  847. if (smp_sanity_check(max_cpus) < 0) {
  848. printk(KERN_INFO "SMP disabled\n");
  849. disable_smp();
  850. goto out;
  851. }
  852. default_setup_apic_routing();
  853. preempt_disable();
  854. if (read_apic_id() != boot_cpu_physical_apicid) {
  855. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  856. read_apic_id(), boot_cpu_physical_apicid);
  857. /* Or can we switch back to PIC here? */
  858. }
  859. preempt_enable();
  860. connect_bsp_APIC();
  861. /*
  862. * Switch from PIC to APIC mode.
  863. */
  864. setup_local_APIC();
  865. /*
  866. * Enable IO APIC before setting up error vector
  867. */
  868. if (!skip_ioapic_setup && nr_ioapics)
  869. enable_IO_APIC();
  870. bsp_end_local_APIC_setup();
  871. if (apic->setup_portio_remap)
  872. apic->setup_portio_remap();
  873. smpboot_setup_io_apic();
  874. /*
  875. * Set up local APIC timer on boot CPU.
  876. */
  877. printk(KERN_INFO "CPU%d: ", 0);
  878. print_cpu_info(&cpu_data(0));
  879. x86_init.timers.setup_percpu_clockev();
  880. if (is_uv_system())
  881. uv_system_init();
  882. set_mtrr_aps_delayed_init();
  883. out:
  884. preempt_enable();
  885. }
  886. void arch_disable_nonboot_cpus_begin(void)
  887. {
  888. /*
  889. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  890. * In the suspend path, we will be back in the SMP mode shortly anyways.
  891. */
  892. skip_smp_alternatives = true;
  893. }
  894. void arch_disable_nonboot_cpus_end(void)
  895. {
  896. skip_smp_alternatives = false;
  897. }
  898. void arch_enable_nonboot_cpus_begin(void)
  899. {
  900. set_mtrr_aps_delayed_init();
  901. }
  902. void arch_enable_nonboot_cpus_end(void)
  903. {
  904. mtrr_aps_init();
  905. }
  906. /*
  907. * Early setup to make printk work.
  908. */
  909. void __init native_smp_prepare_boot_cpu(void)
  910. {
  911. int me = smp_processor_id();
  912. switch_to_new_gdt(me);
  913. /* already set me in cpu_online_mask in boot_cpu_init() */
  914. cpumask_set_cpu(me, cpu_callout_mask);
  915. per_cpu(cpu_state, me) = CPU_ONLINE;
  916. }
  917. void __init native_smp_cpus_done(unsigned int max_cpus)
  918. {
  919. pr_debug("Boot done.\n");
  920. nmi_selftest();
  921. impress_friends();
  922. #ifdef CONFIG_X86_IO_APIC
  923. setup_ioapic_dest();
  924. #endif
  925. mtrr_aps_init();
  926. }
  927. static int __initdata setup_possible_cpus = -1;
  928. static int __init _setup_possible_cpus(char *str)
  929. {
  930. get_option(&str, &setup_possible_cpus);
  931. return 0;
  932. }
  933. early_param("possible_cpus", _setup_possible_cpus);
  934. /*
  935. * cpu_possible_mask should be static, it cannot change as cpu's
  936. * are onlined, or offlined. The reason is per-cpu data-structures
  937. * are allocated by some modules at init time, and dont expect to
  938. * do this dynamically on cpu arrival/departure.
  939. * cpu_present_mask on the other hand can change dynamically.
  940. * In case when cpu_hotplug is not compiled, then we resort to current
  941. * behaviour, which is cpu_possible == cpu_present.
  942. * - Ashok Raj
  943. *
  944. * Three ways to find out the number of additional hotplug CPUs:
  945. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  946. * - The user can overwrite it with possible_cpus=NUM
  947. * - Otherwise don't reserve additional CPUs.
  948. * We do this because additional CPUs waste a lot of memory.
  949. * -AK
  950. */
  951. __init void prefill_possible_map(void)
  952. {
  953. int i, possible;
  954. /* no processor from mptable or madt */
  955. if (!num_processors)
  956. num_processors = 1;
  957. i = setup_max_cpus ?: 1;
  958. if (setup_possible_cpus == -1) {
  959. possible = num_processors;
  960. #ifdef CONFIG_HOTPLUG_CPU
  961. if (setup_max_cpus)
  962. possible += disabled_cpus;
  963. #else
  964. if (possible > i)
  965. possible = i;
  966. #endif
  967. } else
  968. possible = setup_possible_cpus;
  969. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  970. /* nr_cpu_ids could be reduced via nr_cpus= */
  971. if (possible > nr_cpu_ids) {
  972. printk(KERN_WARNING
  973. "%d Processors exceeds NR_CPUS limit of %d\n",
  974. possible, nr_cpu_ids);
  975. possible = nr_cpu_ids;
  976. }
  977. #ifdef CONFIG_HOTPLUG_CPU
  978. if (!setup_max_cpus)
  979. #endif
  980. if (possible > i) {
  981. printk(KERN_WARNING
  982. "%d Processors exceeds max_cpus limit of %u\n",
  983. possible, setup_max_cpus);
  984. possible = i;
  985. }
  986. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  987. possible, max_t(int, possible - num_processors, 0));
  988. for (i = 0; i < possible; i++)
  989. set_cpu_possible(i, true);
  990. for (; i < NR_CPUS; i++)
  991. set_cpu_possible(i, false);
  992. nr_cpu_ids = possible;
  993. }
  994. #ifdef CONFIG_HOTPLUG_CPU
  995. static void remove_siblinginfo(int cpu)
  996. {
  997. int sibling;
  998. struct cpuinfo_x86 *c = &cpu_data(cpu);
  999. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1000. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1001. /*/
  1002. * last thread sibling in this cpu core going down
  1003. */
  1004. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1005. cpu_data(sibling).booted_cores--;
  1006. }
  1007. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1008. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1009. cpumask_clear(cpu_sibling_mask(cpu));
  1010. cpumask_clear(cpu_core_mask(cpu));
  1011. c->phys_proc_id = 0;
  1012. c->cpu_core_id = 0;
  1013. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1014. }
  1015. static void __ref remove_cpu_from_maps(int cpu)
  1016. {
  1017. set_cpu_online(cpu, false);
  1018. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1019. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1020. /* was set by cpu_init() */
  1021. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1022. numa_remove_cpu(cpu);
  1023. }
  1024. void cpu_disable_common(void)
  1025. {
  1026. int cpu = smp_processor_id();
  1027. remove_siblinginfo(cpu);
  1028. /* It's now safe to remove this processor from the online map */
  1029. lock_vector_lock();
  1030. remove_cpu_from_maps(cpu);
  1031. unlock_vector_lock();
  1032. fixup_irqs();
  1033. }
  1034. int native_cpu_disable(void)
  1035. {
  1036. int cpu = smp_processor_id();
  1037. /*
  1038. * Perhaps use cpufreq to drop frequency, but that could go
  1039. * into generic code.
  1040. *
  1041. * We won't take down the boot processor on i386 due to some
  1042. * interrupts only being able to be serviced by the BSP.
  1043. * Especially so if we're not using an IOAPIC -zwane
  1044. */
  1045. if (cpu == 0)
  1046. return -EBUSY;
  1047. clear_local_APIC();
  1048. cpu_disable_common();
  1049. return 0;
  1050. }
  1051. void native_cpu_die(unsigned int cpu)
  1052. {
  1053. /* We don't do anything here: idle task is faking death itself. */
  1054. unsigned int i;
  1055. for (i = 0; i < 10; i++) {
  1056. /* They ack this in play_dead by setting CPU_DEAD */
  1057. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1058. if (system_state == SYSTEM_RUNNING)
  1059. pr_info("CPU %u is now offline\n", cpu);
  1060. if (1 == num_online_cpus())
  1061. alternatives_smp_switch(0);
  1062. return;
  1063. }
  1064. msleep(100);
  1065. }
  1066. pr_err("CPU %u didn't die...\n", cpu);
  1067. }
  1068. void play_dead_common(void)
  1069. {
  1070. idle_task_exit();
  1071. reset_lazy_tlbstate();
  1072. amd_e400_remove_cpu(raw_smp_processor_id());
  1073. mb();
  1074. /* Ack it */
  1075. __this_cpu_write(cpu_state, CPU_DEAD);
  1076. /*
  1077. * With physical CPU hotplug, we should halt the cpu
  1078. */
  1079. local_irq_disable();
  1080. }
  1081. /*
  1082. * We need to flush the caches before going to sleep, lest we have
  1083. * dirty data in our caches when we come back up.
  1084. */
  1085. static inline void mwait_play_dead(void)
  1086. {
  1087. unsigned int eax, ebx, ecx, edx;
  1088. unsigned int highest_cstate = 0;
  1089. unsigned int highest_subcstate = 0;
  1090. int i;
  1091. void *mwait_ptr;
  1092. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1093. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1094. return;
  1095. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1096. return;
  1097. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1098. return;
  1099. eax = CPUID_MWAIT_LEAF;
  1100. ecx = 0;
  1101. native_cpuid(&eax, &ebx, &ecx, &edx);
  1102. /*
  1103. * eax will be 0 if EDX enumeration is not valid.
  1104. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1105. */
  1106. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1107. eax = 0;
  1108. } else {
  1109. edx >>= MWAIT_SUBSTATE_SIZE;
  1110. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1111. if (edx & MWAIT_SUBSTATE_MASK) {
  1112. highest_cstate = i;
  1113. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1114. }
  1115. }
  1116. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1117. (highest_subcstate - 1);
  1118. }
  1119. /*
  1120. * This should be a memory location in a cache line which is
  1121. * unlikely to be touched by other processors. The actual
  1122. * content is immaterial as it is not actually modified in any way.
  1123. */
  1124. mwait_ptr = &current_thread_info()->flags;
  1125. wbinvd();
  1126. while (1) {
  1127. /*
  1128. * The CLFLUSH is a workaround for erratum AAI65 for
  1129. * the Xeon 7400 series. It's not clear it is actually
  1130. * needed, but it should be harmless in either case.
  1131. * The WBINVD is insufficient due to the spurious-wakeup
  1132. * case where we return around the loop.
  1133. */
  1134. clflush(mwait_ptr);
  1135. __monitor(mwait_ptr, 0, 0);
  1136. mb();
  1137. __mwait(eax, 0);
  1138. }
  1139. }
  1140. static inline void hlt_play_dead(void)
  1141. {
  1142. if (__this_cpu_read(cpu_info.x86) >= 4)
  1143. wbinvd();
  1144. while (1) {
  1145. native_halt();
  1146. }
  1147. }
  1148. void native_play_dead(void)
  1149. {
  1150. play_dead_common();
  1151. tboot_shutdown(TB_SHUTDOWN_WFS);
  1152. mwait_play_dead(); /* Only returns on failure */
  1153. if (cpuidle_play_dead())
  1154. hlt_play_dead();
  1155. }
  1156. #else /* ... !CONFIG_HOTPLUG_CPU */
  1157. int native_cpu_disable(void)
  1158. {
  1159. return -ENOSYS;
  1160. }
  1161. void native_cpu_die(unsigned int cpu)
  1162. {
  1163. /* We said "no" in __cpu_disable */
  1164. BUG();
  1165. }
  1166. void native_play_dead(void)
  1167. {
  1168. BUG();
  1169. }
  1170. #endif