system.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * include/asm-s390/system.h
  3. *
  4. * S390 version
  5. * Copyright (C) 1999 IBM Deutschland Entwicklung GmbH, IBM Corporation
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. *
  8. * Derived from "include/asm-i386/system.h"
  9. */
  10. #ifndef __ASM_SYSTEM_H
  11. #define __ASM_SYSTEM_H
  12. #include <linux/kernel.h>
  13. #include <asm/types.h>
  14. #include <asm/ptrace.h>
  15. #include <asm/setup.h>
  16. #include <asm/processor.h>
  17. #ifdef __KERNEL__
  18. struct task_struct;
  19. extern struct task_struct *__switch_to(void *, void *);
  20. #ifdef __s390x__
  21. #define __FLAG_SHIFT 56
  22. #else /* ! __s390x__ */
  23. #define __FLAG_SHIFT 24
  24. #endif /* ! __s390x__ */
  25. static inline void save_fp_regs(s390_fp_regs *fpregs)
  26. {
  27. asm volatile (
  28. " std 0,8(%1)\n"
  29. " std 2,24(%1)\n"
  30. " std 4,40(%1)\n"
  31. " std 6,56(%1)"
  32. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory" );
  33. if (!MACHINE_HAS_IEEE)
  34. return;
  35. asm volatile(
  36. " stfpc 0(%1)\n"
  37. " std 1,16(%1)\n"
  38. " std 3,32(%1)\n"
  39. " std 5,48(%1)\n"
  40. " std 7,64(%1)\n"
  41. " std 8,72(%1)\n"
  42. " std 9,80(%1)\n"
  43. " std 10,88(%1)\n"
  44. " std 11,96(%1)\n"
  45. " std 12,104(%1)\n"
  46. " std 13,112(%1)\n"
  47. " std 14,120(%1)\n"
  48. " std 15,128(%1)\n"
  49. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory" );
  50. }
  51. static inline void restore_fp_regs(s390_fp_regs *fpregs)
  52. {
  53. asm volatile (
  54. " ld 0,8(%0)\n"
  55. " ld 2,24(%0)\n"
  56. " ld 4,40(%0)\n"
  57. " ld 6,56(%0)"
  58. : : "a" (fpregs), "m" (*fpregs) );
  59. if (!MACHINE_HAS_IEEE)
  60. return;
  61. asm volatile(
  62. " lfpc 0(%0)\n"
  63. " ld 1,16(%0)\n"
  64. " ld 3,32(%0)\n"
  65. " ld 5,48(%0)\n"
  66. " ld 7,64(%0)\n"
  67. " ld 8,72(%0)\n"
  68. " ld 9,80(%0)\n"
  69. " ld 10,88(%0)\n"
  70. " ld 11,96(%0)\n"
  71. " ld 12,104(%0)\n"
  72. " ld 13,112(%0)\n"
  73. " ld 14,120(%0)\n"
  74. " ld 15,128(%0)\n"
  75. : : "a" (fpregs), "m" (*fpregs) );
  76. }
  77. static inline void save_access_regs(unsigned int *acrs)
  78. {
  79. asm volatile ("stam 0,15,0(%0)" : : "a" (acrs) : "memory" );
  80. }
  81. static inline void restore_access_regs(unsigned int *acrs)
  82. {
  83. asm volatile ("lam 0,15,0(%0)" : : "a" (acrs) );
  84. }
  85. #define switch_to(prev,next,last) do { \
  86. if (prev == next) \
  87. break; \
  88. save_fp_regs(&prev->thread.fp_regs); \
  89. restore_fp_regs(&next->thread.fp_regs); \
  90. save_access_regs(&prev->thread.acrs[0]); \
  91. restore_access_regs(&next->thread.acrs[0]); \
  92. prev = __switch_to(prev,next); \
  93. } while (0)
  94. /*
  95. * On SMP systems, when the scheduler does migration-cost autodetection,
  96. * it needs a way to flush as much of the CPU's caches as possible.
  97. *
  98. * TODO: fill this in!
  99. */
  100. static inline void sched_cacheflush(void)
  101. {
  102. }
  103. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  104. extern void account_vtime(struct task_struct *);
  105. extern void account_tick_vtime(struct task_struct *);
  106. extern void account_system_vtime(struct task_struct *);
  107. #else
  108. #define account_vtime(x) do { /* empty */ } while (0)
  109. #endif
  110. #define finish_arch_switch(prev) do { \
  111. set_fs(current->thread.mm_segment); \
  112. account_vtime(prev); \
  113. } while (0)
  114. #define nop() __asm__ __volatile__ ("nop")
  115. #define xchg(ptr,x) \
  116. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(void *)(ptr),sizeof(*(ptr))))
  117. static inline unsigned long __xchg(unsigned long x, void * ptr, int size)
  118. {
  119. unsigned long addr, old;
  120. int shift;
  121. switch (size) {
  122. case 1:
  123. addr = (unsigned long) ptr;
  124. shift = (3 ^ (addr & 3)) << 3;
  125. addr ^= addr & 3;
  126. asm volatile(
  127. " l %0,0(%4)\n"
  128. "0: lr 0,%0\n"
  129. " nr 0,%3\n"
  130. " or 0,%2\n"
  131. " cs %0,0,0(%4)\n"
  132. " jl 0b\n"
  133. : "=&d" (old), "=m" (*(int *) addr)
  134. : "d" (x << shift), "d" (~(255 << shift)), "a" (addr),
  135. "m" (*(int *) addr) : "memory", "cc", "0" );
  136. x = old >> shift;
  137. break;
  138. case 2:
  139. addr = (unsigned long) ptr;
  140. shift = (2 ^ (addr & 2)) << 3;
  141. addr ^= addr & 2;
  142. asm volatile(
  143. " l %0,0(%4)\n"
  144. "0: lr 0,%0\n"
  145. " nr 0,%3\n"
  146. " or 0,%2\n"
  147. " cs %0,0,0(%4)\n"
  148. " jl 0b\n"
  149. : "=&d" (old), "=m" (*(int *) addr)
  150. : "d" (x << shift), "d" (~(65535 << shift)), "a" (addr),
  151. "m" (*(int *) addr) : "memory", "cc", "0" );
  152. x = old >> shift;
  153. break;
  154. case 4:
  155. asm volatile (
  156. " l %0,0(%3)\n"
  157. "0: cs %0,%2,0(%3)\n"
  158. " jl 0b\n"
  159. : "=&d" (old), "=m" (*(int *) ptr)
  160. : "d" (x), "a" (ptr), "m" (*(int *) ptr)
  161. : "memory", "cc" );
  162. x = old;
  163. break;
  164. #ifdef __s390x__
  165. case 8:
  166. asm volatile (
  167. " lg %0,0(%3)\n"
  168. "0: csg %0,%2,0(%3)\n"
  169. " jl 0b\n"
  170. : "=&d" (old), "=m" (*(long *) ptr)
  171. : "d" (x), "a" (ptr), "m" (*(long *) ptr)
  172. : "memory", "cc" );
  173. x = old;
  174. break;
  175. #endif /* __s390x__ */
  176. }
  177. return x;
  178. }
  179. /*
  180. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  181. * store NEW in MEM. Return the initial value in MEM. Success is
  182. * indicated by comparing RETURN with OLD.
  183. */
  184. #define __HAVE_ARCH_CMPXCHG 1
  185. #define cmpxchg(ptr,o,n)\
  186. ((__typeof__(*(ptr)))__cmpxchg((ptr),(unsigned long)(o),\
  187. (unsigned long)(n),sizeof(*(ptr))))
  188. static inline unsigned long
  189. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  190. {
  191. unsigned long addr, prev, tmp;
  192. int shift;
  193. switch (size) {
  194. case 1:
  195. addr = (unsigned long) ptr;
  196. shift = (3 ^ (addr & 3)) << 3;
  197. addr ^= addr & 3;
  198. asm volatile(
  199. " l %0,0(%4)\n"
  200. "0: nr %0,%5\n"
  201. " lr %1,%0\n"
  202. " or %0,%2\n"
  203. " or %1,%3\n"
  204. " cs %0,%1,0(%4)\n"
  205. " jnl 1f\n"
  206. " xr %1,%0\n"
  207. " nr %1,%5\n"
  208. " jnz 0b\n"
  209. "1:"
  210. : "=&d" (prev), "=&d" (tmp)
  211. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  212. "d" (~(255 << shift))
  213. : "memory", "cc" );
  214. return prev >> shift;
  215. case 2:
  216. addr = (unsigned long) ptr;
  217. shift = (2 ^ (addr & 2)) << 3;
  218. addr ^= addr & 2;
  219. asm volatile(
  220. " l %0,0(%4)\n"
  221. "0: nr %0,%5\n"
  222. " lr %1,%0\n"
  223. " or %0,%2\n"
  224. " or %1,%3\n"
  225. " cs %0,%1,0(%4)\n"
  226. " jnl 1f\n"
  227. " xr %1,%0\n"
  228. " nr %1,%5\n"
  229. " jnz 0b\n"
  230. "1:"
  231. : "=&d" (prev), "=&d" (tmp)
  232. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  233. "d" (~(65535 << shift))
  234. : "memory", "cc" );
  235. return prev >> shift;
  236. case 4:
  237. asm volatile (
  238. " cs %0,%2,0(%3)\n"
  239. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  240. : "memory", "cc" );
  241. return prev;
  242. #ifdef __s390x__
  243. case 8:
  244. asm volatile (
  245. " csg %0,%2,0(%3)\n"
  246. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  247. : "memory", "cc" );
  248. return prev;
  249. #endif /* __s390x__ */
  250. }
  251. return old;
  252. }
  253. /*
  254. * Force strict CPU ordering.
  255. * And yes, this is required on UP too when we're talking
  256. * to devices.
  257. *
  258. * This is very similar to the ppc eieio/sync instruction in that is
  259. * does a checkpoint syncronisation & makes sure that
  260. * all memory ops have completed wrt other CPU's ( see 7-15 POP DJB ).
  261. */
  262. #define eieio() __asm__ __volatile__ ( "bcr 15,0" : : : "memory" )
  263. # define SYNC_OTHER_CORES(x) eieio()
  264. #define mb() eieio()
  265. #define rmb() eieio()
  266. #define wmb() eieio()
  267. #define read_barrier_depends() do { } while(0)
  268. #define smp_mb() mb()
  269. #define smp_rmb() rmb()
  270. #define smp_wmb() wmb()
  271. #define smp_read_barrier_depends() read_barrier_depends()
  272. #define smp_mb__before_clear_bit() smp_mb()
  273. #define smp_mb__after_clear_bit() smp_mb()
  274. #define set_mb(var, value) do { var = value; mb(); } while (0)
  275. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  276. /* interrupt control.. */
  277. #define local_irq_enable() ({ \
  278. unsigned long __dummy; \
  279. __asm__ __volatile__ ( \
  280. "stosm 0(%1),0x03" \
  281. : "=m" (__dummy) : "a" (&__dummy) : "memory" ); \
  282. })
  283. #define local_irq_disable() ({ \
  284. unsigned long __flags; \
  285. __asm__ __volatile__ ( \
  286. "stnsm 0(%1),0xfc" : "=m" (__flags) : "a" (&__flags) ); \
  287. __flags; \
  288. })
  289. #define local_save_flags(x) \
  290. __asm__ __volatile__("stosm 0(%1),0" : "=m" (x) : "a" (&x), "m" (x) )
  291. #define local_irq_restore(x) \
  292. __asm__ __volatile__("ssm 0(%0)" : : "a" (&x), "m" (x) : "memory")
  293. #define irqs_disabled() \
  294. ({ \
  295. unsigned long flags; \
  296. local_save_flags(flags); \
  297. !((flags >> __FLAG_SHIFT) & 3); \
  298. })
  299. #ifdef __s390x__
  300. #define __ctl_load(array, low, high) ({ \
  301. typedef struct { char _[sizeof(array)]; } addrtype; \
  302. __asm__ __volatile__ ( \
  303. " bras 1,0f\n" \
  304. " lctlg 0,0,0(%0)\n" \
  305. "0: ex %1,0(1)" \
  306. : : "a" (&array), "a" (((low)<<4)+(high)), \
  307. "m" (*(addrtype *)(array)) : "1" ); \
  308. })
  309. #define __ctl_store(array, low, high) ({ \
  310. typedef struct { char _[sizeof(array)]; } addrtype; \
  311. __asm__ __volatile__ ( \
  312. " bras 1,0f\n" \
  313. " stctg 0,0,0(%1)\n" \
  314. "0: ex %2,0(1)" \
  315. : "=m" (*(addrtype *)(array)) \
  316. : "a" (&array), "a" (((low)<<4)+(high)) : "1" ); \
  317. })
  318. #define __ctl_set_bit(cr, bit) ({ \
  319. __u8 __dummy[24]; \
  320. __asm__ __volatile__ ( \
  321. " bras 1,0f\n" /* skip indirect insns */ \
  322. " stctg 0,0,0(%1)\n" \
  323. " lctlg 0,0,0(%1)\n" \
  324. "0: ex %2,0(1)\n" /* execute stctl */ \
  325. " lg 0,0(%1)\n" \
  326. " ogr 0,%3\n" /* set the bit */ \
  327. " stg 0,0(%1)\n" \
  328. "1: ex %2,6(1)" /* execute lctl */ \
  329. : "=m" (__dummy) \
  330. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  331. "a" (cr*17), "a" (1L<<(bit)) \
  332. : "cc", "0", "1" ); \
  333. })
  334. #define __ctl_clear_bit(cr, bit) ({ \
  335. __u8 __dummy[16]; \
  336. __asm__ __volatile__ ( \
  337. " bras 1,0f\n" /* skip indirect insns */ \
  338. " stctg 0,0,0(%1)\n" \
  339. " lctlg 0,0,0(%1)\n" \
  340. "0: ex %2,0(1)\n" /* execute stctl */ \
  341. " lg 0,0(%1)\n" \
  342. " ngr 0,%3\n" /* set the bit */ \
  343. " stg 0,0(%1)\n" \
  344. "1: ex %2,6(1)" /* execute lctl */ \
  345. : "=m" (__dummy) \
  346. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  347. "a" (cr*17), "a" (~(1L<<(bit))) \
  348. : "cc", "0", "1" ); \
  349. })
  350. #else /* __s390x__ */
  351. #define __ctl_load(array, low, high) ({ \
  352. typedef struct { char _[sizeof(array)]; } addrtype; \
  353. __asm__ __volatile__ ( \
  354. " bras 1,0f\n" \
  355. " lctl 0,0,0(%0)\n" \
  356. "0: ex %1,0(1)" \
  357. : : "a" (&array), "a" (((low)<<4)+(high)), \
  358. "m" (*(addrtype *)(array)) : "1" ); \
  359. })
  360. #define __ctl_store(array, low, high) ({ \
  361. typedef struct { char _[sizeof(array)]; } addrtype; \
  362. __asm__ __volatile__ ( \
  363. " bras 1,0f\n" \
  364. " stctl 0,0,0(%1)\n" \
  365. "0: ex %2,0(1)" \
  366. : "=m" (*(addrtype *)(array)) \
  367. : "a" (&array), "a" (((low)<<4)+(high)): "1" ); \
  368. })
  369. #define __ctl_set_bit(cr, bit) ({ \
  370. __u8 __dummy[16]; \
  371. __asm__ __volatile__ ( \
  372. " bras 1,0f\n" /* skip indirect insns */ \
  373. " stctl 0,0,0(%1)\n" \
  374. " lctl 0,0,0(%1)\n" \
  375. "0: ex %2,0(1)\n" /* execute stctl */ \
  376. " l 0,0(%1)\n" \
  377. " or 0,%3\n" /* set the bit */ \
  378. " st 0,0(%1)\n" \
  379. "1: ex %2,4(1)" /* execute lctl */ \
  380. : "=m" (__dummy) \
  381. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  382. "a" (cr*17), "a" (1<<(bit)) \
  383. : "cc", "0", "1" ); \
  384. })
  385. #define __ctl_clear_bit(cr, bit) ({ \
  386. __u8 __dummy[16]; \
  387. __asm__ __volatile__ ( \
  388. " bras 1,0f\n" /* skip indirect insns */ \
  389. " stctl 0,0,0(%1)\n" \
  390. " lctl 0,0,0(%1)\n" \
  391. "0: ex %2,0(1)\n" /* execute stctl */ \
  392. " l 0,0(%1)\n" \
  393. " nr 0,%3\n" /* set the bit */ \
  394. " st 0,0(%1)\n" \
  395. "1: ex %2,4(1)" /* execute lctl */ \
  396. : "=m" (__dummy) \
  397. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  398. "a" (cr*17), "a" (~(1<<(bit))) \
  399. : "cc", "0", "1" ); \
  400. })
  401. #endif /* __s390x__ */
  402. /* For spinlocks etc */
  403. #define local_irq_save(x) ((x) = local_irq_disable())
  404. /*
  405. * Use to set psw mask except for the first byte which
  406. * won't be changed by this function.
  407. */
  408. static inline void
  409. __set_psw_mask(unsigned long mask)
  410. {
  411. local_save_flags(mask);
  412. __load_psw_mask(mask);
  413. }
  414. #define local_mcck_enable() __set_psw_mask(PSW_KERNEL_BITS)
  415. #define local_mcck_disable() __set_psw_mask(PSW_KERNEL_BITS & ~PSW_MASK_MCHECK)
  416. #ifdef CONFIG_SMP
  417. extern void smp_ctl_set_bit(int cr, int bit);
  418. extern void smp_ctl_clear_bit(int cr, int bit);
  419. #define ctl_set_bit(cr, bit) smp_ctl_set_bit(cr, bit)
  420. #define ctl_clear_bit(cr, bit) smp_ctl_clear_bit(cr, bit)
  421. #else
  422. #define ctl_set_bit(cr, bit) __ctl_set_bit(cr, bit)
  423. #define ctl_clear_bit(cr, bit) __ctl_clear_bit(cr, bit)
  424. #endif /* CONFIG_SMP */
  425. extern void (*_machine_restart)(char *command);
  426. extern void (*_machine_halt)(void);
  427. extern void (*_machine_power_off)(void);
  428. #define arch_align_stack(x) (x)
  429. #endif /* __KERNEL__ */
  430. #endif