be_cmds.h 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. /*
  18. * The driver sends configuration and managements command requests to the
  19. * firmware in the BE. These requests are communicated to the processor
  20. * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
  21. * WRB inside a MAILBOX.
  22. * The commands are serviced by the ARM processor in the BladeEngine's MPU.
  23. */
  24. struct be_sge {
  25. u32 pa_lo;
  26. u32 pa_hi;
  27. u32 len;
  28. };
  29. #define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
  30. #define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
  31. #define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
  32. struct be_mcc_wrb {
  33. u32 embedded; /* dword 0 */
  34. u32 payload_length; /* dword 1 */
  35. u32 tag0; /* dword 2 */
  36. u32 tag1; /* dword 3 */
  37. u32 rsvd; /* dword 4 */
  38. union {
  39. u8 embedded_payload[236]; /* used by embedded cmds */
  40. struct be_sge sgl[19]; /* used by non-embedded cmds */
  41. } payload;
  42. };
  43. #define CQE_FLAGS_VALID_MASK (1 << 31)
  44. #define CQE_FLAGS_ASYNC_MASK (1 << 30)
  45. #define CQE_FLAGS_COMPLETED_MASK (1 << 28)
  46. #define CQE_FLAGS_CONSUMED_MASK (1 << 27)
  47. /* Completion Status */
  48. enum {
  49. MCC_STATUS_SUCCESS = 0,
  50. MCC_STATUS_FAILED = 1,
  51. MCC_STATUS_ILLEGAL_REQUEST = 2,
  52. MCC_STATUS_ILLEGAL_FIELD = 3,
  53. MCC_STATUS_INSUFFICIENT_BUFFER = 4,
  54. MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
  55. MCC_STATUS_NOT_SUPPORTED = 66
  56. };
  57. #define CQE_STATUS_COMPL_MASK 0xFFFF
  58. #define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
  59. #define CQE_STATUS_EXTD_MASK 0xFFFF
  60. #define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
  61. struct be_mcc_compl {
  62. u32 status; /* dword 0 */
  63. u32 tag0; /* dword 1 */
  64. u32 tag1; /* dword 2 */
  65. u32 flags; /* dword 3 */
  66. };
  67. /* When the async bit of mcc_compl is set, the last 4 bytes of
  68. * mcc_compl is interpreted as follows:
  69. */
  70. #define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
  71. #define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
  72. #define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
  73. #define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
  74. #define ASYNC_EVENT_CODE_LINK_STATE 0x1
  75. #define ASYNC_EVENT_CODE_GRP_5 0x5
  76. #define ASYNC_EVENT_QOS_SPEED 0x1
  77. #define ASYNC_EVENT_COS_PRIORITY 0x2
  78. #define ASYNC_EVENT_PVID_STATE 0x3
  79. struct be_async_event_trailer {
  80. u32 code;
  81. };
  82. enum {
  83. LINK_DOWN = 0x0,
  84. LINK_UP = 0x1
  85. };
  86. #define LINK_STATUS_MASK 0x1
  87. #define LOGICAL_LINK_STATUS_MASK 0x2
  88. /* When the event code of an async trailer is link-state, the mcc_compl
  89. * must be interpreted as follows
  90. */
  91. struct be_async_event_link_state {
  92. u8 physical_port;
  93. u8 port_link_status;
  94. u8 port_duplex;
  95. u8 port_speed;
  96. u8 port_fault;
  97. u8 rsvd0[7];
  98. struct be_async_event_trailer trailer;
  99. } __packed;
  100. /* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
  101. * the mcc_compl must be interpreted as follows
  102. */
  103. struct be_async_event_grp5_qos_link_speed {
  104. u8 physical_port;
  105. u8 rsvd[5];
  106. u16 qos_link_speed;
  107. u32 event_tag;
  108. struct be_async_event_trailer trailer;
  109. } __packed;
  110. /* When the event code of an async trailer is GRP5 and event type is
  111. * CoS-Priority, the mcc_compl must be interpreted as follows
  112. */
  113. struct be_async_event_grp5_cos_priority {
  114. u8 physical_port;
  115. u8 available_priority_bmap;
  116. u8 reco_default_priority;
  117. u8 valid;
  118. u8 rsvd0;
  119. u8 event_tag;
  120. struct be_async_event_trailer trailer;
  121. } __packed;
  122. /* When the event code of an async trailer is GRP5 and event type is
  123. * PVID state, the mcc_compl must be interpreted as follows
  124. */
  125. struct be_async_event_grp5_pvid_state {
  126. u8 enabled;
  127. u8 rsvd0;
  128. u16 tag;
  129. u32 event_tag;
  130. u32 rsvd1;
  131. struct be_async_event_trailer trailer;
  132. } __packed;
  133. struct be_mcc_mailbox {
  134. struct be_mcc_wrb wrb;
  135. struct be_mcc_compl compl;
  136. };
  137. #define CMD_SUBSYSTEM_COMMON 0x1
  138. #define CMD_SUBSYSTEM_ETH 0x3
  139. #define CMD_SUBSYSTEM_LOWLEVEL 0xb
  140. #define OPCODE_COMMON_NTWK_MAC_QUERY 1
  141. #define OPCODE_COMMON_NTWK_MAC_SET 2
  142. #define OPCODE_COMMON_NTWK_MULTICAST_SET 3
  143. #define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
  144. #define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
  145. #define OPCODE_COMMON_READ_FLASHROM 6
  146. #define OPCODE_COMMON_WRITE_FLASHROM 7
  147. #define OPCODE_COMMON_CQ_CREATE 12
  148. #define OPCODE_COMMON_EQ_CREATE 13
  149. #define OPCODE_COMMON_MCC_CREATE 21
  150. #define OPCODE_COMMON_SET_QOS 28
  151. #define OPCODE_COMMON_MCC_CREATE_EXT 90
  152. #define OPCODE_COMMON_SEEPROM_READ 30
  153. #define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
  154. #define OPCODE_COMMON_NTWK_RX_FILTER 34
  155. #define OPCODE_COMMON_GET_FW_VERSION 35
  156. #define OPCODE_COMMON_SET_FLOW_CONTROL 36
  157. #define OPCODE_COMMON_GET_FLOW_CONTROL 37
  158. #define OPCODE_COMMON_SET_FRAME_SIZE 39
  159. #define OPCODE_COMMON_MODIFY_EQ_DELAY 41
  160. #define OPCODE_COMMON_FIRMWARE_CONFIG 42
  161. #define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
  162. #define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
  163. #define OPCODE_COMMON_MCC_DESTROY 53
  164. #define OPCODE_COMMON_CQ_DESTROY 54
  165. #define OPCODE_COMMON_EQ_DESTROY 55
  166. #define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
  167. #define OPCODE_COMMON_NTWK_PMAC_ADD 59
  168. #define OPCODE_COMMON_NTWK_PMAC_DEL 60
  169. #define OPCODE_COMMON_FUNCTION_RESET 61
  170. #define OPCODE_COMMON_MANAGE_FAT 68
  171. #define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
  172. #define OPCODE_COMMON_GET_BEACON_STATE 70
  173. #define OPCODE_COMMON_READ_TRANSRECV_DATA 73
  174. #define OPCODE_COMMON_GET_PORT_NAME 77
  175. #define OPCODE_COMMON_GET_PHY_DETAILS 102
  176. #define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
  177. #define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
  178. #define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
  179. #define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
  180. #define OPCODE_COMMON_GET_MAC_LIST 147
  181. #define OPCODE_COMMON_SET_MAC_LIST 148
  182. #define OPCODE_COMMON_GET_HSW_CONFIG 152
  183. #define OPCODE_COMMON_GET_FUNC_CONFIG 160
  184. #define OPCODE_COMMON_GET_PROFILE_CONFIG 164
  185. #define OPCODE_COMMON_SET_PROFILE_CONFIG 165
  186. #define OPCODE_COMMON_SET_HSW_CONFIG 153
  187. #define OPCODE_COMMON_READ_OBJECT 171
  188. #define OPCODE_COMMON_WRITE_OBJECT 172
  189. #define OPCODE_ETH_RSS_CONFIG 1
  190. #define OPCODE_ETH_ACPI_CONFIG 2
  191. #define OPCODE_ETH_PROMISCUOUS 3
  192. #define OPCODE_ETH_GET_STATISTICS 4
  193. #define OPCODE_ETH_TX_CREATE 7
  194. #define OPCODE_ETH_RX_CREATE 8
  195. #define OPCODE_ETH_TX_DESTROY 9
  196. #define OPCODE_ETH_RX_DESTROY 10
  197. #define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
  198. #define OPCODE_ETH_GET_PPORT_STATS 18
  199. #define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
  200. #define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
  201. #define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
  202. struct be_cmd_req_hdr {
  203. u8 opcode; /* dword 0 */
  204. u8 subsystem; /* dword 0 */
  205. u8 port_number; /* dword 0 */
  206. u8 domain; /* dword 0 */
  207. u32 timeout; /* dword 1 */
  208. u32 request_length; /* dword 2 */
  209. u8 version; /* dword 3 */
  210. u8 rsvd[3]; /* dword 3 */
  211. };
  212. #define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
  213. #define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
  214. struct be_cmd_resp_hdr {
  215. u8 opcode; /* dword 0 */
  216. u8 subsystem; /* dword 0 */
  217. u8 rsvd[2]; /* dword 0 */
  218. u8 status; /* dword 1 */
  219. u8 add_status; /* dword 1 */
  220. u8 rsvd1[2]; /* dword 1 */
  221. u32 response_length; /* dword 2 */
  222. u32 actual_resp_len; /* dword 3 */
  223. };
  224. struct phys_addr {
  225. u32 lo;
  226. u32 hi;
  227. };
  228. /**************************
  229. * BE Command definitions *
  230. **************************/
  231. /* Pseudo amap definition in which each bit of the actual structure is defined
  232. * as a byte: used to calculate offset/shift/mask of each field */
  233. struct amap_eq_context {
  234. u8 cidx[13]; /* dword 0*/
  235. u8 rsvd0[3]; /* dword 0*/
  236. u8 epidx[13]; /* dword 0*/
  237. u8 valid; /* dword 0*/
  238. u8 rsvd1; /* dword 0*/
  239. u8 size; /* dword 0*/
  240. u8 pidx[13]; /* dword 1*/
  241. u8 rsvd2[3]; /* dword 1*/
  242. u8 pd[10]; /* dword 1*/
  243. u8 count[3]; /* dword 1*/
  244. u8 solevent; /* dword 1*/
  245. u8 stalled; /* dword 1*/
  246. u8 armed; /* dword 1*/
  247. u8 rsvd3[4]; /* dword 2*/
  248. u8 func[8]; /* dword 2*/
  249. u8 rsvd4; /* dword 2*/
  250. u8 delaymult[10]; /* dword 2*/
  251. u8 rsvd5[2]; /* dword 2*/
  252. u8 phase[2]; /* dword 2*/
  253. u8 nodelay; /* dword 2*/
  254. u8 rsvd6[4]; /* dword 2*/
  255. u8 rsvd7[32]; /* dword 3*/
  256. } __packed;
  257. struct be_cmd_req_eq_create {
  258. struct be_cmd_req_hdr hdr;
  259. u16 num_pages; /* sword */
  260. u16 rsvd0; /* sword */
  261. u8 context[sizeof(struct amap_eq_context) / 8];
  262. struct phys_addr pages[8];
  263. } __packed;
  264. struct be_cmd_resp_eq_create {
  265. struct be_cmd_resp_hdr resp_hdr;
  266. u16 eq_id; /* sword */
  267. u16 rsvd0; /* sword */
  268. } __packed;
  269. /******************** Mac query ***************************/
  270. enum {
  271. MAC_ADDRESS_TYPE_STORAGE = 0x0,
  272. MAC_ADDRESS_TYPE_NETWORK = 0x1,
  273. MAC_ADDRESS_TYPE_PD = 0x2,
  274. MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
  275. };
  276. struct mac_addr {
  277. u16 size_of_struct;
  278. u8 addr[ETH_ALEN];
  279. } __packed;
  280. struct be_cmd_req_mac_query {
  281. struct be_cmd_req_hdr hdr;
  282. u8 type;
  283. u8 permanent;
  284. u16 if_id;
  285. u32 pmac_id;
  286. } __packed;
  287. struct be_cmd_resp_mac_query {
  288. struct be_cmd_resp_hdr hdr;
  289. struct mac_addr mac;
  290. };
  291. /******************** PMac Add ***************************/
  292. struct be_cmd_req_pmac_add {
  293. struct be_cmd_req_hdr hdr;
  294. u32 if_id;
  295. u8 mac_address[ETH_ALEN];
  296. u8 rsvd0[2];
  297. } __packed;
  298. struct be_cmd_resp_pmac_add {
  299. struct be_cmd_resp_hdr hdr;
  300. u32 pmac_id;
  301. };
  302. /******************** PMac Del ***************************/
  303. struct be_cmd_req_pmac_del {
  304. struct be_cmd_req_hdr hdr;
  305. u32 if_id;
  306. u32 pmac_id;
  307. };
  308. /******************** Create CQ ***************************/
  309. /* Pseudo amap definition in which each bit of the actual structure is defined
  310. * as a byte: used to calculate offset/shift/mask of each field */
  311. struct amap_cq_context_be {
  312. u8 cidx[11]; /* dword 0*/
  313. u8 rsvd0; /* dword 0*/
  314. u8 coalescwm[2]; /* dword 0*/
  315. u8 nodelay; /* dword 0*/
  316. u8 epidx[11]; /* dword 0*/
  317. u8 rsvd1; /* dword 0*/
  318. u8 count[2]; /* dword 0*/
  319. u8 valid; /* dword 0*/
  320. u8 solevent; /* dword 0*/
  321. u8 eventable; /* dword 0*/
  322. u8 pidx[11]; /* dword 1*/
  323. u8 rsvd2; /* dword 1*/
  324. u8 pd[10]; /* dword 1*/
  325. u8 eqid[8]; /* dword 1*/
  326. u8 stalled; /* dword 1*/
  327. u8 armed; /* dword 1*/
  328. u8 rsvd3[4]; /* dword 2*/
  329. u8 func[8]; /* dword 2*/
  330. u8 rsvd4[20]; /* dword 2*/
  331. u8 rsvd5[32]; /* dword 3*/
  332. } __packed;
  333. struct amap_cq_context_lancer {
  334. u8 rsvd0[12]; /* dword 0*/
  335. u8 coalescwm[2]; /* dword 0*/
  336. u8 nodelay; /* dword 0*/
  337. u8 rsvd1[12]; /* dword 0*/
  338. u8 count[2]; /* dword 0*/
  339. u8 valid; /* dword 0*/
  340. u8 rsvd2; /* dword 0*/
  341. u8 eventable; /* dword 0*/
  342. u8 eqid[16]; /* dword 1*/
  343. u8 rsvd3[15]; /* dword 1*/
  344. u8 armed; /* dword 1*/
  345. u8 rsvd4[32]; /* dword 2*/
  346. u8 rsvd5[32]; /* dword 3*/
  347. } __packed;
  348. struct be_cmd_req_cq_create {
  349. struct be_cmd_req_hdr hdr;
  350. u16 num_pages;
  351. u8 page_size;
  352. u8 rsvd0;
  353. u8 context[sizeof(struct amap_cq_context_be) / 8];
  354. struct phys_addr pages[8];
  355. } __packed;
  356. struct be_cmd_resp_cq_create {
  357. struct be_cmd_resp_hdr hdr;
  358. u16 cq_id;
  359. u16 rsvd0;
  360. } __packed;
  361. struct be_cmd_req_get_fat {
  362. struct be_cmd_req_hdr hdr;
  363. u32 fat_operation;
  364. u32 read_log_offset;
  365. u32 read_log_length;
  366. u32 data_buffer_size;
  367. u32 data_buffer[1];
  368. } __packed;
  369. struct be_cmd_resp_get_fat {
  370. struct be_cmd_resp_hdr hdr;
  371. u32 log_size;
  372. u32 read_log_length;
  373. u32 rsvd[2];
  374. u32 data_buffer[1];
  375. } __packed;
  376. /******************** Create MCCQ ***************************/
  377. /* Pseudo amap definition in which each bit of the actual structure is defined
  378. * as a byte: used to calculate offset/shift/mask of each field */
  379. struct amap_mcc_context_be {
  380. u8 con_index[14];
  381. u8 rsvd0[2];
  382. u8 ring_size[4];
  383. u8 fetch_wrb;
  384. u8 fetch_r2t;
  385. u8 cq_id[10];
  386. u8 prod_index[14];
  387. u8 fid[8];
  388. u8 pdid[9];
  389. u8 valid;
  390. u8 rsvd1[32];
  391. u8 rsvd2[32];
  392. } __packed;
  393. struct amap_mcc_context_lancer {
  394. u8 async_cq_id[16];
  395. u8 ring_size[4];
  396. u8 rsvd0[12];
  397. u8 rsvd1[31];
  398. u8 valid;
  399. u8 async_cq_valid[1];
  400. u8 rsvd2[31];
  401. u8 rsvd3[32];
  402. } __packed;
  403. struct be_cmd_req_mcc_create {
  404. struct be_cmd_req_hdr hdr;
  405. u16 num_pages;
  406. u16 cq_id;
  407. u8 context[sizeof(struct amap_mcc_context_be) / 8];
  408. struct phys_addr pages[8];
  409. } __packed;
  410. struct be_cmd_req_mcc_ext_create {
  411. struct be_cmd_req_hdr hdr;
  412. u16 num_pages;
  413. u16 cq_id;
  414. u32 async_event_bitmap[1];
  415. u8 context[sizeof(struct amap_mcc_context_be) / 8];
  416. struct phys_addr pages[8];
  417. } __packed;
  418. struct be_cmd_resp_mcc_create {
  419. struct be_cmd_resp_hdr hdr;
  420. u16 id;
  421. u16 rsvd0;
  422. } __packed;
  423. /******************** Create TxQ ***************************/
  424. #define BE_ETH_TX_RING_TYPE_STANDARD 2
  425. #define BE_ULP1_NUM 1
  426. /* Pseudo amap definition in which each bit of the actual structure is defined
  427. * as a byte: used to calculate offset/shift/mask of each field */
  428. struct amap_tx_context {
  429. u8 if_id[16]; /* dword 0 */
  430. u8 tx_ring_size[4]; /* dword 0 */
  431. u8 rsvd1[26]; /* dword 0 */
  432. u8 pci_func_id[8]; /* dword 1 */
  433. u8 rsvd2[9]; /* dword 1 */
  434. u8 ctx_valid; /* dword 1 */
  435. u8 cq_id_send[16]; /* dword 2 */
  436. u8 rsvd3[16]; /* dword 2 */
  437. u8 rsvd4[32]; /* dword 3 */
  438. u8 rsvd5[32]; /* dword 4 */
  439. u8 rsvd6[32]; /* dword 5 */
  440. u8 rsvd7[32]; /* dword 6 */
  441. u8 rsvd8[32]; /* dword 7 */
  442. u8 rsvd9[32]; /* dword 8 */
  443. u8 rsvd10[32]; /* dword 9 */
  444. u8 rsvd11[32]; /* dword 10 */
  445. u8 rsvd12[32]; /* dword 11 */
  446. u8 rsvd13[32]; /* dword 12 */
  447. u8 rsvd14[32]; /* dword 13 */
  448. u8 rsvd15[32]; /* dword 14 */
  449. u8 rsvd16[32]; /* dword 15 */
  450. } __packed;
  451. struct be_cmd_req_eth_tx_create {
  452. struct be_cmd_req_hdr hdr;
  453. u8 num_pages;
  454. u8 ulp_num;
  455. u8 type;
  456. u8 bound_port;
  457. u8 context[sizeof(struct amap_tx_context) / 8];
  458. struct phys_addr pages[8];
  459. } __packed;
  460. struct be_cmd_resp_eth_tx_create {
  461. struct be_cmd_resp_hdr hdr;
  462. u16 cid;
  463. u16 rsvd0;
  464. } __packed;
  465. /******************** Create RxQ ***************************/
  466. struct be_cmd_req_eth_rx_create {
  467. struct be_cmd_req_hdr hdr;
  468. u16 cq_id;
  469. u8 frag_size;
  470. u8 num_pages;
  471. struct phys_addr pages[2];
  472. u32 interface_id;
  473. u16 max_frame_size;
  474. u16 rsvd0;
  475. u32 rss_queue;
  476. } __packed;
  477. struct be_cmd_resp_eth_rx_create {
  478. struct be_cmd_resp_hdr hdr;
  479. u16 id;
  480. u8 rss_id;
  481. u8 rsvd0;
  482. } __packed;
  483. /******************** Q Destroy ***************************/
  484. /* Type of Queue to be destroyed */
  485. enum {
  486. QTYPE_EQ = 1,
  487. QTYPE_CQ,
  488. QTYPE_TXQ,
  489. QTYPE_RXQ,
  490. QTYPE_MCCQ
  491. };
  492. struct be_cmd_req_q_destroy {
  493. struct be_cmd_req_hdr hdr;
  494. u16 id;
  495. u16 bypass_flush; /* valid only for rx q destroy */
  496. } __packed;
  497. /************ I/f Create (it's actually I/f Config Create)**********/
  498. /* Capability flags for the i/f */
  499. enum be_if_flags {
  500. BE_IF_FLAGS_RSS = 0x4,
  501. BE_IF_FLAGS_PROMISCUOUS = 0x8,
  502. BE_IF_FLAGS_BROADCAST = 0x10,
  503. BE_IF_FLAGS_UNTAGGED = 0x20,
  504. BE_IF_FLAGS_ULP = 0x40,
  505. BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
  506. BE_IF_FLAGS_VLAN = 0x100,
  507. BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
  508. BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
  509. BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
  510. BE_IF_FLAGS_MULTICAST = 0x1000
  511. };
  512. /* An RX interface is an object with one or more MAC addresses and
  513. * filtering capabilities. */
  514. struct be_cmd_req_if_create {
  515. struct be_cmd_req_hdr hdr;
  516. u32 version; /* ignore currently */
  517. u32 capability_flags;
  518. u32 enable_flags;
  519. u8 mac_addr[ETH_ALEN];
  520. u8 rsvd0;
  521. u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
  522. u32 vlan_tag; /* not used currently */
  523. } __packed;
  524. struct be_cmd_resp_if_create {
  525. struct be_cmd_resp_hdr hdr;
  526. u32 interface_id;
  527. u32 pmac_id;
  528. };
  529. /****** I/f Destroy(it's actually I/f Config Destroy )**********/
  530. struct be_cmd_req_if_destroy {
  531. struct be_cmd_req_hdr hdr;
  532. u32 interface_id;
  533. };
  534. /*************** HW Stats Get **********************************/
  535. struct be_port_rxf_stats_v0 {
  536. u32 rx_bytes_lsd; /* dword 0*/
  537. u32 rx_bytes_msd; /* dword 1*/
  538. u32 rx_total_frames; /* dword 2*/
  539. u32 rx_unicast_frames; /* dword 3*/
  540. u32 rx_multicast_frames; /* dword 4*/
  541. u32 rx_broadcast_frames; /* dword 5*/
  542. u32 rx_crc_errors; /* dword 6*/
  543. u32 rx_alignment_symbol_errors; /* dword 7*/
  544. u32 rx_pause_frames; /* dword 8*/
  545. u32 rx_control_frames; /* dword 9*/
  546. u32 rx_in_range_errors; /* dword 10*/
  547. u32 rx_out_range_errors; /* dword 11*/
  548. u32 rx_frame_too_long; /* dword 12*/
  549. u32 rx_address_mismatch_drops; /* dword 13*/
  550. u32 rx_vlan_mismatch_drops; /* dword 14*/
  551. u32 rx_dropped_too_small; /* dword 15*/
  552. u32 rx_dropped_too_short; /* dword 16*/
  553. u32 rx_dropped_header_too_small; /* dword 17*/
  554. u32 rx_dropped_tcp_length; /* dword 18*/
  555. u32 rx_dropped_runt; /* dword 19*/
  556. u32 rx_64_byte_packets; /* dword 20*/
  557. u32 rx_65_127_byte_packets; /* dword 21*/
  558. u32 rx_128_256_byte_packets; /* dword 22*/
  559. u32 rx_256_511_byte_packets; /* dword 23*/
  560. u32 rx_512_1023_byte_packets; /* dword 24*/
  561. u32 rx_1024_1518_byte_packets; /* dword 25*/
  562. u32 rx_1519_2047_byte_packets; /* dword 26*/
  563. u32 rx_2048_4095_byte_packets; /* dword 27*/
  564. u32 rx_4096_8191_byte_packets; /* dword 28*/
  565. u32 rx_8192_9216_byte_packets; /* dword 29*/
  566. u32 rx_ip_checksum_errs; /* dword 30*/
  567. u32 rx_tcp_checksum_errs; /* dword 31*/
  568. u32 rx_udp_checksum_errs; /* dword 32*/
  569. u32 rx_non_rss_packets; /* dword 33*/
  570. u32 rx_ipv4_packets; /* dword 34*/
  571. u32 rx_ipv6_packets; /* dword 35*/
  572. u32 rx_ipv4_bytes_lsd; /* dword 36*/
  573. u32 rx_ipv4_bytes_msd; /* dword 37*/
  574. u32 rx_ipv6_bytes_lsd; /* dword 38*/
  575. u32 rx_ipv6_bytes_msd; /* dword 39*/
  576. u32 rx_chute1_packets; /* dword 40*/
  577. u32 rx_chute2_packets; /* dword 41*/
  578. u32 rx_chute3_packets; /* dword 42*/
  579. u32 rx_management_packets; /* dword 43*/
  580. u32 rx_switched_unicast_packets; /* dword 44*/
  581. u32 rx_switched_multicast_packets; /* dword 45*/
  582. u32 rx_switched_broadcast_packets; /* dword 46*/
  583. u32 tx_bytes_lsd; /* dword 47*/
  584. u32 tx_bytes_msd; /* dword 48*/
  585. u32 tx_unicastframes; /* dword 49*/
  586. u32 tx_multicastframes; /* dword 50*/
  587. u32 tx_broadcastframes; /* dword 51*/
  588. u32 tx_pauseframes; /* dword 52*/
  589. u32 tx_controlframes; /* dword 53*/
  590. u32 tx_64_byte_packets; /* dword 54*/
  591. u32 tx_65_127_byte_packets; /* dword 55*/
  592. u32 tx_128_256_byte_packets; /* dword 56*/
  593. u32 tx_256_511_byte_packets; /* dword 57*/
  594. u32 tx_512_1023_byte_packets; /* dword 58*/
  595. u32 tx_1024_1518_byte_packets; /* dword 59*/
  596. u32 tx_1519_2047_byte_packets; /* dword 60*/
  597. u32 tx_2048_4095_byte_packets; /* dword 61*/
  598. u32 tx_4096_8191_byte_packets; /* dword 62*/
  599. u32 tx_8192_9216_byte_packets; /* dword 63*/
  600. u32 rx_fifo_overflow; /* dword 64*/
  601. u32 rx_input_fifo_overflow; /* dword 65*/
  602. };
  603. struct be_rxf_stats_v0 {
  604. struct be_port_rxf_stats_v0 port[2];
  605. u32 rx_drops_no_pbuf; /* dword 132*/
  606. u32 rx_drops_no_txpb; /* dword 133*/
  607. u32 rx_drops_no_erx_descr; /* dword 134*/
  608. u32 rx_drops_no_tpre_descr; /* dword 135*/
  609. u32 management_rx_port_packets; /* dword 136*/
  610. u32 management_rx_port_bytes; /* dword 137*/
  611. u32 management_rx_port_pause_frames; /* dword 138*/
  612. u32 management_rx_port_errors; /* dword 139*/
  613. u32 management_tx_port_packets; /* dword 140*/
  614. u32 management_tx_port_bytes; /* dword 141*/
  615. u32 management_tx_port_pause; /* dword 142*/
  616. u32 management_rx_port_rxfifo_overflow; /* dword 143*/
  617. u32 rx_drops_too_many_frags; /* dword 144*/
  618. u32 rx_drops_invalid_ring; /* dword 145*/
  619. u32 forwarded_packets; /* dword 146*/
  620. u32 rx_drops_mtu; /* dword 147*/
  621. u32 rsvd0[7];
  622. u32 port0_jabber_events;
  623. u32 port1_jabber_events;
  624. u32 rsvd1[6];
  625. };
  626. struct be_erx_stats_v0 {
  627. u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
  628. u32 rsvd[4];
  629. };
  630. struct be_pmem_stats {
  631. u32 eth_red_drops;
  632. u32 rsvd[5];
  633. };
  634. struct be_hw_stats_v0 {
  635. struct be_rxf_stats_v0 rxf;
  636. u32 rsvd[48];
  637. struct be_erx_stats_v0 erx;
  638. struct be_pmem_stats pmem;
  639. };
  640. struct be_cmd_req_get_stats_v0 {
  641. struct be_cmd_req_hdr hdr;
  642. u8 rsvd[sizeof(struct be_hw_stats_v0)];
  643. };
  644. struct be_cmd_resp_get_stats_v0 {
  645. struct be_cmd_resp_hdr hdr;
  646. struct be_hw_stats_v0 hw_stats;
  647. };
  648. struct lancer_pport_stats {
  649. u32 tx_packets_lo;
  650. u32 tx_packets_hi;
  651. u32 tx_unicast_packets_lo;
  652. u32 tx_unicast_packets_hi;
  653. u32 tx_multicast_packets_lo;
  654. u32 tx_multicast_packets_hi;
  655. u32 tx_broadcast_packets_lo;
  656. u32 tx_broadcast_packets_hi;
  657. u32 tx_bytes_lo;
  658. u32 tx_bytes_hi;
  659. u32 tx_unicast_bytes_lo;
  660. u32 tx_unicast_bytes_hi;
  661. u32 tx_multicast_bytes_lo;
  662. u32 tx_multicast_bytes_hi;
  663. u32 tx_broadcast_bytes_lo;
  664. u32 tx_broadcast_bytes_hi;
  665. u32 tx_discards_lo;
  666. u32 tx_discards_hi;
  667. u32 tx_errors_lo;
  668. u32 tx_errors_hi;
  669. u32 tx_pause_frames_lo;
  670. u32 tx_pause_frames_hi;
  671. u32 tx_pause_on_frames_lo;
  672. u32 tx_pause_on_frames_hi;
  673. u32 tx_pause_off_frames_lo;
  674. u32 tx_pause_off_frames_hi;
  675. u32 tx_internal_mac_errors_lo;
  676. u32 tx_internal_mac_errors_hi;
  677. u32 tx_control_frames_lo;
  678. u32 tx_control_frames_hi;
  679. u32 tx_packets_64_bytes_lo;
  680. u32 tx_packets_64_bytes_hi;
  681. u32 tx_packets_65_to_127_bytes_lo;
  682. u32 tx_packets_65_to_127_bytes_hi;
  683. u32 tx_packets_128_to_255_bytes_lo;
  684. u32 tx_packets_128_to_255_bytes_hi;
  685. u32 tx_packets_256_to_511_bytes_lo;
  686. u32 tx_packets_256_to_511_bytes_hi;
  687. u32 tx_packets_512_to_1023_bytes_lo;
  688. u32 tx_packets_512_to_1023_bytes_hi;
  689. u32 tx_packets_1024_to_1518_bytes_lo;
  690. u32 tx_packets_1024_to_1518_bytes_hi;
  691. u32 tx_packets_1519_to_2047_bytes_lo;
  692. u32 tx_packets_1519_to_2047_bytes_hi;
  693. u32 tx_packets_2048_to_4095_bytes_lo;
  694. u32 tx_packets_2048_to_4095_bytes_hi;
  695. u32 tx_packets_4096_to_8191_bytes_lo;
  696. u32 tx_packets_4096_to_8191_bytes_hi;
  697. u32 tx_packets_8192_to_9216_bytes_lo;
  698. u32 tx_packets_8192_to_9216_bytes_hi;
  699. u32 tx_lso_packets_lo;
  700. u32 tx_lso_packets_hi;
  701. u32 rx_packets_lo;
  702. u32 rx_packets_hi;
  703. u32 rx_unicast_packets_lo;
  704. u32 rx_unicast_packets_hi;
  705. u32 rx_multicast_packets_lo;
  706. u32 rx_multicast_packets_hi;
  707. u32 rx_broadcast_packets_lo;
  708. u32 rx_broadcast_packets_hi;
  709. u32 rx_bytes_lo;
  710. u32 rx_bytes_hi;
  711. u32 rx_unicast_bytes_lo;
  712. u32 rx_unicast_bytes_hi;
  713. u32 rx_multicast_bytes_lo;
  714. u32 rx_multicast_bytes_hi;
  715. u32 rx_broadcast_bytes_lo;
  716. u32 rx_broadcast_bytes_hi;
  717. u32 rx_unknown_protos;
  718. u32 rsvd_69; /* Word 69 is reserved */
  719. u32 rx_discards_lo;
  720. u32 rx_discards_hi;
  721. u32 rx_errors_lo;
  722. u32 rx_errors_hi;
  723. u32 rx_crc_errors_lo;
  724. u32 rx_crc_errors_hi;
  725. u32 rx_alignment_errors_lo;
  726. u32 rx_alignment_errors_hi;
  727. u32 rx_symbol_errors_lo;
  728. u32 rx_symbol_errors_hi;
  729. u32 rx_pause_frames_lo;
  730. u32 rx_pause_frames_hi;
  731. u32 rx_pause_on_frames_lo;
  732. u32 rx_pause_on_frames_hi;
  733. u32 rx_pause_off_frames_lo;
  734. u32 rx_pause_off_frames_hi;
  735. u32 rx_frames_too_long_lo;
  736. u32 rx_frames_too_long_hi;
  737. u32 rx_internal_mac_errors_lo;
  738. u32 rx_internal_mac_errors_hi;
  739. u32 rx_undersize_packets;
  740. u32 rx_oversize_packets;
  741. u32 rx_fragment_packets;
  742. u32 rx_jabbers;
  743. u32 rx_control_frames_lo;
  744. u32 rx_control_frames_hi;
  745. u32 rx_control_frames_unknown_opcode_lo;
  746. u32 rx_control_frames_unknown_opcode_hi;
  747. u32 rx_in_range_errors;
  748. u32 rx_out_of_range_errors;
  749. u32 rx_address_mismatch_drops;
  750. u32 rx_vlan_mismatch_drops;
  751. u32 rx_dropped_too_small;
  752. u32 rx_dropped_too_short;
  753. u32 rx_dropped_header_too_small;
  754. u32 rx_dropped_invalid_tcp_length;
  755. u32 rx_dropped_runt;
  756. u32 rx_ip_checksum_errors;
  757. u32 rx_tcp_checksum_errors;
  758. u32 rx_udp_checksum_errors;
  759. u32 rx_non_rss_packets;
  760. u32 rsvd_111;
  761. u32 rx_ipv4_packets_lo;
  762. u32 rx_ipv4_packets_hi;
  763. u32 rx_ipv6_packets_lo;
  764. u32 rx_ipv6_packets_hi;
  765. u32 rx_ipv4_bytes_lo;
  766. u32 rx_ipv4_bytes_hi;
  767. u32 rx_ipv6_bytes_lo;
  768. u32 rx_ipv6_bytes_hi;
  769. u32 rx_nic_packets_lo;
  770. u32 rx_nic_packets_hi;
  771. u32 rx_tcp_packets_lo;
  772. u32 rx_tcp_packets_hi;
  773. u32 rx_iscsi_packets_lo;
  774. u32 rx_iscsi_packets_hi;
  775. u32 rx_management_packets_lo;
  776. u32 rx_management_packets_hi;
  777. u32 rx_switched_unicast_packets_lo;
  778. u32 rx_switched_unicast_packets_hi;
  779. u32 rx_switched_multicast_packets_lo;
  780. u32 rx_switched_multicast_packets_hi;
  781. u32 rx_switched_broadcast_packets_lo;
  782. u32 rx_switched_broadcast_packets_hi;
  783. u32 num_forwards_lo;
  784. u32 num_forwards_hi;
  785. u32 rx_fifo_overflow;
  786. u32 rx_input_fifo_overflow;
  787. u32 rx_drops_too_many_frags_lo;
  788. u32 rx_drops_too_many_frags_hi;
  789. u32 rx_drops_invalid_queue;
  790. u32 rsvd_141;
  791. u32 rx_drops_mtu_lo;
  792. u32 rx_drops_mtu_hi;
  793. u32 rx_packets_64_bytes_lo;
  794. u32 rx_packets_64_bytes_hi;
  795. u32 rx_packets_65_to_127_bytes_lo;
  796. u32 rx_packets_65_to_127_bytes_hi;
  797. u32 rx_packets_128_to_255_bytes_lo;
  798. u32 rx_packets_128_to_255_bytes_hi;
  799. u32 rx_packets_256_to_511_bytes_lo;
  800. u32 rx_packets_256_to_511_bytes_hi;
  801. u32 rx_packets_512_to_1023_bytes_lo;
  802. u32 rx_packets_512_to_1023_bytes_hi;
  803. u32 rx_packets_1024_to_1518_bytes_lo;
  804. u32 rx_packets_1024_to_1518_bytes_hi;
  805. u32 rx_packets_1519_to_2047_bytes_lo;
  806. u32 rx_packets_1519_to_2047_bytes_hi;
  807. u32 rx_packets_2048_to_4095_bytes_lo;
  808. u32 rx_packets_2048_to_4095_bytes_hi;
  809. u32 rx_packets_4096_to_8191_bytes_lo;
  810. u32 rx_packets_4096_to_8191_bytes_hi;
  811. u32 rx_packets_8192_to_9216_bytes_lo;
  812. u32 rx_packets_8192_to_9216_bytes_hi;
  813. };
  814. struct pport_stats_params {
  815. u16 pport_num;
  816. u8 rsvd;
  817. u8 reset_stats;
  818. };
  819. struct lancer_cmd_req_pport_stats {
  820. struct be_cmd_req_hdr hdr;
  821. union {
  822. struct pport_stats_params params;
  823. u8 rsvd[sizeof(struct lancer_pport_stats)];
  824. } cmd_params;
  825. };
  826. struct lancer_cmd_resp_pport_stats {
  827. struct be_cmd_resp_hdr hdr;
  828. struct lancer_pport_stats pport_stats;
  829. };
  830. static inline struct lancer_pport_stats*
  831. pport_stats_from_cmd(struct be_adapter *adapter)
  832. {
  833. struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
  834. return &cmd->pport_stats;
  835. }
  836. struct be_cmd_req_get_cntl_addnl_attribs {
  837. struct be_cmd_req_hdr hdr;
  838. u8 rsvd[8];
  839. };
  840. struct be_cmd_resp_get_cntl_addnl_attribs {
  841. struct be_cmd_resp_hdr hdr;
  842. u16 ipl_file_number;
  843. u8 ipl_file_version;
  844. u8 rsvd0;
  845. u8 on_die_temperature; /* in degrees centigrade*/
  846. u8 rsvd1[3];
  847. };
  848. struct be_cmd_req_vlan_config {
  849. struct be_cmd_req_hdr hdr;
  850. u8 interface_id;
  851. u8 promiscuous;
  852. u8 untagged;
  853. u8 num_vlan;
  854. u16 normal_vlan[64];
  855. } __packed;
  856. /******************* RX FILTER ******************************/
  857. #define BE_MAX_MC 64 /* set mcast promisc if > 64 */
  858. struct macaddr {
  859. u8 byte[ETH_ALEN];
  860. };
  861. struct be_cmd_req_rx_filter {
  862. struct be_cmd_req_hdr hdr;
  863. u32 global_flags_mask;
  864. u32 global_flags;
  865. u32 if_flags_mask;
  866. u32 if_flags;
  867. u32 if_id;
  868. u32 mcast_num;
  869. struct macaddr mcast_mac[BE_MAX_MC];
  870. };
  871. /******************** Link Status Query *******************/
  872. struct be_cmd_req_link_status {
  873. struct be_cmd_req_hdr hdr;
  874. u32 rsvd;
  875. };
  876. enum {
  877. PHY_LINK_DUPLEX_NONE = 0x0,
  878. PHY_LINK_DUPLEX_HALF = 0x1,
  879. PHY_LINK_DUPLEX_FULL = 0x2
  880. };
  881. enum {
  882. PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
  883. PHY_LINK_SPEED_10MBPS = 0x1,
  884. PHY_LINK_SPEED_100MBPS = 0x2,
  885. PHY_LINK_SPEED_1GBPS = 0x3,
  886. PHY_LINK_SPEED_10GBPS = 0x4
  887. };
  888. struct be_cmd_resp_link_status {
  889. struct be_cmd_resp_hdr hdr;
  890. u8 physical_port;
  891. u8 mac_duplex;
  892. u8 mac_speed;
  893. u8 mac_fault;
  894. u8 mgmt_mac_duplex;
  895. u8 mgmt_mac_speed;
  896. u16 link_speed;
  897. u8 logical_link_status;
  898. u8 rsvd1[3];
  899. } __packed;
  900. /******************** Port Identification ***************************/
  901. /* Identifies the type of port attached to NIC */
  902. struct be_cmd_req_port_type {
  903. struct be_cmd_req_hdr hdr;
  904. u32 page_num;
  905. u32 port;
  906. };
  907. enum {
  908. TR_PAGE_A0 = 0xa0,
  909. TR_PAGE_A2 = 0xa2
  910. };
  911. struct be_cmd_resp_port_type {
  912. struct be_cmd_resp_hdr hdr;
  913. u32 page_num;
  914. u32 port;
  915. struct data {
  916. u8 identifier;
  917. u8 identifier_ext;
  918. u8 connector;
  919. u8 transceiver[8];
  920. u8 rsvd0[3];
  921. u8 length_km;
  922. u8 length_hm;
  923. u8 length_om1;
  924. u8 length_om2;
  925. u8 length_cu;
  926. u8 length_cu_m;
  927. u8 vendor_name[16];
  928. u8 rsvd;
  929. u8 vendor_oui[3];
  930. u8 vendor_pn[16];
  931. u8 vendor_rev[4];
  932. } data;
  933. };
  934. /******************** Get FW Version *******************/
  935. struct be_cmd_req_get_fw_version {
  936. struct be_cmd_req_hdr hdr;
  937. u8 rsvd0[FW_VER_LEN];
  938. u8 rsvd1[FW_VER_LEN];
  939. } __packed;
  940. struct be_cmd_resp_get_fw_version {
  941. struct be_cmd_resp_hdr hdr;
  942. u8 firmware_version_string[FW_VER_LEN];
  943. u8 fw_on_flash_version_string[FW_VER_LEN];
  944. } __packed;
  945. /******************** Set Flow Contrl *******************/
  946. struct be_cmd_req_set_flow_control {
  947. struct be_cmd_req_hdr hdr;
  948. u16 tx_flow_control;
  949. u16 rx_flow_control;
  950. } __packed;
  951. /******************** Get Flow Contrl *******************/
  952. struct be_cmd_req_get_flow_control {
  953. struct be_cmd_req_hdr hdr;
  954. u32 rsvd;
  955. };
  956. struct be_cmd_resp_get_flow_control {
  957. struct be_cmd_resp_hdr hdr;
  958. u16 tx_flow_control;
  959. u16 rx_flow_control;
  960. } __packed;
  961. /******************** Modify EQ Delay *******************/
  962. struct be_cmd_req_modify_eq_delay {
  963. struct be_cmd_req_hdr hdr;
  964. u32 num_eq;
  965. struct {
  966. u32 eq_id;
  967. u32 phase;
  968. u32 delay_multiplier;
  969. } delay[8];
  970. } __packed;
  971. struct be_cmd_resp_modify_eq_delay {
  972. struct be_cmd_resp_hdr hdr;
  973. u32 rsvd0;
  974. } __packed;
  975. /******************** Get FW Config *******************/
  976. #define BE_FUNCTION_CAPS_RSS 0x2
  977. /* The HW can come up in either of the following multi-channel modes
  978. * based on the skew/IPL.
  979. */
  980. #define RDMA_ENABLED 0x4
  981. #define FLEX10_MODE 0x400
  982. #define VNIC_MODE 0x20000
  983. #define UMC_ENABLED 0x1000000
  984. struct be_cmd_req_query_fw_cfg {
  985. struct be_cmd_req_hdr hdr;
  986. u32 rsvd[31];
  987. };
  988. struct be_cmd_resp_query_fw_cfg {
  989. struct be_cmd_resp_hdr hdr;
  990. u32 be_config_number;
  991. u32 asic_revision;
  992. u32 phys_port;
  993. u32 function_mode;
  994. u32 rsvd[26];
  995. u32 function_caps;
  996. };
  997. /******************** RSS Config ****************************************/
  998. /* RSS type Input parameters used to compute RX hash
  999. * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
  1000. * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
  1001. * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
  1002. * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
  1003. * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
  1004. * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
  1005. *
  1006. * When multiple RSS types are enabled, HW picks the best hash policy
  1007. * based on the type of the received packet.
  1008. */
  1009. #define RSS_ENABLE_NONE 0x0
  1010. #define RSS_ENABLE_IPV4 0x1
  1011. #define RSS_ENABLE_TCP_IPV4 0x2
  1012. #define RSS_ENABLE_IPV6 0x4
  1013. #define RSS_ENABLE_TCP_IPV6 0x8
  1014. #define RSS_ENABLE_UDP_IPV4 0x10
  1015. #define RSS_ENABLE_UDP_IPV6 0x20
  1016. struct be_cmd_req_rss_config {
  1017. struct be_cmd_req_hdr hdr;
  1018. u32 if_id;
  1019. u16 enable_rss;
  1020. u16 cpu_table_size_log2;
  1021. u32 hash[10];
  1022. u8 cpu_table[128];
  1023. u8 flush;
  1024. u8 rsvd0[3];
  1025. };
  1026. /******************** Port Beacon ***************************/
  1027. #define BEACON_STATE_ENABLED 0x1
  1028. #define BEACON_STATE_DISABLED 0x0
  1029. struct be_cmd_req_enable_disable_beacon {
  1030. struct be_cmd_req_hdr hdr;
  1031. u8 port_num;
  1032. u8 beacon_state;
  1033. u8 beacon_duration;
  1034. u8 status_duration;
  1035. } __packed;
  1036. struct be_cmd_resp_enable_disable_beacon {
  1037. struct be_cmd_resp_hdr resp_hdr;
  1038. u32 rsvd0;
  1039. } __packed;
  1040. struct be_cmd_req_get_beacon_state {
  1041. struct be_cmd_req_hdr hdr;
  1042. u8 port_num;
  1043. u8 rsvd0;
  1044. u16 rsvd1;
  1045. } __packed;
  1046. struct be_cmd_resp_get_beacon_state {
  1047. struct be_cmd_resp_hdr resp_hdr;
  1048. u8 beacon_state;
  1049. u8 rsvd0[3];
  1050. } __packed;
  1051. /****************** Firmware Flash ******************/
  1052. struct flashrom_params {
  1053. u32 op_code;
  1054. u32 op_type;
  1055. u32 data_buf_size;
  1056. u32 offset;
  1057. u8 data_buf[4];
  1058. };
  1059. struct be_cmd_write_flashrom {
  1060. struct be_cmd_req_hdr hdr;
  1061. struct flashrom_params params;
  1062. };
  1063. /**************** Lancer Firmware Flash ************/
  1064. struct amap_lancer_write_obj_context {
  1065. u8 write_length[24];
  1066. u8 reserved1[7];
  1067. u8 eof;
  1068. } __packed;
  1069. struct lancer_cmd_req_write_object {
  1070. struct be_cmd_req_hdr hdr;
  1071. u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
  1072. u32 write_offset;
  1073. u8 object_name[104];
  1074. u32 descriptor_count;
  1075. u32 buf_len;
  1076. u32 addr_low;
  1077. u32 addr_high;
  1078. };
  1079. #define LANCER_NO_RESET_NEEDED 0x00
  1080. #define LANCER_FW_RESET_NEEDED 0x02
  1081. struct lancer_cmd_resp_write_object {
  1082. u8 opcode;
  1083. u8 subsystem;
  1084. u8 rsvd1[2];
  1085. u8 status;
  1086. u8 additional_status;
  1087. u8 rsvd2[2];
  1088. u32 resp_len;
  1089. u32 actual_resp_len;
  1090. u32 actual_write_len;
  1091. u8 change_status;
  1092. u8 rsvd3[3];
  1093. };
  1094. /************************ Lancer Read FW info **************/
  1095. #define LANCER_READ_FILE_CHUNK (32*1024)
  1096. #define LANCER_READ_FILE_EOF_MASK 0x80000000
  1097. #define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
  1098. #define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
  1099. #define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
  1100. struct lancer_cmd_req_read_object {
  1101. struct be_cmd_req_hdr hdr;
  1102. u32 desired_read_len;
  1103. u32 read_offset;
  1104. u8 object_name[104];
  1105. u32 descriptor_count;
  1106. u32 buf_len;
  1107. u32 addr_low;
  1108. u32 addr_high;
  1109. };
  1110. struct lancer_cmd_resp_read_object {
  1111. u8 opcode;
  1112. u8 subsystem;
  1113. u8 rsvd1[2];
  1114. u8 status;
  1115. u8 additional_status;
  1116. u8 rsvd2[2];
  1117. u32 resp_len;
  1118. u32 actual_resp_len;
  1119. u32 actual_read_len;
  1120. u32 eof;
  1121. };
  1122. /************************ WOL *******************************/
  1123. struct be_cmd_req_acpi_wol_magic_config{
  1124. struct be_cmd_req_hdr hdr;
  1125. u32 rsvd0[145];
  1126. u8 magic_mac[6];
  1127. u8 rsvd2[2];
  1128. } __packed;
  1129. struct be_cmd_req_acpi_wol_magic_config_v1 {
  1130. struct be_cmd_req_hdr hdr;
  1131. u8 rsvd0[2];
  1132. u8 query_options;
  1133. u8 rsvd1[5];
  1134. u32 rsvd2[288];
  1135. u8 magic_mac[6];
  1136. u8 rsvd3[22];
  1137. } __packed;
  1138. struct be_cmd_resp_acpi_wol_magic_config_v1 {
  1139. struct be_cmd_resp_hdr hdr;
  1140. u8 rsvd0[2];
  1141. u8 wol_settings;
  1142. u8 rsvd1[5];
  1143. u32 rsvd2[295];
  1144. } __packed;
  1145. #define BE_GET_WOL_CAP 2
  1146. #define BE_WOL_CAP 0x1
  1147. #define BE_PME_D0_CAP 0x8
  1148. #define BE_PME_D1_CAP 0x10
  1149. #define BE_PME_D2_CAP 0x20
  1150. #define BE_PME_D3HOT_CAP 0x40
  1151. #define BE_PME_D3COLD_CAP 0x80
  1152. /********************** LoopBack test *********************/
  1153. struct be_cmd_req_loopback_test {
  1154. struct be_cmd_req_hdr hdr;
  1155. u32 loopback_type;
  1156. u32 num_pkts;
  1157. u64 pattern;
  1158. u32 src_port;
  1159. u32 dest_port;
  1160. u32 pkt_size;
  1161. };
  1162. struct be_cmd_resp_loopback_test {
  1163. struct be_cmd_resp_hdr resp_hdr;
  1164. u32 status;
  1165. u32 num_txfer;
  1166. u32 num_rx;
  1167. u32 miscomp_off;
  1168. u32 ticks_compl;
  1169. };
  1170. struct be_cmd_req_set_lmode {
  1171. struct be_cmd_req_hdr hdr;
  1172. u8 src_port;
  1173. u8 dest_port;
  1174. u8 loopback_type;
  1175. u8 loopback_state;
  1176. };
  1177. struct be_cmd_resp_set_lmode {
  1178. struct be_cmd_resp_hdr resp_hdr;
  1179. u8 rsvd0[4];
  1180. };
  1181. /********************** DDR DMA test *********************/
  1182. struct be_cmd_req_ddrdma_test {
  1183. struct be_cmd_req_hdr hdr;
  1184. u64 pattern;
  1185. u32 byte_count;
  1186. u32 rsvd0;
  1187. u8 snd_buff[4096];
  1188. u8 rsvd1[4096];
  1189. };
  1190. struct be_cmd_resp_ddrdma_test {
  1191. struct be_cmd_resp_hdr hdr;
  1192. u64 pattern;
  1193. u32 byte_cnt;
  1194. u32 snd_err;
  1195. u8 rsvd0[4096];
  1196. u8 rcv_buff[4096];
  1197. };
  1198. /*********************** SEEPROM Read ***********************/
  1199. #define BE_READ_SEEPROM_LEN 1024
  1200. struct be_cmd_req_seeprom_read {
  1201. struct be_cmd_req_hdr hdr;
  1202. u8 rsvd0[BE_READ_SEEPROM_LEN];
  1203. };
  1204. struct be_cmd_resp_seeprom_read {
  1205. struct be_cmd_req_hdr hdr;
  1206. u8 seeprom_data[BE_READ_SEEPROM_LEN];
  1207. };
  1208. enum {
  1209. PHY_TYPE_CX4_10GB = 0,
  1210. PHY_TYPE_XFP_10GB,
  1211. PHY_TYPE_SFP_1GB,
  1212. PHY_TYPE_SFP_PLUS_10GB,
  1213. PHY_TYPE_KR_10GB,
  1214. PHY_TYPE_KX4_10GB,
  1215. PHY_TYPE_BASET_10GB,
  1216. PHY_TYPE_BASET_1GB,
  1217. PHY_TYPE_BASEX_1GB,
  1218. PHY_TYPE_SGMII,
  1219. PHY_TYPE_DISABLED = 255
  1220. };
  1221. #define BE_SUPPORTED_SPEED_NONE 0
  1222. #define BE_SUPPORTED_SPEED_10MBPS 1
  1223. #define BE_SUPPORTED_SPEED_100MBPS 2
  1224. #define BE_SUPPORTED_SPEED_1GBPS 4
  1225. #define BE_SUPPORTED_SPEED_10GBPS 8
  1226. #define BE_AN_EN 0x2
  1227. #define BE_PAUSE_SYM_EN 0x80
  1228. /* MAC speed valid values */
  1229. #define SPEED_DEFAULT 0x0
  1230. #define SPEED_FORCED_10GB 0x1
  1231. #define SPEED_FORCED_1GB 0x2
  1232. #define SPEED_AUTONEG_10GB 0x3
  1233. #define SPEED_AUTONEG_1GB 0x4
  1234. #define SPEED_AUTONEG_100MB 0x5
  1235. #define SPEED_AUTONEG_10GB_1GB 0x6
  1236. #define SPEED_AUTONEG_10GB_1GB_100MB 0x7
  1237. #define SPEED_AUTONEG_1GB_100MB 0x8
  1238. #define SPEED_AUTONEG_10MB 0x9
  1239. #define SPEED_AUTONEG_1GB_100MB_10MB 0xa
  1240. #define SPEED_AUTONEG_100MB_10MB 0xb
  1241. #define SPEED_FORCED_100MB 0xc
  1242. #define SPEED_FORCED_10MB 0xd
  1243. struct be_cmd_req_get_phy_info {
  1244. struct be_cmd_req_hdr hdr;
  1245. u8 rsvd0[24];
  1246. };
  1247. struct be_phy_info {
  1248. u16 phy_type;
  1249. u16 interface_type;
  1250. u32 misc_params;
  1251. u16 ext_phy_details;
  1252. u16 rsvd;
  1253. u16 auto_speeds_supported;
  1254. u16 fixed_speeds_supported;
  1255. u32 future_use[2];
  1256. };
  1257. struct be_cmd_resp_get_phy_info {
  1258. struct be_cmd_req_hdr hdr;
  1259. struct be_phy_info phy_info;
  1260. };
  1261. /*********************** Set QOS ***********************/
  1262. #define BE_QOS_BITS_NIC 1
  1263. struct be_cmd_req_set_qos {
  1264. struct be_cmd_req_hdr hdr;
  1265. u32 valid_bits;
  1266. u32 max_bps_nic;
  1267. u32 rsvd[7];
  1268. };
  1269. struct be_cmd_resp_set_qos {
  1270. struct be_cmd_resp_hdr hdr;
  1271. u32 rsvd;
  1272. };
  1273. /*********************** Controller Attributes ***********************/
  1274. struct be_cmd_req_cntl_attribs {
  1275. struct be_cmd_req_hdr hdr;
  1276. };
  1277. struct be_cmd_resp_cntl_attribs {
  1278. struct be_cmd_resp_hdr hdr;
  1279. struct mgmt_controller_attrib attribs;
  1280. };
  1281. /*********************** Set driver function ***********************/
  1282. #define CAPABILITY_SW_TIMESTAMPS 2
  1283. #define CAPABILITY_BE3_NATIVE_ERX_API 4
  1284. struct be_cmd_req_set_func_cap {
  1285. struct be_cmd_req_hdr hdr;
  1286. u32 valid_cap_flags;
  1287. u32 cap_flags;
  1288. u8 rsvd[212];
  1289. };
  1290. struct be_cmd_resp_set_func_cap {
  1291. struct be_cmd_resp_hdr hdr;
  1292. u32 valid_cap_flags;
  1293. u32 cap_flags;
  1294. u8 rsvd[212];
  1295. };
  1296. /******************** GET/SET_MACLIST **************************/
  1297. #define BE_MAX_MAC 64
  1298. struct be_cmd_req_get_mac_list {
  1299. struct be_cmd_req_hdr hdr;
  1300. u8 mac_type;
  1301. u8 perm_override;
  1302. u16 iface_id;
  1303. u32 mac_id;
  1304. u32 rsvd[3];
  1305. } __packed;
  1306. struct get_list_macaddr {
  1307. u16 mac_addr_size;
  1308. union {
  1309. u8 macaddr[6];
  1310. struct {
  1311. u8 rsvd[2];
  1312. u32 mac_id;
  1313. } __packed s_mac_id;
  1314. } __packed mac_addr_id;
  1315. } __packed;
  1316. struct be_cmd_resp_get_mac_list {
  1317. struct be_cmd_resp_hdr hdr;
  1318. struct get_list_macaddr fd_macaddr; /* Factory default mac */
  1319. struct get_list_macaddr macid_macaddr; /* soft mac */
  1320. u8 true_mac_count;
  1321. u8 pseudo_mac_count;
  1322. u8 mac_list_size;
  1323. u8 rsvd;
  1324. /* perm override mac */
  1325. struct get_list_macaddr macaddr_list[BE_MAX_MAC];
  1326. } __packed;
  1327. struct be_cmd_req_set_mac_list {
  1328. struct be_cmd_req_hdr hdr;
  1329. u8 mac_count;
  1330. u8 rsvd1;
  1331. u16 rsvd2;
  1332. struct macaddr mac[BE_MAX_MAC];
  1333. } __packed;
  1334. /*********************** HSW Config ***********************/
  1335. struct amap_set_hsw_context {
  1336. u8 interface_id[16];
  1337. u8 rsvd0[14];
  1338. u8 pvid_valid;
  1339. u8 rsvd1;
  1340. u8 rsvd2[16];
  1341. u8 pvid[16];
  1342. u8 rsvd3[32];
  1343. u8 rsvd4[32];
  1344. u8 rsvd5[32];
  1345. } __packed;
  1346. struct be_cmd_req_set_hsw_config {
  1347. struct be_cmd_req_hdr hdr;
  1348. u8 context[sizeof(struct amap_set_hsw_context) / 8];
  1349. } __packed;
  1350. struct be_cmd_resp_set_hsw_config {
  1351. struct be_cmd_resp_hdr hdr;
  1352. u32 rsvd;
  1353. };
  1354. struct amap_get_hsw_req_context {
  1355. u8 interface_id[16];
  1356. u8 rsvd0[14];
  1357. u8 pvid_valid;
  1358. u8 pport;
  1359. } __packed;
  1360. struct amap_get_hsw_resp_context {
  1361. u8 rsvd1[16];
  1362. u8 pvid[16];
  1363. u8 rsvd2[32];
  1364. u8 rsvd3[32];
  1365. u8 rsvd4[32];
  1366. } __packed;
  1367. struct be_cmd_req_get_hsw_config {
  1368. struct be_cmd_req_hdr hdr;
  1369. u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
  1370. } __packed;
  1371. struct be_cmd_resp_get_hsw_config {
  1372. struct be_cmd_resp_hdr hdr;
  1373. u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
  1374. u32 rsvd;
  1375. };
  1376. /******************* get port names ***************/
  1377. struct be_cmd_req_get_port_name {
  1378. struct be_cmd_req_hdr hdr;
  1379. u32 rsvd0;
  1380. };
  1381. struct be_cmd_resp_get_port_name {
  1382. struct be_cmd_req_hdr hdr;
  1383. u8 port_name[4];
  1384. };
  1385. /*************** HW Stats Get v1 **********************************/
  1386. #define BE_TXP_SW_SZ 48
  1387. struct be_port_rxf_stats_v1 {
  1388. u32 rsvd0[12];
  1389. u32 rx_crc_errors;
  1390. u32 rx_alignment_symbol_errors;
  1391. u32 rx_pause_frames;
  1392. u32 rx_priority_pause_frames;
  1393. u32 rx_control_frames;
  1394. u32 rx_in_range_errors;
  1395. u32 rx_out_range_errors;
  1396. u32 rx_frame_too_long;
  1397. u32 rx_address_mismatch_drops;
  1398. u32 rx_dropped_too_small;
  1399. u32 rx_dropped_too_short;
  1400. u32 rx_dropped_header_too_small;
  1401. u32 rx_dropped_tcp_length;
  1402. u32 rx_dropped_runt;
  1403. u32 rsvd1[10];
  1404. u32 rx_ip_checksum_errs;
  1405. u32 rx_tcp_checksum_errs;
  1406. u32 rx_udp_checksum_errs;
  1407. u32 rsvd2[7];
  1408. u32 rx_switched_unicast_packets;
  1409. u32 rx_switched_multicast_packets;
  1410. u32 rx_switched_broadcast_packets;
  1411. u32 rsvd3[3];
  1412. u32 tx_pauseframes;
  1413. u32 tx_priority_pauseframes;
  1414. u32 tx_controlframes;
  1415. u32 rsvd4[10];
  1416. u32 rxpp_fifo_overflow_drop;
  1417. u32 rx_input_fifo_overflow_drop;
  1418. u32 pmem_fifo_overflow_drop;
  1419. u32 jabber_events;
  1420. u32 rsvd5[3];
  1421. };
  1422. struct be_rxf_stats_v1 {
  1423. struct be_port_rxf_stats_v1 port[4];
  1424. u32 rsvd0[2];
  1425. u32 rx_drops_no_pbuf;
  1426. u32 rx_drops_no_txpb;
  1427. u32 rx_drops_no_erx_descr;
  1428. u32 rx_drops_no_tpre_descr;
  1429. u32 rsvd1[6];
  1430. u32 rx_drops_too_many_frags;
  1431. u32 rx_drops_invalid_ring;
  1432. u32 forwarded_packets;
  1433. u32 rx_drops_mtu;
  1434. u32 rsvd2[14];
  1435. };
  1436. struct be_erx_stats_v1 {
  1437. u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
  1438. u32 rsvd[4];
  1439. };
  1440. struct be_hw_stats_v1 {
  1441. struct be_rxf_stats_v1 rxf;
  1442. u32 rsvd0[BE_TXP_SW_SZ];
  1443. struct be_erx_stats_v1 erx;
  1444. struct be_pmem_stats pmem;
  1445. u32 rsvd1[18];
  1446. };
  1447. struct be_cmd_req_get_stats_v1 {
  1448. struct be_cmd_req_hdr hdr;
  1449. u8 rsvd[sizeof(struct be_hw_stats_v1)];
  1450. };
  1451. struct be_cmd_resp_get_stats_v1 {
  1452. struct be_cmd_resp_hdr hdr;
  1453. struct be_hw_stats_v1 hw_stats;
  1454. };
  1455. static inline void *hw_stats_from_cmd(struct be_adapter *adapter)
  1456. {
  1457. if (adapter->generation == BE_GEN3) {
  1458. struct be_cmd_resp_get_stats_v1 *cmd = adapter->stats_cmd.va;
  1459. return &cmd->hw_stats;
  1460. } else {
  1461. struct be_cmd_resp_get_stats_v0 *cmd = adapter->stats_cmd.va;
  1462. return &cmd->hw_stats;
  1463. }
  1464. }
  1465. static inline void *be_erx_stats_from_cmd(struct be_adapter *adapter)
  1466. {
  1467. if (adapter->generation == BE_GEN3) {
  1468. struct be_hw_stats_v1 *hw_stats = hw_stats_from_cmd(adapter);
  1469. return &hw_stats->erx;
  1470. } else {
  1471. struct be_hw_stats_v0 *hw_stats = hw_stats_from_cmd(adapter);
  1472. return &hw_stats->erx;
  1473. }
  1474. }
  1475. /************** get fat capabilites *******************/
  1476. #define MAX_MODULES 27
  1477. #define MAX_MODES 4
  1478. #define MODE_UART 0
  1479. #define FW_LOG_LEVEL_DEFAULT 48
  1480. #define FW_LOG_LEVEL_FATAL 64
  1481. struct ext_fat_mode {
  1482. u8 mode;
  1483. u8 rsvd0;
  1484. u16 port_mask;
  1485. u32 dbg_lvl;
  1486. u64 fun_mask;
  1487. } __packed;
  1488. struct ext_fat_modules {
  1489. u8 modules_str[32];
  1490. u32 modules_id;
  1491. u32 num_modes;
  1492. struct ext_fat_mode trace_lvl[MAX_MODES];
  1493. } __packed;
  1494. struct be_fat_conf_params {
  1495. u32 max_log_entries;
  1496. u32 log_entry_size;
  1497. u8 log_type;
  1498. u8 max_log_funs;
  1499. u8 max_log_ports;
  1500. u8 rsvd0;
  1501. u32 supp_modes;
  1502. u32 num_modules;
  1503. struct ext_fat_modules module[MAX_MODULES];
  1504. } __packed;
  1505. struct be_cmd_req_get_ext_fat_caps {
  1506. struct be_cmd_req_hdr hdr;
  1507. u32 parameter_type;
  1508. };
  1509. struct be_cmd_resp_get_ext_fat_caps {
  1510. struct be_cmd_resp_hdr hdr;
  1511. struct be_fat_conf_params get_params;
  1512. };
  1513. struct be_cmd_req_set_ext_fat_caps {
  1514. struct be_cmd_req_hdr hdr;
  1515. struct be_fat_conf_params set_params;
  1516. };
  1517. #define RESOURCE_DESC_SIZE 72
  1518. #define NIC_RESOURCE_DESC_TYPE_ID 0x41
  1519. #define MAX_RESOURCE_DESC 4
  1520. /* QOS unit number */
  1521. #define QUN 4
  1522. /* Immediate */
  1523. #define IMM 6
  1524. /* No save */
  1525. #define NOSV 7
  1526. struct be_nic_resource_desc {
  1527. u8 desc_type;
  1528. u8 desc_len;
  1529. u8 rsvd1;
  1530. u8 flags;
  1531. u8 vf_num;
  1532. u8 rsvd2;
  1533. u8 pf_num;
  1534. u8 rsvd3;
  1535. u16 unicast_mac_count;
  1536. u8 rsvd4[6];
  1537. u16 mcc_count;
  1538. u16 vlan_count;
  1539. u16 mcast_mac_count;
  1540. u16 txq_count;
  1541. u16 rq_count;
  1542. u16 rssq_count;
  1543. u16 lro_count;
  1544. u16 cq_count;
  1545. u16 toe_conn_count;
  1546. u16 eq_count;
  1547. u32 rsvd5;
  1548. u32 cap_flags;
  1549. u8 link_param;
  1550. u8 rsvd6[3];
  1551. u32 bw_min;
  1552. u32 bw_max;
  1553. u8 acpi_params;
  1554. u8 wol_param;
  1555. u16 rsvd7;
  1556. u32 rsvd8[3];
  1557. };
  1558. struct be_cmd_req_get_func_config {
  1559. struct be_cmd_req_hdr hdr;
  1560. };
  1561. struct be_cmd_resp_get_func_config {
  1562. struct be_cmd_req_hdr hdr;
  1563. u32 desc_count;
  1564. u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
  1565. };
  1566. #define ACTIVE_PROFILE_TYPE 0x2
  1567. struct be_cmd_req_get_profile_config {
  1568. struct be_cmd_req_hdr hdr;
  1569. u8 rsvd;
  1570. u8 type;
  1571. u16 rsvd1;
  1572. };
  1573. struct be_cmd_resp_get_profile_config {
  1574. struct be_cmd_req_hdr hdr;
  1575. u32 desc_count;
  1576. u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
  1577. };
  1578. struct be_cmd_req_set_profile_config {
  1579. struct be_cmd_req_hdr hdr;
  1580. u32 rsvd;
  1581. u32 desc_count;
  1582. struct be_nic_resource_desc nic_desc;
  1583. };
  1584. struct be_cmd_resp_set_profile_config {
  1585. struct be_cmd_req_hdr hdr;
  1586. };
  1587. extern int be_pci_fnum_get(struct be_adapter *adapter);
  1588. extern int be_fw_wait_ready(struct be_adapter *adapter);
  1589. extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  1590. bool permanent, u32 if_handle, u32 pmac_id);
  1591. extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  1592. u32 if_id, u32 *pmac_id, u32 domain);
  1593. extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
  1594. int pmac_id, u32 domain);
  1595. extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
  1596. u32 en_flags, u32 *if_handle, u32 domain);
  1597. extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
  1598. u32 domain);
  1599. extern int be_cmd_eq_create(struct be_adapter *adapter,
  1600. struct be_queue_info *eq, int eq_delay);
  1601. extern int be_cmd_cq_create(struct be_adapter *adapter,
  1602. struct be_queue_info *cq, struct be_queue_info *eq,
  1603. bool no_delay, int num_cqe_dma_coalesce);
  1604. extern int be_cmd_mccq_create(struct be_adapter *adapter,
  1605. struct be_queue_info *mccq,
  1606. struct be_queue_info *cq);
  1607. extern int be_cmd_txq_create(struct be_adapter *adapter,
  1608. struct be_queue_info *txq,
  1609. struct be_queue_info *cq);
  1610. extern int be_cmd_rxq_create(struct be_adapter *adapter,
  1611. struct be_queue_info *rxq, u16 cq_id,
  1612. u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
  1613. extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1614. int type);
  1615. extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
  1616. struct be_queue_info *q);
  1617. extern int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1618. u8 *link_status, u32 dom);
  1619. extern int be_cmd_reset(struct be_adapter *adapter);
  1620. extern int be_cmd_get_stats(struct be_adapter *adapter,
  1621. struct be_dma_mem *nonemb_cmd);
  1622. extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1623. struct be_dma_mem *nonemb_cmd);
  1624. extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1625. char *fw_on_flash);
  1626. extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
  1627. extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
  1628. u16 *vtag_array, u32 num, bool untagged,
  1629. bool promiscuous);
  1630. extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
  1631. extern int be_cmd_set_flow_control(struct be_adapter *adapter,
  1632. u32 tx_fc, u32 rx_fc);
  1633. extern int be_cmd_get_flow_control(struct be_adapter *adapter,
  1634. u32 *tx_fc, u32 *rx_fc);
  1635. extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
  1636. u32 *port_num, u32 *function_mode, u32 *function_caps);
  1637. extern int be_cmd_reset_function(struct be_adapter *adapter);
  1638. extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1639. u16 table_size);
  1640. extern int be_process_mcc(struct be_adapter *adapter);
  1641. extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
  1642. u8 port_num, u8 beacon, u8 status, u8 state);
  1643. extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
  1644. u8 port_num, u32 *state);
  1645. extern int be_cmd_write_flashrom(struct be_adapter *adapter,
  1646. struct be_dma_mem *cmd, u32 flash_oper,
  1647. u32 flash_opcode, u32 buf_size);
  1648. extern int lancer_cmd_write_object(struct be_adapter *adapter,
  1649. struct be_dma_mem *cmd,
  1650. u32 data_size, u32 data_offset,
  1651. const char *obj_name,
  1652. u32 *data_written, u8 *change_status,
  1653. u8 *addn_status);
  1654. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1655. u32 data_size, u32 data_offset, const char *obj_name,
  1656. u32 *data_read, u32 *eof, u8 *addn_status);
  1657. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1658. int offset);
  1659. extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1660. struct be_dma_mem *nonemb_cmd);
  1661. extern int be_cmd_fw_init(struct be_adapter *adapter);
  1662. extern int be_cmd_fw_clean(struct be_adapter *adapter);
  1663. extern void be_async_mcc_enable(struct be_adapter *adapter);
  1664. extern void be_async_mcc_disable(struct be_adapter *adapter);
  1665. extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1666. u32 loopback_type, u32 pkt_size,
  1667. u32 num_pkts, u64 pattern);
  1668. extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1669. u32 byte_cnt, struct be_dma_mem *cmd);
  1670. extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1671. struct be_dma_mem *nonemb_cmd);
  1672. extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1673. u8 loopback_type, u8 enable);
  1674. extern int be_cmd_get_phy_info(struct be_adapter *adapter);
  1675. extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
  1676. extern void be_detect_error(struct be_adapter *adapter);
  1677. extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
  1678. extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
  1679. extern int be_cmd_req_native_mode(struct be_adapter *adapter);
  1680. extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
  1681. extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
  1682. extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  1683. bool *pmac_id_active, u32 *pmac_id,
  1684. u8 domain);
  1685. extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1686. u8 mac_count, u32 domain);
  1687. extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  1688. u32 domain, u16 intf_id);
  1689. extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  1690. u32 domain, u16 intf_id);
  1691. extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
  1692. extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  1693. struct be_dma_mem *cmd);
  1694. extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  1695. struct be_dma_mem *cmd,
  1696. struct be_fat_conf_params *cfgs);
  1697. extern int lancer_wait_ready(struct be_adapter *adapter);
  1698. extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
  1699. extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
  1700. extern int be_cmd_get_func_config(struct be_adapter *adapter);
  1701. extern int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  1702. u8 domain);
  1703. extern int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  1704. u8 domain);