be_cmds.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  21. {
  22. return wrb->payload.embedded_payload;
  23. }
  24. static void be_mcc_notify(struct be_adapter *adapter)
  25. {
  26. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  27. u32 val = 0;
  28. if (be_error(adapter))
  29. return;
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  54. {
  55. unsigned long addr;
  56. addr = tag1;
  57. addr = ((addr << 16) << 16) | tag0;
  58. return (void *)addr;
  59. }
  60. static int be_mcc_compl_process(struct be_adapter *adapter,
  61. struct be_mcc_compl *compl)
  62. {
  63. u16 compl_status, extd_status;
  64. struct be_cmd_resp_hdr *resp_hdr;
  65. u8 opcode = 0, subsystem = 0;
  66. /* Just swap the status to host endian; mcc tag is opaquely copied
  67. * from mcc_wrb */
  68. be_dws_le_to_cpu(compl, 4);
  69. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  70. CQE_STATUS_COMPL_MASK;
  71. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  72. if (resp_hdr) {
  73. opcode = resp_hdr->opcode;
  74. subsystem = resp_hdr->subsystem;
  75. }
  76. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  77. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  78. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  79. adapter->flash_status = compl_status;
  80. complete(&adapter->flash_compl);
  81. }
  82. if (compl_status == MCC_STATUS_SUCCESS) {
  83. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  84. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  85. (subsystem == CMD_SUBSYSTEM_ETH)) {
  86. be_parse_stats(adapter);
  87. adapter->stats_cmd_sent = false;
  88. }
  89. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  90. subsystem == CMD_SUBSYSTEM_COMMON) {
  91. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  92. (void *)resp_hdr;
  93. adapter->drv_stats.be_on_die_temperature =
  94. resp->on_die_temperature;
  95. }
  96. } else {
  97. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  98. adapter->be_get_temp_freq = 0;
  99. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  100. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  101. goto done;
  102. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  103. dev_warn(&adapter->pdev->dev,
  104. "VF is not privileged to issue opcode %d-%d\n",
  105. opcode, subsystem);
  106. } else {
  107. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  108. CQE_STATUS_EXTD_MASK;
  109. dev_err(&adapter->pdev->dev,
  110. "opcode %d-%d failed:status %d-%d\n",
  111. opcode, subsystem, compl_status, extd_status);
  112. }
  113. }
  114. done:
  115. return compl_status;
  116. }
  117. /* Link state evt is a string of bytes; no need for endian swapping */
  118. static void be_async_link_state_process(struct be_adapter *adapter,
  119. struct be_async_event_link_state *evt)
  120. {
  121. /* When link status changes, link speed must be re-queried from FW */
  122. adapter->phy.link_speed = -1;
  123. /* Ignore physical link event */
  124. if (lancer_chip(adapter) &&
  125. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  126. return;
  127. /* For the initial link status do not rely on the ASYNC event as
  128. * it may not be received in some cases.
  129. */
  130. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  131. be_link_status_update(adapter, evt->port_link_status);
  132. }
  133. /* Grp5 CoS Priority evt */
  134. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  135. struct be_async_event_grp5_cos_priority *evt)
  136. {
  137. if (evt->valid) {
  138. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  139. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  140. adapter->recommended_prio =
  141. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  142. }
  143. }
  144. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  145. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  146. struct be_async_event_grp5_qos_link_speed *evt)
  147. {
  148. if (adapter->phy.link_speed >= 0 &&
  149. evt->physical_port == adapter->port_num)
  150. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  151. }
  152. /*Grp5 PVID evt*/
  153. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  154. struct be_async_event_grp5_pvid_state *evt)
  155. {
  156. if (evt->enabled)
  157. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  158. else
  159. adapter->pvid = 0;
  160. }
  161. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  162. u32 trailer, struct be_mcc_compl *evt)
  163. {
  164. u8 event_type = 0;
  165. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  166. ASYNC_TRAILER_EVENT_TYPE_MASK;
  167. switch (event_type) {
  168. case ASYNC_EVENT_COS_PRIORITY:
  169. be_async_grp5_cos_priority_process(adapter,
  170. (struct be_async_event_grp5_cos_priority *)evt);
  171. break;
  172. case ASYNC_EVENT_QOS_SPEED:
  173. be_async_grp5_qos_speed_process(adapter,
  174. (struct be_async_event_grp5_qos_link_speed *)evt);
  175. break;
  176. case ASYNC_EVENT_PVID_STATE:
  177. be_async_grp5_pvid_state_process(adapter,
  178. (struct be_async_event_grp5_pvid_state *)evt);
  179. break;
  180. default:
  181. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  182. break;
  183. }
  184. }
  185. static inline bool is_link_state_evt(u32 trailer)
  186. {
  187. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  188. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  189. ASYNC_EVENT_CODE_LINK_STATE;
  190. }
  191. static inline bool is_grp5_evt(u32 trailer)
  192. {
  193. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  194. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  195. ASYNC_EVENT_CODE_GRP_5);
  196. }
  197. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  198. {
  199. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  200. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  201. if (be_mcc_compl_is_new(compl)) {
  202. queue_tail_inc(mcc_cq);
  203. return compl;
  204. }
  205. return NULL;
  206. }
  207. void be_async_mcc_enable(struct be_adapter *adapter)
  208. {
  209. spin_lock_bh(&adapter->mcc_cq_lock);
  210. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  211. adapter->mcc_obj.rearm_cq = true;
  212. spin_unlock_bh(&adapter->mcc_cq_lock);
  213. }
  214. void be_async_mcc_disable(struct be_adapter *adapter)
  215. {
  216. adapter->mcc_obj.rearm_cq = false;
  217. }
  218. int be_process_mcc(struct be_adapter *adapter)
  219. {
  220. struct be_mcc_compl *compl;
  221. int num = 0, status = 0;
  222. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  223. spin_lock(&adapter->mcc_cq_lock);
  224. while ((compl = be_mcc_compl_get(adapter))) {
  225. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  226. /* Interpret flags as an async trailer */
  227. if (is_link_state_evt(compl->flags))
  228. be_async_link_state_process(adapter,
  229. (struct be_async_event_link_state *) compl);
  230. else if (is_grp5_evt(compl->flags))
  231. be_async_grp5_evt_process(adapter,
  232. compl->flags, compl);
  233. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  234. status = be_mcc_compl_process(adapter, compl);
  235. atomic_dec(&mcc_obj->q.used);
  236. }
  237. be_mcc_compl_use(compl);
  238. num++;
  239. }
  240. if (num)
  241. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  242. spin_unlock(&adapter->mcc_cq_lock);
  243. return status;
  244. }
  245. /* Wait till no more pending mcc requests are present */
  246. static int be_mcc_wait_compl(struct be_adapter *adapter)
  247. {
  248. #define mcc_timeout 120000 /* 12s timeout */
  249. int i, status = 0;
  250. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  251. for (i = 0; i < mcc_timeout; i++) {
  252. if (be_error(adapter))
  253. return -EIO;
  254. local_bh_disable();
  255. status = be_process_mcc(adapter);
  256. local_bh_enable();
  257. if (atomic_read(&mcc_obj->q.used) == 0)
  258. break;
  259. udelay(100);
  260. }
  261. if (i == mcc_timeout) {
  262. dev_err(&adapter->pdev->dev, "FW not responding\n");
  263. adapter->fw_timeout = true;
  264. return -EIO;
  265. }
  266. return status;
  267. }
  268. /* Notify MCC requests and wait for completion */
  269. static int be_mcc_notify_wait(struct be_adapter *adapter)
  270. {
  271. int status;
  272. struct be_mcc_wrb *wrb;
  273. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  274. u16 index = mcc_obj->q.head;
  275. struct be_cmd_resp_hdr *resp;
  276. index_dec(&index, mcc_obj->q.len);
  277. wrb = queue_index_node(&mcc_obj->q, index);
  278. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  279. be_mcc_notify(adapter);
  280. status = be_mcc_wait_compl(adapter);
  281. if (status == -EIO)
  282. goto out;
  283. status = resp->status;
  284. out:
  285. return status;
  286. }
  287. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  288. {
  289. int msecs = 0;
  290. u32 ready;
  291. do {
  292. if (be_error(adapter))
  293. return -EIO;
  294. ready = ioread32(db);
  295. if (ready == 0xffffffff)
  296. return -1;
  297. ready &= MPU_MAILBOX_DB_RDY_MASK;
  298. if (ready)
  299. break;
  300. if (msecs > 4000) {
  301. dev_err(&adapter->pdev->dev, "FW not responding\n");
  302. adapter->fw_timeout = true;
  303. be_detect_error(adapter);
  304. return -1;
  305. }
  306. msleep(1);
  307. msecs++;
  308. } while (true);
  309. return 0;
  310. }
  311. /*
  312. * Insert the mailbox address into the doorbell in two steps
  313. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  314. */
  315. static int be_mbox_notify_wait(struct be_adapter *adapter)
  316. {
  317. int status;
  318. u32 val = 0;
  319. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  320. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  321. struct be_mcc_mailbox *mbox = mbox_mem->va;
  322. struct be_mcc_compl *compl = &mbox->compl;
  323. /* wait for ready to be set */
  324. status = be_mbox_db_ready_wait(adapter, db);
  325. if (status != 0)
  326. return status;
  327. val |= MPU_MAILBOX_DB_HI_MASK;
  328. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  329. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  330. iowrite32(val, db);
  331. /* wait for ready to be set */
  332. status = be_mbox_db_ready_wait(adapter, db);
  333. if (status != 0)
  334. return status;
  335. val = 0;
  336. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  337. val |= (u32)(mbox_mem->dma >> 4) << 2;
  338. iowrite32(val, db);
  339. status = be_mbox_db_ready_wait(adapter, db);
  340. if (status != 0)
  341. return status;
  342. /* A cq entry has been made now */
  343. if (be_mcc_compl_is_new(compl)) {
  344. status = be_mcc_compl_process(adapter, &mbox->compl);
  345. be_mcc_compl_use(compl);
  346. if (status)
  347. return status;
  348. } else {
  349. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  350. return -1;
  351. }
  352. return 0;
  353. }
  354. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  355. {
  356. u32 sem;
  357. if (lancer_chip(adapter))
  358. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  359. else
  360. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  361. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  362. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  363. return -1;
  364. else
  365. return 0;
  366. }
  367. int lancer_wait_ready(struct be_adapter *adapter)
  368. {
  369. #define SLIPORT_READY_TIMEOUT 30
  370. u32 sliport_status;
  371. int status = 0, i;
  372. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  373. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  374. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  375. break;
  376. msleep(1000);
  377. }
  378. if (i == SLIPORT_READY_TIMEOUT)
  379. status = -1;
  380. return status;
  381. }
  382. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  383. {
  384. int status;
  385. u32 sliport_status, err, reset_needed;
  386. status = lancer_wait_ready(adapter);
  387. if (!status) {
  388. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  389. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  390. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  391. if (err && reset_needed) {
  392. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  393. adapter->db + SLIPORT_CONTROL_OFFSET);
  394. /* check adapter has corrected the error */
  395. status = lancer_wait_ready(adapter);
  396. sliport_status = ioread32(adapter->db +
  397. SLIPORT_STATUS_OFFSET);
  398. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  399. SLIPORT_STATUS_RN_MASK);
  400. if (status || sliport_status)
  401. status = -1;
  402. } else if (err || reset_needed) {
  403. status = -1;
  404. }
  405. }
  406. return status;
  407. }
  408. int be_fw_wait_ready(struct be_adapter *adapter)
  409. {
  410. u16 stage;
  411. int status, timeout = 0;
  412. struct device *dev = &adapter->pdev->dev;
  413. if (lancer_chip(adapter)) {
  414. status = lancer_wait_ready(adapter);
  415. return status;
  416. }
  417. do {
  418. status = be_POST_stage_get(adapter, &stage);
  419. if (status) {
  420. dev_err(dev, "POST error; stage=0x%x\n", stage);
  421. return -1;
  422. } else if (stage != POST_STAGE_ARMFW_RDY) {
  423. if (msleep_interruptible(2000)) {
  424. dev_err(dev, "Waiting for POST aborted\n");
  425. return -EINTR;
  426. }
  427. timeout += 2;
  428. } else {
  429. return 0;
  430. }
  431. } while (timeout < 60);
  432. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  433. return -1;
  434. }
  435. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  436. {
  437. return &wrb->payload.sgl[0];
  438. }
  439. /* Don't touch the hdr after it's prepared */
  440. /* mem will be NULL for embedded commands */
  441. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  442. u8 subsystem, u8 opcode, int cmd_len,
  443. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  444. {
  445. struct be_sge *sge;
  446. unsigned long addr = (unsigned long)req_hdr;
  447. u64 req_addr = addr;
  448. req_hdr->opcode = opcode;
  449. req_hdr->subsystem = subsystem;
  450. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  451. req_hdr->version = 0;
  452. wrb->tag0 = req_addr & 0xFFFFFFFF;
  453. wrb->tag1 = upper_32_bits(req_addr);
  454. wrb->payload_length = cmd_len;
  455. if (mem) {
  456. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  457. MCC_WRB_SGE_CNT_SHIFT;
  458. sge = nonembedded_sgl(wrb);
  459. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  460. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  461. sge->len = cpu_to_le32(mem->size);
  462. } else
  463. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  464. be_dws_cpu_to_le(wrb, 8);
  465. }
  466. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  467. struct be_dma_mem *mem)
  468. {
  469. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  470. u64 dma = (u64)mem->dma;
  471. for (i = 0; i < buf_pages; i++) {
  472. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  473. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  474. dma += PAGE_SIZE_4K;
  475. }
  476. }
  477. /* Converts interrupt delay in microseconds to multiplier value */
  478. static u32 eq_delay_to_mult(u32 usec_delay)
  479. {
  480. #define MAX_INTR_RATE 651042
  481. const u32 round = 10;
  482. u32 multiplier;
  483. if (usec_delay == 0)
  484. multiplier = 0;
  485. else {
  486. u32 interrupt_rate = 1000000 / usec_delay;
  487. /* Max delay, corresponding to the lowest interrupt rate */
  488. if (interrupt_rate == 0)
  489. multiplier = 1023;
  490. else {
  491. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  492. multiplier /= interrupt_rate;
  493. /* Round the multiplier to the closest value.*/
  494. multiplier = (multiplier + round/2) / round;
  495. multiplier = min(multiplier, (u32)1023);
  496. }
  497. }
  498. return multiplier;
  499. }
  500. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  501. {
  502. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  503. struct be_mcc_wrb *wrb
  504. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  505. memset(wrb, 0, sizeof(*wrb));
  506. return wrb;
  507. }
  508. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  509. {
  510. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  511. struct be_mcc_wrb *wrb;
  512. if (atomic_read(&mccq->used) >= mccq->len) {
  513. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  514. return NULL;
  515. }
  516. wrb = queue_head_node(mccq);
  517. queue_head_inc(mccq);
  518. atomic_inc(&mccq->used);
  519. memset(wrb, 0, sizeof(*wrb));
  520. return wrb;
  521. }
  522. /* Tell fw we're about to start firing cmds by writing a
  523. * special pattern across the wrb hdr; uses mbox
  524. */
  525. int be_cmd_fw_init(struct be_adapter *adapter)
  526. {
  527. u8 *wrb;
  528. int status;
  529. if (lancer_chip(adapter))
  530. return 0;
  531. if (mutex_lock_interruptible(&adapter->mbox_lock))
  532. return -1;
  533. wrb = (u8 *)wrb_from_mbox(adapter);
  534. *wrb++ = 0xFF;
  535. *wrb++ = 0x12;
  536. *wrb++ = 0x34;
  537. *wrb++ = 0xFF;
  538. *wrb++ = 0xFF;
  539. *wrb++ = 0x56;
  540. *wrb++ = 0x78;
  541. *wrb = 0xFF;
  542. status = be_mbox_notify_wait(adapter);
  543. mutex_unlock(&adapter->mbox_lock);
  544. return status;
  545. }
  546. /* Tell fw we're done with firing cmds by writing a
  547. * special pattern across the wrb hdr; uses mbox
  548. */
  549. int be_cmd_fw_clean(struct be_adapter *adapter)
  550. {
  551. u8 *wrb;
  552. int status;
  553. if (lancer_chip(adapter))
  554. return 0;
  555. if (mutex_lock_interruptible(&adapter->mbox_lock))
  556. return -1;
  557. wrb = (u8 *)wrb_from_mbox(adapter);
  558. *wrb++ = 0xFF;
  559. *wrb++ = 0xAA;
  560. *wrb++ = 0xBB;
  561. *wrb++ = 0xFF;
  562. *wrb++ = 0xFF;
  563. *wrb++ = 0xCC;
  564. *wrb++ = 0xDD;
  565. *wrb = 0xFF;
  566. status = be_mbox_notify_wait(adapter);
  567. mutex_unlock(&adapter->mbox_lock);
  568. return status;
  569. }
  570. int be_cmd_eq_create(struct be_adapter *adapter,
  571. struct be_queue_info *eq, int eq_delay)
  572. {
  573. struct be_mcc_wrb *wrb;
  574. struct be_cmd_req_eq_create *req;
  575. struct be_dma_mem *q_mem = &eq->dma_mem;
  576. int status;
  577. if (mutex_lock_interruptible(&adapter->mbox_lock))
  578. return -1;
  579. wrb = wrb_from_mbox(adapter);
  580. req = embedded_payload(wrb);
  581. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  582. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  583. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  584. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  585. /* 4byte eqe*/
  586. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  587. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  588. __ilog2_u32(eq->len/256));
  589. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  590. eq_delay_to_mult(eq_delay));
  591. be_dws_cpu_to_le(req->context, sizeof(req->context));
  592. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  593. status = be_mbox_notify_wait(adapter);
  594. if (!status) {
  595. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  596. eq->id = le16_to_cpu(resp->eq_id);
  597. eq->created = true;
  598. }
  599. mutex_unlock(&adapter->mbox_lock);
  600. return status;
  601. }
  602. /* Use MCC */
  603. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  604. bool permanent, u32 if_handle, u32 pmac_id)
  605. {
  606. struct be_mcc_wrb *wrb;
  607. struct be_cmd_req_mac_query *req;
  608. int status;
  609. spin_lock_bh(&adapter->mcc_lock);
  610. wrb = wrb_from_mccq(adapter);
  611. if (!wrb) {
  612. status = -EBUSY;
  613. goto err;
  614. }
  615. req = embedded_payload(wrb);
  616. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  617. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  618. req->type = MAC_ADDRESS_TYPE_NETWORK;
  619. if (permanent) {
  620. req->permanent = 1;
  621. } else {
  622. req->if_id = cpu_to_le16((u16) if_handle);
  623. req->pmac_id = cpu_to_le32(pmac_id);
  624. req->permanent = 0;
  625. }
  626. status = be_mcc_notify_wait(adapter);
  627. if (!status) {
  628. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  629. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  630. }
  631. err:
  632. spin_unlock_bh(&adapter->mcc_lock);
  633. return status;
  634. }
  635. /* Uses synchronous MCCQ */
  636. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  637. u32 if_id, u32 *pmac_id, u32 domain)
  638. {
  639. struct be_mcc_wrb *wrb;
  640. struct be_cmd_req_pmac_add *req;
  641. int status;
  642. spin_lock_bh(&adapter->mcc_lock);
  643. wrb = wrb_from_mccq(adapter);
  644. if (!wrb) {
  645. status = -EBUSY;
  646. goto err;
  647. }
  648. req = embedded_payload(wrb);
  649. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  650. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  651. req->hdr.domain = domain;
  652. req->if_id = cpu_to_le32(if_id);
  653. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  654. status = be_mcc_notify_wait(adapter);
  655. if (!status) {
  656. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  657. *pmac_id = le32_to_cpu(resp->pmac_id);
  658. }
  659. err:
  660. spin_unlock_bh(&adapter->mcc_lock);
  661. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  662. status = -EPERM;
  663. return status;
  664. }
  665. /* Uses synchronous MCCQ */
  666. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  667. {
  668. struct be_mcc_wrb *wrb;
  669. struct be_cmd_req_pmac_del *req;
  670. int status;
  671. if (pmac_id == -1)
  672. return 0;
  673. spin_lock_bh(&adapter->mcc_lock);
  674. wrb = wrb_from_mccq(adapter);
  675. if (!wrb) {
  676. status = -EBUSY;
  677. goto err;
  678. }
  679. req = embedded_payload(wrb);
  680. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  681. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  682. req->hdr.domain = dom;
  683. req->if_id = cpu_to_le32(if_id);
  684. req->pmac_id = cpu_to_le32(pmac_id);
  685. status = be_mcc_notify_wait(adapter);
  686. err:
  687. spin_unlock_bh(&adapter->mcc_lock);
  688. return status;
  689. }
  690. /* Uses Mbox */
  691. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  692. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  693. {
  694. struct be_mcc_wrb *wrb;
  695. struct be_cmd_req_cq_create *req;
  696. struct be_dma_mem *q_mem = &cq->dma_mem;
  697. void *ctxt;
  698. int status;
  699. if (mutex_lock_interruptible(&adapter->mbox_lock))
  700. return -1;
  701. wrb = wrb_from_mbox(adapter);
  702. req = embedded_payload(wrb);
  703. ctxt = &req->context;
  704. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  705. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  706. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  707. if (lancer_chip(adapter)) {
  708. req->hdr.version = 2;
  709. req->page_size = 1; /* 1 for 4K */
  710. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  711. no_delay);
  712. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  713. __ilog2_u32(cq->len/256));
  714. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  715. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  716. ctxt, 1);
  717. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  718. ctxt, eq->id);
  719. } else {
  720. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  721. coalesce_wm);
  722. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  723. ctxt, no_delay);
  724. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  725. __ilog2_u32(cq->len/256));
  726. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  727. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  728. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  729. }
  730. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  731. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  732. status = be_mbox_notify_wait(adapter);
  733. if (!status) {
  734. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  735. cq->id = le16_to_cpu(resp->cq_id);
  736. cq->created = true;
  737. }
  738. mutex_unlock(&adapter->mbox_lock);
  739. return status;
  740. }
  741. static u32 be_encoded_q_len(int q_len)
  742. {
  743. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  744. if (len_encoded == 16)
  745. len_encoded = 0;
  746. return len_encoded;
  747. }
  748. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  749. struct be_queue_info *mccq,
  750. struct be_queue_info *cq)
  751. {
  752. struct be_mcc_wrb *wrb;
  753. struct be_cmd_req_mcc_ext_create *req;
  754. struct be_dma_mem *q_mem = &mccq->dma_mem;
  755. void *ctxt;
  756. int status;
  757. if (mutex_lock_interruptible(&adapter->mbox_lock))
  758. return -1;
  759. wrb = wrb_from_mbox(adapter);
  760. req = embedded_payload(wrb);
  761. ctxt = &req->context;
  762. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  763. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  764. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  765. if (lancer_chip(adapter)) {
  766. req->hdr.version = 1;
  767. req->cq_id = cpu_to_le16(cq->id);
  768. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  769. be_encoded_q_len(mccq->len));
  770. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  771. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  772. ctxt, cq->id);
  773. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  774. ctxt, 1);
  775. } else {
  776. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  777. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  778. be_encoded_q_len(mccq->len));
  779. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  780. }
  781. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  782. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  783. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  784. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  785. status = be_mbox_notify_wait(adapter);
  786. if (!status) {
  787. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  788. mccq->id = le16_to_cpu(resp->id);
  789. mccq->created = true;
  790. }
  791. mutex_unlock(&adapter->mbox_lock);
  792. return status;
  793. }
  794. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  795. struct be_queue_info *mccq,
  796. struct be_queue_info *cq)
  797. {
  798. struct be_mcc_wrb *wrb;
  799. struct be_cmd_req_mcc_create *req;
  800. struct be_dma_mem *q_mem = &mccq->dma_mem;
  801. void *ctxt;
  802. int status;
  803. if (mutex_lock_interruptible(&adapter->mbox_lock))
  804. return -1;
  805. wrb = wrb_from_mbox(adapter);
  806. req = embedded_payload(wrb);
  807. ctxt = &req->context;
  808. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  809. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  810. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  811. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  812. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  813. be_encoded_q_len(mccq->len));
  814. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  815. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  816. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  817. status = be_mbox_notify_wait(adapter);
  818. if (!status) {
  819. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  820. mccq->id = le16_to_cpu(resp->id);
  821. mccq->created = true;
  822. }
  823. mutex_unlock(&adapter->mbox_lock);
  824. return status;
  825. }
  826. int be_cmd_mccq_create(struct be_adapter *adapter,
  827. struct be_queue_info *mccq,
  828. struct be_queue_info *cq)
  829. {
  830. int status;
  831. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  832. if (status && !lancer_chip(adapter)) {
  833. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  834. "or newer to avoid conflicting priorities between NIC "
  835. "and FCoE traffic");
  836. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  837. }
  838. return status;
  839. }
  840. int be_cmd_txq_create(struct be_adapter *adapter,
  841. struct be_queue_info *txq,
  842. struct be_queue_info *cq)
  843. {
  844. struct be_mcc_wrb *wrb;
  845. struct be_cmd_req_eth_tx_create *req;
  846. struct be_dma_mem *q_mem = &txq->dma_mem;
  847. void *ctxt;
  848. int status;
  849. spin_lock_bh(&adapter->mcc_lock);
  850. wrb = wrb_from_mccq(adapter);
  851. if (!wrb) {
  852. status = -EBUSY;
  853. goto err;
  854. }
  855. req = embedded_payload(wrb);
  856. ctxt = &req->context;
  857. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  858. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  859. if (lancer_chip(adapter)) {
  860. req->hdr.version = 1;
  861. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  862. adapter->if_handle);
  863. }
  864. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  865. req->ulp_num = BE_ULP1_NUM;
  866. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  867. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  868. be_encoded_q_len(txq->len));
  869. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  870. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  871. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  872. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  873. status = be_mcc_notify_wait(adapter);
  874. if (!status) {
  875. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  876. txq->id = le16_to_cpu(resp->cid);
  877. txq->created = true;
  878. }
  879. err:
  880. spin_unlock_bh(&adapter->mcc_lock);
  881. return status;
  882. }
  883. /* Uses MCC */
  884. int be_cmd_rxq_create(struct be_adapter *adapter,
  885. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  886. u32 if_id, u32 rss, u8 *rss_id)
  887. {
  888. struct be_mcc_wrb *wrb;
  889. struct be_cmd_req_eth_rx_create *req;
  890. struct be_dma_mem *q_mem = &rxq->dma_mem;
  891. int status;
  892. spin_lock_bh(&adapter->mcc_lock);
  893. wrb = wrb_from_mccq(adapter);
  894. if (!wrb) {
  895. status = -EBUSY;
  896. goto err;
  897. }
  898. req = embedded_payload(wrb);
  899. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  900. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  901. req->cq_id = cpu_to_le16(cq_id);
  902. req->frag_size = fls(frag_size) - 1;
  903. req->num_pages = 2;
  904. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  905. req->interface_id = cpu_to_le32(if_id);
  906. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  907. req->rss_queue = cpu_to_le32(rss);
  908. status = be_mcc_notify_wait(adapter);
  909. if (!status) {
  910. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  911. rxq->id = le16_to_cpu(resp->id);
  912. rxq->created = true;
  913. *rss_id = resp->rss_id;
  914. }
  915. err:
  916. spin_unlock_bh(&adapter->mcc_lock);
  917. return status;
  918. }
  919. /* Generic destroyer function for all types of queues
  920. * Uses Mbox
  921. */
  922. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  923. int queue_type)
  924. {
  925. struct be_mcc_wrb *wrb;
  926. struct be_cmd_req_q_destroy *req;
  927. u8 subsys = 0, opcode = 0;
  928. int status;
  929. if (mutex_lock_interruptible(&adapter->mbox_lock))
  930. return -1;
  931. wrb = wrb_from_mbox(adapter);
  932. req = embedded_payload(wrb);
  933. switch (queue_type) {
  934. case QTYPE_EQ:
  935. subsys = CMD_SUBSYSTEM_COMMON;
  936. opcode = OPCODE_COMMON_EQ_DESTROY;
  937. break;
  938. case QTYPE_CQ:
  939. subsys = CMD_SUBSYSTEM_COMMON;
  940. opcode = OPCODE_COMMON_CQ_DESTROY;
  941. break;
  942. case QTYPE_TXQ:
  943. subsys = CMD_SUBSYSTEM_ETH;
  944. opcode = OPCODE_ETH_TX_DESTROY;
  945. break;
  946. case QTYPE_RXQ:
  947. subsys = CMD_SUBSYSTEM_ETH;
  948. opcode = OPCODE_ETH_RX_DESTROY;
  949. break;
  950. case QTYPE_MCCQ:
  951. subsys = CMD_SUBSYSTEM_COMMON;
  952. opcode = OPCODE_COMMON_MCC_DESTROY;
  953. break;
  954. default:
  955. BUG();
  956. }
  957. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  958. NULL);
  959. req->id = cpu_to_le16(q->id);
  960. status = be_mbox_notify_wait(adapter);
  961. if (!status)
  962. q->created = false;
  963. mutex_unlock(&adapter->mbox_lock);
  964. return status;
  965. }
  966. /* Uses MCC */
  967. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  968. {
  969. struct be_mcc_wrb *wrb;
  970. struct be_cmd_req_q_destroy *req;
  971. int status;
  972. spin_lock_bh(&adapter->mcc_lock);
  973. wrb = wrb_from_mccq(adapter);
  974. if (!wrb) {
  975. status = -EBUSY;
  976. goto err;
  977. }
  978. req = embedded_payload(wrb);
  979. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  980. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  981. req->id = cpu_to_le16(q->id);
  982. status = be_mcc_notify_wait(adapter);
  983. if (!status)
  984. q->created = false;
  985. err:
  986. spin_unlock_bh(&adapter->mcc_lock);
  987. return status;
  988. }
  989. /* Create an rx filtering policy configuration on an i/f
  990. * Uses MCCQ
  991. */
  992. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  993. u32 *if_handle, u32 domain)
  994. {
  995. struct be_mcc_wrb *wrb;
  996. struct be_cmd_req_if_create *req;
  997. int status;
  998. spin_lock_bh(&adapter->mcc_lock);
  999. wrb = wrb_from_mccq(adapter);
  1000. if (!wrb) {
  1001. status = -EBUSY;
  1002. goto err;
  1003. }
  1004. req = embedded_payload(wrb);
  1005. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1006. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  1007. req->hdr.domain = domain;
  1008. req->capability_flags = cpu_to_le32(cap_flags);
  1009. req->enable_flags = cpu_to_le32(en_flags);
  1010. req->pmac_invalid = true;
  1011. status = be_mcc_notify_wait(adapter);
  1012. if (!status) {
  1013. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  1014. *if_handle = le32_to_cpu(resp->interface_id);
  1015. }
  1016. err:
  1017. spin_unlock_bh(&adapter->mcc_lock);
  1018. return status;
  1019. }
  1020. /* Uses MCCQ */
  1021. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1022. {
  1023. struct be_mcc_wrb *wrb;
  1024. struct be_cmd_req_if_destroy *req;
  1025. int status;
  1026. if (interface_id == -1)
  1027. return 0;
  1028. spin_lock_bh(&adapter->mcc_lock);
  1029. wrb = wrb_from_mccq(adapter);
  1030. if (!wrb) {
  1031. status = -EBUSY;
  1032. goto err;
  1033. }
  1034. req = embedded_payload(wrb);
  1035. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1036. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1037. req->hdr.domain = domain;
  1038. req->interface_id = cpu_to_le32(interface_id);
  1039. status = be_mcc_notify_wait(adapter);
  1040. err:
  1041. spin_unlock_bh(&adapter->mcc_lock);
  1042. return status;
  1043. }
  1044. /* Get stats is a non embedded command: the request is not embedded inside
  1045. * WRB but is a separate dma memory block
  1046. * Uses asynchronous MCC
  1047. */
  1048. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1049. {
  1050. struct be_mcc_wrb *wrb;
  1051. struct be_cmd_req_hdr *hdr;
  1052. int status = 0;
  1053. spin_lock_bh(&adapter->mcc_lock);
  1054. wrb = wrb_from_mccq(adapter);
  1055. if (!wrb) {
  1056. status = -EBUSY;
  1057. goto err;
  1058. }
  1059. hdr = nonemb_cmd->va;
  1060. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1061. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1062. if (adapter->generation == BE_GEN3)
  1063. hdr->version = 1;
  1064. be_mcc_notify(adapter);
  1065. adapter->stats_cmd_sent = true;
  1066. err:
  1067. spin_unlock_bh(&adapter->mcc_lock);
  1068. return status;
  1069. }
  1070. /* Lancer Stats */
  1071. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1072. struct be_dma_mem *nonemb_cmd)
  1073. {
  1074. struct be_mcc_wrb *wrb;
  1075. struct lancer_cmd_req_pport_stats *req;
  1076. int status = 0;
  1077. spin_lock_bh(&adapter->mcc_lock);
  1078. wrb = wrb_from_mccq(adapter);
  1079. if (!wrb) {
  1080. status = -EBUSY;
  1081. goto err;
  1082. }
  1083. req = nonemb_cmd->va;
  1084. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1085. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1086. nonemb_cmd);
  1087. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1088. req->cmd_params.params.reset_stats = 0;
  1089. be_mcc_notify(adapter);
  1090. adapter->stats_cmd_sent = true;
  1091. err:
  1092. spin_unlock_bh(&adapter->mcc_lock);
  1093. return status;
  1094. }
  1095. static int be_mac_to_link_speed(int mac_speed)
  1096. {
  1097. switch (mac_speed) {
  1098. case PHY_LINK_SPEED_ZERO:
  1099. return 0;
  1100. case PHY_LINK_SPEED_10MBPS:
  1101. return 10;
  1102. case PHY_LINK_SPEED_100MBPS:
  1103. return 100;
  1104. case PHY_LINK_SPEED_1GBPS:
  1105. return 1000;
  1106. case PHY_LINK_SPEED_10GBPS:
  1107. return 10000;
  1108. }
  1109. return 0;
  1110. }
  1111. /* Uses synchronous mcc
  1112. * Returns link_speed in Mbps
  1113. */
  1114. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1115. u8 *link_status, u32 dom)
  1116. {
  1117. struct be_mcc_wrb *wrb;
  1118. struct be_cmd_req_link_status *req;
  1119. int status;
  1120. spin_lock_bh(&adapter->mcc_lock);
  1121. if (link_status)
  1122. *link_status = LINK_DOWN;
  1123. wrb = wrb_from_mccq(adapter);
  1124. if (!wrb) {
  1125. status = -EBUSY;
  1126. goto err;
  1127. }
  1128. req = embedded_payload(wrb);
  1129. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1130. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1131. if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
  1132. req->hdr.version = 1;
  1133. req->hdr.domain = dom;
  1134. status = be_mcc_notify_wait(adapter);
  1135. if (!status) {
  1136. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1137. if (link_speed) {
  1138. *link_speed = resp->link_speed ?
  1139. le16_to_cpu(resp->link_speed) * 10 :
  1140. be_mac_to_link_speed(resp->mac_speed);
  1141. if (!resp->logical_link_status)
  1142. *link_speed = 0;
  1143. }
  1144. if (link_status)
  1145. *link_status = resp->logical_link_status;
  1146. }
  1147. err:
  1148. spin_unlock_bh(&adapter->mcc_lock);
  1149. return status;
  1150. }
  1151. /* Uses synchronous mcc */
  1152. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1153. {
  1154. struct be_mcc_wrb *wrb;
  1155. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1156. int status;
  1157. spin_lock_bh(&adapter->mcc_lock);
  1158. wrb = wrb_from_mccq(adapter);
  1159. if (!wrb) {
  1160. status = -EBUSY;
  1161. goto err;
  1162. }
  1163. req = embedded_payload(wrb);
  1164. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1165. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1166. wrb, NULL);
  1167. be_mcc_notify(adapter);
  1168. err:
  1169. spin_unlock_bh(&adapter->mcc_lock);
  1170. return status;
  1171. }
  1172. /* Uses synchronous mcc */
  1173. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1174. {
  1175. struct be_mcc_wrb *wrb;
  1176. struct be_cmd_req_get_fat *req;
  1177. int status;
  1178. spin_lock_bh(&adapter->mcc_lock);
  1179. wrb = wrb_from_mccq(adapter);
  1180. if (!wrb) {
  1181. status = -EBUSY;
  1182. goto err;
  1183. }
  1184. req = embedded_payload(wrb);
  1185. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1186. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1187. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1188. status = be_mcc_notify_wait(adapter);
  1189. if (!status) {
  1190. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1191. if (log_size && resp->log_size)
  1192. *log_size = le32_to_cpu(resp->log_size) -
  1193. sizeof(u32);
  1194. }
  1195. err:
  1196. spin_unlock_bh(&adapter->mcc_lock);
  1197. return status;
  1198. }
  1199. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1200. {
  1201. struct be_dma_mem get_fat_cmd;
  1202. struct be_mcc_wrb *wrb;
  1203. struct be_cmd_req_get_fat *req;
  1204. u32 offset = 0, total_size, buf_size,
  1205. log_offset = sizeof(u32), payload_len;
  1206. int status;
  1207. if (buf_len == 0)
  1208. return;
  1209. total_size = buf_len;
  1210. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1211. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1212. get_fat_cmd.size,
  1213. &get_fat_cmd.dma);
  1214. if (!get_fat_cmd.va) {
  1215. status = -ENOMEM;
  1216. dev_err(&adapter->pdev->dev,
  1217. "Memory allocation failure while retrieving FAT data\n");
  1218. return;
  1219. }
  1220. spin_lock_bh(&adapter->mcc_lock);
  1221. while (total_size) {
  1222. buf_size = min(total_size, (u32)60*1024);
  1223. total_size -= buf_size;
  1224. wrb = wrb_from_mccq(adapter);
  1225. if (!wrb) {
  1226. status = -EBUSY;
  1227. goto err;
  1228. }
  1229. req = get_fat_cmd.va;
  1230. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1231. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1232. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1233. &get_fat_cmd);
  1234. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1235. req->read_log_offset = cpu_to_le32(log_offset);
  1236. req->read_log_length = cpu_to_le32(buf_size);
  1237. req->data_buffer_size = cpu_to_le32(buf_size);
  1238. status = be_mcc_notify_wait(adapter);
  1239. if (!status) {
  1240. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1241. memcpy(buf + offset,
  1242. resp->data_buffer,
  1243. le32_to_cpu(resp->read_log_length));
  1244. } else {
  1245. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1246. goto err;
  1247. }
  1248. offset += buf_size;
  1249. log_offset += buf_size;
  1250. }
  1251. err:
  1252. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1253. get_fat_cmd.va,
  1254. get_fat_cmd.dma);
  1255. spin_unlock_bh(&adapter->mcc_lock);
  1256. }
  1257. /* Uses synchronous mcc */
  1258. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1259. char *fw_on_flash)
  1260. {
  1261. struct be_mcc_wrb *wrb;
  1262. struct be_cmd_req_get_fw_version *req;
  1263. int status;
  1264. spin_lock_bh(&adapter->mcc_lock);
  1265. wrb = wrb_from_mccq(adapter);
  1266. if (!wrb) {
  1267. status = -EBUSY;
  1268. goto err;
  1269. }
  1270. req = embedded_payload(wrb);
  1271. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1272. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1273. status = be_mcc_notify_wait(adapter);
  1274. if (!status) {
  1275. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1276. strcpy(fw_ver, resp->firmware_version_string);
  1277. if (fw_on_flash)
  1278. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1279. }
  1280. err:
  1281. spin_unlock_bh(&adapter->mcc_lock);
  1282. return status;
  1283. }
  1284. /* set the EQ delay interval of an EQ to specified value
  1285. * Uses async mcc
  1286. */
  1287. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1288. {
  1289. struct be_mcc_wrb *wrb;
  1290. struct be_cmd_req_modify_eq_delay *req;
  1291. int status = 0;
  1292. spin_lock_bh(&adapter->mcc_lock);
  1293. wrb = wrb_from_mccq(adapter);
  1294. if (!wrb) {
  1295. status = -EBUSY;
  1296. goto err;
  1297. }
  1298. req = embedded_payload(wrb);
  1299. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1300. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1301. req->num_eq = cpu_to_le32(1);
  1302. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1303. req->delay[0].phase = 0;
  1304. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1305. be_mcc_notify(adapter);
  1306. err:
  1307. spin_unlock_bh(&adapter->mcc_lock);
  1308. return status;
  1309. }
  1310. /* Uses sycnhronous mcc */
  1311. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1312. u32 num, bool untagged, bool promiscuous)
  1313. {
  1314. struct be_mcc_wrb *wrb;
  1315. struct be_cmd_req_vlan_config *req;
  1316. int status;
  1317. spin_lock_bh(&adapter->mcc_lock);
  1318. wrb = wrb_from_mccq(adapter);
  1319. if (!wrb) {
  1320. status = -EBUSY;
  1321. goto err;
  1322. }
  1323. req = embedded_payload(wrb);
  1324. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1325. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1326. req->interface_id = if_id;
  1327. req->promiscuous = promiscuous;
  1328. req->untagged = untagged;
  1329. req->num_vlan = num;
  1330. if (!promiscuous) {
  1331. memcpy(req->normal_vlan, vtag_array,
  1332. req->num_vlan * sizeof(vtag_array[0]));
  1333. }
  1334. status = be_mcc_notify_wait(adapter);
  1335. err:
  1336. spin_unlock_bh(&adapter->mcc_lock);
  1337. return status;
  1338. }
  1339. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1340. {
  1341. struct be_mcc_wrb *wrb;
  1342. struct be_dma_mem *mem = &adapter->rx_filter;
  1343. struct be_cmd_req_rx_filter *req = mem->va;
  1344. int status;
  1345. spin_lock_bh(&adapter->mcc_lock);
  1346. wrb = wrb_from_mccq(adapter);
  1347. if (!wrb) {
  1348. status = -EBUSY;
  1349. goto err;
  1350. }
  1351. memset(req, 0, sizeof(*req));
  1352. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1353. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1354. wrb, mem);
  1355. req->if_id = cpu_to_le32(adapter->if_handle);
  1356. if (flags & IFF_PROMISC) {
  1357. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1358. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1359. if (value == ON)
  1360. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1361. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1362. } else if (flags & IFF_ALLMULTI) {
  1363. req->if_flags_mask = req->if_flags =
  1364. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1365. } else {
  1366. struct netdev_hw_addr *ha;
  1367. int i = 0;
  1368. req->if_flags_mask = req->if_flags =
  1369. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1370. /* Reset mcast promisc mode if already set by setting mask
  1371. * and not setting flags field
  1372. */
  1373. req->if_flags_mask |=
  1374. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1375. adapter->if_cap_flags);
  1376. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1377. netdev_for_each_mc_addr(ha, adapter->netdev)
  1378. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1379. }
  1380. status = be_mcc_notify_wait(adapter);
  1381. err:
  1382. spin_unlock_bh(&adapter->mcc_lock);
  1383. return status;
  1384. }
  1385. /* Uses synchrounous mcc */
  1386. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1387. {
  1388. struct be_mcc_wrb *wrb;
  1389. struct be_cmd_req_set_flow_control *req;
  1390. int status;
  1391. spin_lock_bh(&adapter->mcc_lock);
  1392. wrb = wrb_from_mccq(adapter);
  1393. if (!wrb) {
  1394. status = -EBUSY;
  1395. goto err;
  1396. }
  1397. req = embedded_payload(wrb);
  1398. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1399. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1400. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1401. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1402. status = be_mcc_notify_wait(adapter);
  1403. err:
  1404. spin_unlock_bh(&adapter->mcc_lock);
  1405. return status;
  1406. }
  1407. /* Uses sycn mcc */
  1408. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1409. {
  1410. struct be_mcc_wrb *wrb;
  1411. struct be_cmd_req_get_flow_control *req;
  1412. int status;
  1413. spin_lock_bh(&adapter->mcc_lock);
  1414. wrb = wrb_from_mccq(adapter);
  1415. if (!wrb) {
  1416. status = -EBUSY;
  1417. goto err;
  1418. }
  1419. req = embedded_payload(wrb);
  1420. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1421. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1422. status = be_mcc_notify_wait(adapter);
  1423. if (!status) {
  1424. struct be_cmd_resp_get_flow_control *resp =
  1425. embedded_payload(wrb);
  1426. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1427. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1428. }
  1429. err:
  1430. spin_unlock_bh(&adapter->mcc_lock);
  1431. return status;
  1432. }
  1433. /* Uses mbox */
  1434. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1435. u32 *mode, u32 *caps)
  1436. {
  1437. struct be_mcc_wrb *wrb;
  1438. struct be_cmd_req_query_fw_cfg *req;
  1439. int status;
  1440. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1441. return -1;
  1442. wrb = wrb_from_mbox(adapter);
  1443. req = embedded_payload(wrb);
  1444. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1445. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1446. status = be_mbox_notify_wait(adapter);
  1447. if (!status) {
  1448. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1449. *port_num = le32_to_cpu(resp->phys_port);
  1450. *mode = le32_to_cpu(resp->function_mode);
  1451. *caps = le32_to_cpu(resp->function_caps);
  1452. }
  1453. mutex_unlock(&adapter->mbox_lock);
  1454. return status;
  1455. }
  1456. /* Uses mbox */
  1457. int be_cmd_reset_function(struct be_adapter *adapter)
  1458. {
  1459. struct be_mcc_wrb *wrb;
  1460. struct be_cmd_req_hdr *req;
  1461. int status;
  1462. if (lancer_chip(adapter)) {
  1463. status = lancer_wait_ready(adapter);
  1464. if (!status) {
  1465. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1466. adapter->db + SLIPORT_CONTROL_OFFSET);
  1467. status = lancer_test_and_set_rdy_state(adapter);
  1468. }
  1469. if (status) {
  1470. dev_err(&adapter->pdev->dev,
  1471. "Adapter in non recoverable error\n");
  1472. }
  1473. return status;
  1474. }
  1475. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1476. return -1;
  1477. wrb = wrb_from_mbox(adapter);
  1478. req = embedded_payload(wrb);
  1479. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1480. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1481. status = be_mbox_notify_wait(adapter);
  1482. mutex_unlock(&adapter->mbox_lock);
  1483. return status;
  1484. }
  1485. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1486. {
  1487. struct be_mcc_wrb *wrb;
  1488. struct be_cmd_req_rss_config *req;
  1489. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1490. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1491. 0x3ea83c02, 0x4a110304};
  1492. int status;
  1493. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1494. return -1;
  1495. wrb = wrb_from_mbox(adapter);
  1496. req = embedded_payload(wrb);
  1497. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1498. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1499. req->if_id = cpu_to_le32(adapter->if_handle);
  1500. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1501. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1502. if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
  1503. req->hdr.version = 1;
  1504. req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
  1505. RSS_ENABLE_UDP_IPV6);
  1506. }
  1507. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1508. memcpy(req->cpu_table, rsstable, table_size);
  1509. memcpy(req->hash, myhash, sizeof(myhash));
  1510. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1511. status = be_mbox_notify_wait(adapter);
  1512. mutex_unlock(&adapter->mbox_lock);
  1513. return status;
  1514. }
  1515. /* Uses sync mcc */
  1516. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1517. u8 bcn, u8 sts, u8 state)
  1518. {
  1519. struct be_mcc_wrb *wrb;
  1520. struct be_cmd_req_enable_disable_beacon *req;
  1521. int status;
  1522. spin_lock_bh(&adapter->mcc_lock);
  1523. wrb = wrb_from_mccq(adapter);
  1524. if (!wrb) {
  1525. status = -EBUSY;
  1526. goto err;
  1527. }
  1528. req = embedded_payload(wrb);
  1529. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1530. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1531. req->port_num = port_num;
  1532. req->beacon_state = state;
  1533. req->beacon_duration = bcn;
  1534. req->status_duration = sts;
  1535. status = be_mcc_notify_wait(adapter);
  1536. err:
  1537. spin_unlock_bh(&adapter->mcc_lock);
  1538. return status;
  1539. }
  1540. /* Uses sync mcc */
  1541. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1542. {
  1543. struct be_mcc_wrb *wrb;
  1544. struct be_cmd_req_get_beacon_state *req;
  1545. int status;
  1546. spin_lock_bh(&adapter->mcc_lock);
  1547. wrb = wrb_from_mccq(adapter);
  1548. if (!wrb) {
  1549. status = -EBUSY;
  1550. goto err;
  1551. }
  1552. req = embedded_payload(wrb);
  1553. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1554. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1555. req->port_num = port_num;
  1556. status = be_mcc_notify_wait(adapter);
  1557. if (!status) {
  1558. struct be_cmd_resp_get_beacon_state *resp =
  1559. embedded_payload(wrb);
  1560. *state = resp->beacon_state;
  1561. }
  1562. err:
  1563. spin_unlock_bh(&adapter->mcc_lock);
  1564. return status;
  1565. }
  1566. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1567. u32 data_size, u32 data_offset,
  1568. const char *obj_name, u32 *data_written,
  1569. u8 *change_status, u8 *addn_status)
  1570. {
  1571. struct be_mcc_wrb *wrb;
  1572. struct lancer_cmd_req_write_object *req;
  1573. struct lancer_cmd_resp_write_object *resp;
  1574. void *ctxt = NULL;
  1575. int status;
  1576. spin_lock_bh(&adapter->mcc_lock);
  1577. adapter->flash_status = 0;
  1578. wrb = wrb_from_mccq(adapter);
  1579. if (!wrb) {
  1580. status = -EBUSY;
  1581. goto err_unlock;
  1582. }
  1583. req = embedded_payload(wrb);
  1584. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1585. OPCODE_COMMON_WRITE_OBJECT,
  1586. sizeof(struct lancer_cmd_req_write_object), wrb,
  1587. NULL);
  1588. ctxt = &req->context;
  1589. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1590. write_length, ctxt, data_size);
  1591. if (data_size == 0)
  1592. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1593. eof, ctxt, 1);
  1594. else
  1595. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1596. eof, ctxt, 0);
  1597. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1598. req->write_offset = cpu_to_le32(data_offset);
  1599. strcpy(req->object_name, obj_name);
  1600. req->descriptor_count = cpu_to_le32(1);
  1601. req->buf_len = cpu_to_le32(data_size);
  1602. req->addr_low = cpu_to_le32((cmd->dma +
  1603. sizeof(struct lancer_cmd_req_write_object))
  1604. & 0xFFFFFFFF);
  1605. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1606. sizeof(struct lancer_cmd_req_write_object)));
  1607. be_mcc_notify(adapter);
  1608. spin_unlock_bh(&adapter->mcc_lock);
  1609. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1610. msecs_to_jiffies(30000)))
  1611. status = -1;
  1612. else
  1613. status = adapter->flash_status;
  1614. resp = embedded_payload(wrb);
  1615. if (!status) {
  1616. *data_written = le32_to_cpu(resp->actual_write_len);
  1617. *change_status = resp->change_status;
  1618. } else {
  1619. *addn_status = resp->additional_status;
  1620. }
  1621. return status;
  1622. err_unlock:
  1623. spin_unlock_bh(&adapter->mcc_lock);
  1624. return status;
  1625. }
  1626. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1627. u32 data_size, u32 data_offset, const char *obj_name,
  1628. u32 *data_read, u32 *eof, u8 *addn_status)
  1629. {
  1630. struct be_mcc_wrb *wrb;
  1631. struct lancer_cmd_req_read_object *req;
  1632. struct lancer_cmd_resp_read_object *resp;
  1633. int status;
  1634. spin_lock_bh(&adapter->mcc_lock);
  1635. wrb = wrb_from_mccq(adapter);
  1636. if (!wrb) {
  1637. status = -EBUSY;
  1638. goto err_unlock;
  1639. }
  1640. req = embedded_payload(wrb);
  1641. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1642. OPCODE_COMMON_READ_OBJECT,
  1643. sizeof(struct lancer_cmd_req_read_object), wrb,
  1644. NULL);
  1645. req->desired_read_len = cpu_to_le32(data_size);
  1646. req->read_offset = cpu_to_le32(data_offset);
  1647. strcpy(req->object_name, obj_name);
  1648. req->descriptor_count = cpu_to_le32(1);
  1649. req->buf_len = cpu_to_le32(data_size);
  1650. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1651. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1652. status = be_mcc_notify_wait(adapter);
  1653. resp = embedded_payload(wrb);
  1654. if (!status) {
  1655. *data_read = le32_to_cpu(resp->actual_read_len);
  1656. *eof = le32_to_cpu(resp->eof);
  1657. } else {
  1658. *addn_status = resp->additional_status;
  1659. }
  1660. err_unlock:
  1661. spin_unlock_bh(&adapter->mcc_lock);
  1662. return status;
  1663. }
  1664. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1665. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1666. {
  1667. struct be_mcc_wrb *wrb;
  1668. struct be_cmd_write_flashrom *req;
  1669. int status;
  1670. spin_lock_bh(&adapter->mcc_lock);
  1671. adapter->flash_status = 0;
  1672. wrb = wrb_from_mccq(adapter);
  1673. if (!wrb) {
  1674. status = -EBUSY;
  1675. goto err_unlock;
  1676. }
  1677. req = cmd->va;
  1678. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1679. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1680. req->params.op_type = cpu_to_le32(flash_type);
  1681. req->params.op_code = cpu_to_le32(flash_opcode);
  1682. req->params.data_buf_size = cpu_to_le32(buf_size);
  1683. be_mcc_notify(adapter);
  1684. spin_unlock_bh(&adapter->mcc_lock);
  1685. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1686. msecs_to_jiffies(40000)))
  1687. status = -1;
  1688. else
  1689. status = adapter->flash_status;
  1690. return status;
  1691. err_unlock:
  1692. spin_unlock_bh(&adapter->mcc_lock);
  1693. return status;
  1694. }
  1695. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1696. int offset)
  1697. {
  1698. struct be_mcc_wrb *wrb;
  1699. struct be_cmd_write_flashrom *req;
  1700. int status;
  1701. spin_lock_bh(&adapter->mcc_lock);
  1702. wrb = wrb_from_mccq(adapter);
  1703. if (!wrb) {
  1704. status = -EBUSY;
  1705. goto err;
  1706. }
  1707. req = embedded_payload(wrb);
  1708. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1709. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1710. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1711. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1712. req->params.offset = cpu_to_le32(offset);
  1713. req->params.data_buf_size = cpu_to_le32(0x4);
  1714. status = be_mcc_notify_wait(adapter);
  1715. if (!status)
  1716. memcpy(flashed_crc, req->params.data_buf, 4);
  1717. err:
  1718. spin_unlock_bh(&adapter->mcc_lock);
  1719. return status;
  1720. }
  1721. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1722. struct be_dma_mem *nonemb_cmd)
  1723. {
  1724. struct be_mcc_wrb *wrb;
  1725. struct be_cmd_req_acpi_wol_magic_config *req;
  1726. int status;
  1727. spin_lock_bh(&adapter->mcc_lock);
  1728. wrb = wrb_from_mccq(adapter);
  1729. if (!wrb) {
  1730. status = -EBUSY;
  1731. goto err;
  1732. }
  1733. req = nonemb_cmd->va;
  1734. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1735. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1736. nonemb_cmd);
  1737. memcpy(req->magic_mac, mac, ETH_ALEN);
  1738. status = be_mcc_notify_wait(adapter);
  1739. err:
  1740. spin_unlock_bh(&adapter->mcc_lock);
  1741. return status;
  1742. }
  1743. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1744. u8 loopback_type, u8 enable)
  1745. {
  1746. struct be_mcc_wrb *wrb;
  1747. struct be_cmd_req_set_lmode *req;
  1748. int status;
  1749. spin_lock_bh(&adapter->mcc_lock);
  1750. wrb = wrb_from_mccq(adapter);
  1751. if (!wrb) {
  1752. status = -EBUSY;
  1753. goto err;
  1754. }
  1755. req = embedded_payload(wrb);
  1756. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1757. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1758. NULL);
  1759. req->src_port = port_num;
  1760. req->dest_port = port_num;
  1761. req->loopback_type = loopback_type;
  1762. req->loopback_state = enable;
  1763. status = be_mcc_notify_wait(adapter);
  1764. err:
  1765. spin_unlock_bh(&adapter->mcc_lock);
  1766. return status;
  1767. }
  1768. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1769. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1770. {
  1771. struct be_mcc_wrb *wrb;
  1772. struct be_cmd_req_loopback_test *req;
  1773. int status;
  1774. spin_lock_bh(&adapter->mcc_lock);
  1775. wrb = wrb_from_mccq(adapter);
  1776. if (!wrb) {
  1777. status = -EBUSY;
  1778. goto err;
  1779. }
  1780. req = embedded_payload(wrb);
  1781. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1782. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1783. req->hdr.timeout = cpu_to_le32(4);
  1784. req->pattern = cpu_to_le64(pattern);
  1785. req->src_port = cpu_to_le32(port_num);
  1786. req->dest_port = cpu_to_le32(port_num);
  1787. req->pkt_size = cpu_to_le32(pkt_size);
  1788. req->num_pkts = cpu_to_le32(num_pkts);
  1789. req->loopback_type = cpu_to_le32(loopback_type);
  1790. status = be_mcc_notify_wait(adapter);
  1791. if (!status) {
  1792. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1793. status = le32_to_cpu(resp->status);
  1794. }
  1795. err:
  1796. spin_unlock_bh(&adapter->mcc_lock);
  1797. return status;
  1798. }
  1799. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1800. u32 byte_cnt, struct be_dma_mem *cmd)
  1801. {
  1802. struct be_mcc_wrb *wrb;
  1803. struct be_cmd_req_ddrdma_test *req;
  1804. int status;
  1805. int i, j = 0;
  1806. spin_lock_bh(&adapter->mcc_lock);
  1807. wrb = wrb_from_mccq(adapter);
  1808. if (!wrb) {
  1809. status = -EBUSY;
  1810. goto err;
  1811. }
  1812. req = cmd->va;
  1813. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1814. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1815. req->pattern = cpu_to_le64(pattern);
  1816. req->byte_count = cpu_to_le32(byte_cnt);
  1817. for (i = 0; i < byte_cnt; i++) {
  1818. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1819. j++;
  1820. if (j > 7)
  1821. j = 0;
  1822. }
  1823. status = be_mcc_notify_wait(adapter);
  1824. if (!status) {
  1825. struct be_cmd_resp_ddrdma_test *resp;
  1826. resp = cmd->va;
  1827. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1828. resp->snd_err) {
  1829. status = -1;
  1830. }
  1831. }
  1832. err:
  1833. spin_unlock_bh(&adapter->mcc_lock);
  1834. return status;
  1835. }
  1836. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1837. struct be_dma_mem *nonemb_cmd)
  1838. {
  1839. struct be_mcc_wrb *wrb;
  1840. struct be_cmd_req_seeprom_read *req;
  1841. struct be_sge *sge;
  1842. int status;
  1843. spin_lock_bh(&adapter->mcc_lock);
  1844. wrb = wrb_from_mccq(adapter);
  1845. if (!wrb) {
  1846. status = -EBUSY;
  1847. goto err;
  1848. }
  1849. req = nonemb_cmd->va;
  1850. sge = nonembedded_sgl(wrb);
  1851. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1852. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1853. nonemb_cmd);
  1854. status = be_mcc_notify_wait(adapter);
  1855. err:
  1856. spin_unlock_bh(&adapter->mcc_lock);
  1857. return status;
  1858. }
  1859. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1860. {
  1861. struct be_mcc_wrb *wrb;
  1862. struct be_cmd_req_get_phy_info *req;
  1863. struct be_dma_mem cmd;
  1864. int status;
  1865. spin_lock_bh(&adapter->mcc_lock);
  1866. wrb = wrb_from_mccq(adapter);
  1867. if (!wrb) {
  1868. status = -EBUSY;
  1869. goto err;
  1870. }
  1871. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1872. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1873. &cmd.dma);
  1874. if (!cmd.va) {
  1875. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1876. status = -ENOMEM;
  1877. goto err;
  1878. }
  1879. req = cmd.va;
  1880. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1881. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1882. wrb, &cmd);
  1883. status = be_mcc_notify_wait(adapter);
  1884. if (!status) {
  1885. struct be_phy_info *resp_phy_info =
  1886. cmd.va + sizeof(struct be_cmd_req_hdr);
  1887. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1888. adapter->phy.interface_type =
  1889. le16_to_cpu(resp_phy_info->interface_type);
  1890. adapter->phy.auto_speeds_supported =
  1891. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  1892. adapter->phy.fixed_speeds_supported =
  1893. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  1894. adapter->phy.misc_params =
  1895. le32_to_cpu(resp_phy_info->misc_params);
  1896. }
  1897. pci_free_consistent(adapter->pdev, cmd.size,
  1898. cmd.va, cmd.dma);
  1899. err:
  1900. spin_unlock_bh(&adapter->mcc_lock);
  1901. return status;
  1902. }
  1903. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1904. {
  1905. struct be_mcc_wrb *wrb;
  1906. struct be_cmd_req_set_qos *req;
  1907. int status;
  1908. spin_lock_bh(&adapter->mcc_lock);
  1909. wrb = wrb_from_mccq(adapter);
  1910. if (!wrb) {
  1911. status = -EBUSY;
  1912. goto err;
  1913. }
  1914. req = embedded_payload(wrb);
  1915. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1916. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1917. req->hdr.domain = domain;
  1918. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1919. req->max_bps_nic = cpu_to_le32(bps);
  1920. status = be_mcc_notify_wait(adapter);
  1921. err:
  1922. spin_unlock_bh(&adapter->mcc_lock);
  1923. return status;
  1924. }
  1925. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1926. {
  1927. struct be_mcc_wrb *wrb;
  1928. struct be_cmd_req_cntl_attribs *req;
  1929. struct be_cmd_resp_cntl_attribs *resp;
  1930. int status;
  1931. int payload_len = max(sizeof(*req), sizeof(*resp));
  1932. struct mgmt_controller_attrib *attribs;
  1933. struct be_dma_mem attribs_cmd;
  1934. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1935. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1936. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1937. &attribs_cmd.dma);
  1938. if (!attribs_cmd.va) {
  1939. dev_err(&adapter->pdev->dev,
  1940. "Memory allocation failure\n");
  1941. return -ENOMEM;
  1942. }
  1943. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1944. return -1;
  1945. wrb = wrb_from_mbox(adapter);
  1946. if (!wrb) {
  1947. status = -EBUSY;
  1948. goto err;
  1949. }
  1950. req = attribs_cmd.va;
  1951. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1952. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1953. &attribs_cmd);
  1954. status = be_mbox_notify_wait(adapter);
  1955. if (!status) {
  1956. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1957. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1958. }
  1959. err:
  1960. mutex_unlock(&adapter->mbox_lock);
  1961. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1962. attribs_cmd.dma);
  1963. return status;
  1964. }
  1965. /* Uses mbox */
  1966. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1967. {
  1968. struct be_mcc_wrb *wrb;
  1969. struct be_cmd_req_set_func_cap *req;
  1970. int status;
  1971. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1972. return -1;
  1973. wrb = wrb_from_mbox(adapter);
  1974. if (!wrb) {
  1975. status = -EBUSY;
  1976. goto err;
  1977. }
  1978. req = embedded_payload(wrb);
  1979. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1980. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1981. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1982. CAPABILITY_BE3_NATIVE_ERX_API);
  1983. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1984. status = be_mbox_notify_wait(adapter);
  1985. if (!status) {
  1986. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1987. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1988. CAPABILITY_BE3_NATIVE_ERX_API;
  1989. if (!adapter->be3_native)
  1990. dev_warn(&adapter->pdev->dev,
  1991. "adapter not in advanced mode\n");
  1992. }
  1993. err:
  1994. mutex_unlock(&adapter->mbox_lock);
  1995. return status;
  1996. }
  1997. /* Uses synchronous MCCQ */
  1998. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  1999. bool *pmac_id_active, u32 *pmac_id, u8 domain)
  2000. {
  2001. struct be_mcc_wrb *wrb;
  2002. struct be_cmd_req_get_mac_list *req;
  2003. int status;
  2004. int mac_count;
  2005. struct be_dma_mem get_mac_list_cmd;
  2006. int i;
  2007. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2008. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2009. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2010. get_mac_list_cmd.size,
  2011. &get_mac_list_cmd.dma);
  2012. if (!get_mac_list_cmd.va) {
  2013. dev_err(&adapter->pdev->dev,
  2014. "Memory allocation failure during GET_MAC_LIST\n");
  2015. return -ENOMEM;
  2016. }
  2017. spin_lock_bh(&adapter->mcc_lock);
  2018. wrb = wrb_from_mccq(adapter);
  2019. if (!wrb) {
  2020. status = -EBUSY;
  2021. goto out;
  2022. }
  2023. req = get_mac_list_cmd.va;
  2024. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2025. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  2026. wrb, &get_mac_list_cmd);
  2027. req->hdr.domain = domain;
  2028. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2029. req->perm_override = 1;
  2030. status = be_mcc_notify_wait(adapter);
  2031. if (!status) {
  2032. struct be_cmd_resp_get_mac_list *resp =
  2033. get_mac_list_cmd.va;
  2034. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2035. /* Mac list returned could contain one or more active mac_ids
  2036. * or one or more true or pseudo permanant mac addresses.
  2037. * If an active mac_id is present, return first active mac_id
  2038. * found.
  2039. */
  2040. for (i = 0; i < mac_count; i++) {
  2041. struct get_list_macaddr *mac_entry;
  2042. u16 mac_addr_size;
  2043. u32 mac_id;
  2044. mac_entry = &resp->macaddr_list[i];
  2045. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2046. /* mac_id is a 32 bit value and mac_addr size
  2047. * is 6 bytes
  2048. */
  2049. if (mac_addr_size == sizeof(u32)) {
  2050. *pmac_id_active = true;
  2051. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2052. *pmac_id = le32_to_cpu(mac_id);
  2053. goto out;
  2054. }
  2055. }
  2056. /* If no active mac_id found, return first mac addr */
  2057. *pmac_id_active = false;
  2058. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2059. ETH_ALEN);
  2060. }
  2061. out:
  2062. spin_unlock_bh(&adapter->mcc_lock);
  2063. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2064. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2065. return status;
  2066. }
  2067. /* Uses synchronous MCCQ */
  2068. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2069. u8 mac_count, u32 domain)
  2070. {
  2071. struct be_mcc_wrb *wrb;
  2072. struct be_cmd_req_set_mac_list *req;
  2073. int status;
  2074. struct be_dma_mem cmd;
  2075. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2076. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2077. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2078. &cmd.dma, GFP_KERNEL);
  2079. if (!cmd.va) {
  2080. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2081. return -ENOMEM;
  2082. }
  2083. spin_lock_bh(&adapter->mcc_lock);
  2084. wrb = wrb_from_mccq(adapter);
  2085. if (!wrb) {
  2086. status = -EBUSY;
  2087. goto err;
  2088. }
  2089. req = cmd.va;
  2090. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2091. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2092. wrb, &cmd);
  2093. req->hdr.domain = domain;
  2094. req->mac_count = mac_count;
  2095. if (mac_count)
  2096. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2097. status = be_mcc_notify_wait(adapter);
  2098. err:
  2099. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2100. cmd.va, cmd.dma);
  2101. spin_unlock_bh(&adapter->mcc_lock);
  2102. return status;
  2103. }
  2104. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2105. u32 domain, u16 intf_id)
  2106. {
  2107. struct be_mcc_wrb *wrb;
  2108. struct be_cmd_req_set_hsw_config *req;
  2109. void *ctxt;
  2110. int status;
  2111. spin_lock_bh(&adapter->mcc_lock);
  2112. wrb = wrb_from_mccq(adapter);
  2113. if (!wrb) {
  2114. status = -EBUSY;
  2115. goto err;
  2116. }
  2117. req = embedded_payload(wrb);
  2118. ctxt = &req->context;
  2119. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2120. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2121. req->hdr.domain = domain;
  2122. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2123. if (pvid) {
  2124. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2125. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2126. }
  2127. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2128. status = be_mcc_notify_wait(adapter);
  2129. err:
  2130. spin_unlock_bh(&adapter->mcc_lock);
  2131. return status;
  2132. }
  2133. /* Get Hyper switch config */
  2134. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2135. u32 domain, u16 intf_id)
  2136. {
  2137. struct be_mcc_wrb *wrb;
  2138. struct be_cmd_req_get_hsw_config *req;
  2139. void *ctxt;
  2140. int status;
  2141. u16 vid;
  2142. spin_lock_bh(&adapter->mcc_lock);
  2143. wrb = wrb_from_mccq(adapter);
  2144. if (!wrb) {
  2145. status = -EBUSY;
  2146. goto err;
  2147. }
  2148. req = embedded_payload(wrb);
  2149. ctxt = &req->context;
  2150. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2151. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2152. req->hdr.domain = domain;
  2153. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2154. intf_id);
  2155. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2156. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2157. status = be_mcc_notify_wait(adapter);
  2158. if (!status) {
  2159. struct be_cmd_resp_get_hsw_config *resp =
  2160. embedded_payload(wrb);
  2161. be_dws_le_to_cpu(&resp->context,
  2162. sizeof(resp->context));
  2163. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2164. pvid, &resp->context);
  2165. *pvid = le16_to_cpu(vid);
  2166. }
  2167. err:
  2168. spin_unlock_bh(&adapter->mcc_lock);
  2169. return status;
  2170. }
  2171. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2172. {
  2173. struct be_mcc_wrb *wrb;
  2174. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2175. int status;
  2176. int payload_len = sizeof(*req);
  2177. struct be_dma_mem cmd;
  2178. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2179. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2180. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2181. &cmd.dma);
  2182. if (!cmd.va) {
  2183. dev_err(&adapter->pdev->dev,
  2184. "Memory allocation failure\n");
  2185. return -ENOMEM;
  2186. }
  2187. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2188. return -1;
  2189. wrb = wrb_from_mbox(adapter);
  2190. if (!wrb) {
  2191. status = -EBUSY;
  2192. goto err;
  2193. }
  2194. req = cmd.va;
  2195. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2196. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2197. payload_len, wrb, &cmd);
  2198. req->hdr.version = 1;
  2199. req->query_options = BE_GET_WOL_CAP;
  2200. status = be_mbox_notify_wait(adapter);
  2201. if (!status) {
  2202. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2203. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2204. /* the command could succeed misleadingly on old f/w
  2205. * which is not aware of the V1 version. fake an error. */
  2206. if (resp->hdr.response_length < payload_len) {
  2207. status = -1;
  2208. goto err;
  2209. }
  2210. adapter->wol_cap = resp->wol_settings;
  2211. }
  2212. err:
  2213. mutex_unlock(&adapter->mbox_lock);
  2214. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2215. return status;
  2216. }
  2217. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2218. struct be_dma_mem *cmd)
  2219. {
  2220. struct be_mcc_wrb *wrb;
  2221. struct be_cmd_req_get_ext_fat_caps *req;
  2222. int status;
  2223. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2224. return -1;
  2225. wrb = wrb_from_mbox(adapter);
  2226. if (!wrb) {
  2227. status = -EBUSY;
  2228. goto err;
  2229. }
  2230. req = cmd->va;
  2231. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2232. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2233. cmd->size, wrb, cmd);
  2234. req->parameter_type = cpu_to_le32(1);
  2235. status = be_mbox_notify_wait(adapter);
  2236. err:
  2237. mutex_unlock(&adapter->mbox_lock);
  2238. return status;
  2239. }
  2240. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2241. struct be_dma_mem *cmd,
  2242. struct be_fat_conf_params *configs)
  2243. {
  2244. struct be_mcc_wrb *wrb;
  2245. struct be_cmd_req_set_ext_fat_caps *req;
  2246. int status;
  2247. spin_lock_bh(&adapter->mcc_lock);
  2248. wrb = wrb_from_mccq(adapter);
  2249. if (!wrb) {
  2250. status = -EBUSY;
  2251. goto err;
  2252. }
  2253. req = cmd->va;
  2254. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2255. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2256. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2257. cmd->size, wrb, cmd);
  2258. status = be_mcc_notify_wait(adapter);
  2259. err:
  2260. spin_unlock_bh(&adapter->mcc_lock);
  2261. return status;
  2262. }
  2263. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2264. {
  2265. struct be_mcc_wrb *wrb;
  2266. struct be_cmd_req_get_port_name *req;
  2267. int status;
  2268. if (!lancer_chip(adapter)) {
  2269. *port_name = adapter->hba_port_num + '0';
  2270. return 0;
  2271. }
  2272. spin_lock_bh(&adapter->mcc_lock);
  2273. wrb = wrb_from_mccq(adapter);
  2274. if (!wrb) {
  2275. status = -EBUSY;
  2276. goto err;
  2277. }
  2278. req = embedded_payload(wrb);
  2279. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2280. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2281. NULL);
  2282. req->hdr.version = 1;
  2283. status = be_mcc_notify_wait(adapter);
  2284. if (!status) {
  2285. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2286. *port_name = resp->port_name[adapter->hba_port_num];
  2287. } else {
  2288. *port_name = adapter->hba_port_num + '0';
  2289. }
  2290. err:
  2291. spin_unlock_bh(&adapter->mcc_lock);
  2292. return status;
  2293. }
  2294. static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2295. u32 max_buf_size)
  2296. {
  2297. struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
  2298. int i;
  2299. for (i = 0; i < desc_count; i++) {
  2300. desc->desc_len = RESOURCE_DESC_SIZE;
  2301. if (((void *)desc + desc->desc_len) >
  2302. (void *)(buf + max_buf_size)) {
  2303. desc = NULL;
  2304. break;
  2305. }
  2306. if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_ID)
  2307. break;
  2308. desc = (void *)desc + desc->desc_len;
  2309. }
  2310. if (!desc || i == MAX_RESOURCE_DESC)
  2311. return NULL;
  2312. return desc;
  2313. }
  2314. /* Uses Mbox */
  2315. int be_cmd_get_func_config(struct be_adapter *adapter)
  2316. {
  2317. struct be_mcc_wrb *wrb;
  2318. struct be_cmd_req_get_func_config *req;
  2319. int status;
  2320. struct be_dma_mem cmd;
  2321. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2322. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2323. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2324. &cmd.dma);
  2325. if (!cmd.va) {
  2326. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2327. return -ENOMEM;
  2328. }
  2329. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2330. return -1;
  2331. wrb = wrb_from_mbox(adapter);
  2332. if (!wrb) {
  2333. status = -EBUSY;
  2334. goto err;
  2335. }
  2336. req = cmd.va;
  2337. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2338. OPCODE_COMMON_GET_FUNC_CONFIG,
  2339. cmd.size, wrb, &cmd);
  2340. status = be_mbox_notify_wait(adapter);
  2341. if (!status) {
  2342. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2343. u32 desc_count = le32_to_cpu(resp->desc_count);
  2344. struct be_nic_resource_desc *desc;
  2345. desc = be_get_nic_desc(resp->func_param, desc_count,
  2346. sizeof(resp->func_param));
  2347. if (!desc) {
  2348. status = -EINVAL;
  2349. goto err;
  2350. }
  2351. adapter->pf_number = desc->pf_num;
  2352. adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
  2353. adapter->max_vlans = le16_to_cpu(desc->vlan_count);
  2354. adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2355. adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
  2356. adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
  2357. adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
  2358. adapter->max_event_queues = le16_to_cpu(desc->eq_count);
  2359. adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
  2360. }
  2361. err:
  2362. mutex_unlock(&adapter->mbox_lock);
  2363. pci_free_consistent(adapter->pdev, cmd.size,
  2364. cmd.va, cmd.dma);
  2365. return status;
  2366. }
  2367. /* Uses sync mcc */
  2368. int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  2369. u8 domain)
  2370. {
  2371. struct be_mcc_wrb *wrb;
  2372. struct be_cmd_req_get_profile_config *req;
  2373. int status;
  2374. struct be_dma_mem cmd;
  2375. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2376. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2377. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2378. &cmd.dma);
  2379. if (!cmd.va) {
  2380. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2381. return -ENOMEM;
  2382. }
  2383. spin_lock_bh(&adapter->mcc_lock);
  2384. wrb = wrb_from_mccq(adapter);
  2385. if (!wrb) {
  2386. status = -EBUSY;
  2387. goto err;
  2388. }
  2389. req = cmd.va;
  2390. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2391. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2392. cmd.size, wrb, &cmd);
  2393. req->type = ACTIVE_PROFILE_TYPE;
  2394. req->hdr.domain = domain;
  2395. status = be_mcc_notify_wait(adapter);
  2396. if (!status) {
  2397. struct be_cmd_resp_get_profile_config *resp = cmd.va;
  2398. u32 desc_count = le32_to_cpu(resp->desc_count);
  2399. struct be_nic_resource_desc *desc;
  2400. desc = be_get_nic_desc(resp->func_param, desc_count,
  2401. sizeof(resp->func_param));
  2402. if (!desc) {
  2403. status = -EINVAL;
  2404. goto err;
  2405. }
  2406. *cap_flags = le32_to_cpu(desc->cap_flags);
  2407. }
  2408. err:
  2409. spin_unlock_bh(&adapter->mcc_lock);
  2410. pci_free_consistent(adapter->pdev, cmd.size,
  2411. cmd.va, cmd.dma);
  2412. return status;
  2413. }
  2414. /* Uses sync mcc */
  2415. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2416. u8 domain)
  2417. {
  2418. struct be_mcc_wrb *wrb;
  2419. struct be_cmd_req_set_profile_config *req;
  2420. int status;
  2421. spin_lock_bh(&adapter->mcc_lock);
  2422. wrb = wrb_from_mccq(adapter);
  2423. if (!wrb) {
  2424. status = -EBUSY;
  2425. goto err;
  2426. }
  2427. req = embedded_payload(wrb);
  2428. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2429. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2430. wrb, NULL);
  2431. req->hdr.domain = domain;
  2432. req->desc_count = cpu_to_le32(1);
  2433. req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_ID;
  2434. req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
  2435. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2436. req->nic_desc.pf_num = adapter->pf_number;
  2437. req->nic_desc.vf_num = domain;
  2438. /* Mark fields invalid */
  2439. req->nic_desc.unicast_mac_count = 0xFFFF;
  2440. req->nic_desc.mcc_count = 0xFFFF;
  2441. req->nic_desc.vlan_count = 0xFFFF;
  2442. req->nic_desc.mcast_mac_count = 0xFFFF;
  2443. req->nic_desc.txq_count = 0xFFFF;
  2444. req->nic_desc.rq_count = 0xFFFF;
  2445. req->nic_desc.rssq_count = 0xFFFF;
  2446. req->nic_desc.lro_count = 0xFFFF;
  2447. req->nic_desc.cq_count = 0xFFFF;
  2448. req->nic_desc.toe_conn_count = 0xFFFF;
  2449. req->nic_desc.eq_count = 0xFFFF;
  2450. req->nic_desc.link_param = 0xFF;
  2451. req->nic_desc.bw_min = 0xFFFFFFFF;
  2452. req->nic_desc.acpi_params = 0xFF;
  2453. req->nic_desc.wol_param = 0x0F;
  2454. /* Change BW */
  2455. req->nic_desc.bw_min = cpu_to_le32(bps);
  2456. req->nic_desc.bw_max = cpu_to_le32(bps);
  2457. status = be_mcc_notify_wait(adapter);
  2458. err:
  2459. spin_unlock_bh(&adapter->mcc_lock);
  2460. return status;
  2461. }
  2462. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2463. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2464. {
  2465. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2466. struct be_mcc_wrb *wrb;
  2467. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2468. struct be_cmd_req_hdr *req;
  2469. struct be_cmd_resp_hdr *resp;
  2470. int status;
  2471. spin_lock_bh(&adapter->mcc_lock);
  2472. wrb = wrb_from_mccq(adapter);
  2473. if (!wrb) {
  2474. status = -EBUSY;
  2475. goto err;
  2476. }
  2477. req = embedded_payload(wrb);
  2478. resp = embedded_payload(wrb);
  2479. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2480. hdr->opcode, wrb_payload_size, wrb, NULL);
  2481. memcpy(req, wrb_payload, wrb_payload_size);
  2482. be_dws_cpu_to_le(req, wrb_payload_size);
  2483. status = be_mcc_notify_wait(adapter);
  2484. if (cmd_status)
  2485. *cmd_status = (status & 0xffff);
  2486. if (ext_status)
  2487. *ext_status = 0;
  2488. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2489. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2490. err:
  2491. spin_unlock_bh(&adapter->mcc_lock);
  2492. return status;
  2493. }
  2494. EXPORT_SYMBOL(be_roce_mcc_cmd);