xilinx_spi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * xilinx_spi.c
  3. *
  4. * Xilinx SPI controller driver (master mode only)
  5. *
  6. * Author: MontaVista Software, Inc.
  7. * source@mvista.com
  8. *
  9. * 2002-2007 (c) MontaVista Software, Inc. This file is licensed under the
  10. * terms of the GNU General Public License version 2. This program is licensed
  11. * "as is" without any warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/spi/spi.h>
  17. #include <linux/spi/spi_bitbang.h>
  18. #include <linux/io.h>
  19. #include "xilinx_spi.h"
  20. #include <linux/spi/xilinx_spi.h>
  21. #define XILINX_SPI_NAME "xilinx_spi"
  22. /* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
  23. * Product Specification", DS464
  24. */
  25. #define XSPI_CR_OFFSET 0x62 /* 16-bit Control Register */
  26. #define XSPI_CR_ENABLE 0x02
  27. #define XSPI_CR_MASTER_MODE 0x04
  28. #define XSPI_CR_CPOL 0x08
  29. #define XSPI_CR_CPHA 0x10
  30. #define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL)
  31. #define XSPI_CR_TXFIFO_RESET 0x20
  32. #define XSPI_CR_RXFIFO_RESET 0x40
  33. #define XSPI_CR_MANUAL_SSELECT 0x80
  34. #define XSPI_CR_TRANS_INHIBIT 0x100
  35. #define XSPI_SR_OFFSET 0x67 /* 8-bit Status Register */
  36. #define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
  37. #define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
  38. #define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
  39. #define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
  40. #define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
  41. #define XSPI_TXD_OFFSET 0x6b /* 8-bit Data Transmit Register */
  42. #define XSPI_RXD_OFFSET 0x6f /* 8-bit Data Receive Register */
  43. #define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
  44. /* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
  45. * IPIF registers are 32 bit
  46. */
  47. #define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
  48. #define XIPIF_V123B_GINTR_ENABLE 0x80000000
  49. #define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
  50. #define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
  51. #define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
  52. #define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
  53. * disabled */
  54. #define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
  55. #define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
  56. #define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
  57. #define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
  58. #define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
  59. #define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
  60. struct xilinx_spi {
  61. /* bitbang has to be first */
  62. struct spi_bitbang bitbang;
  63. struct completion done;
  64. struct resource mem; /* phys mem */
  65. void __iomem *regs; /* virt. address of the control registers */
  66. u32 irq;
  67. u32 speed_hz; /* SCK has a fixed frequency of speed_hz Hz */
  68. u8 *rx_ptr; /* pointer in the Tx buffer */
  69. const u8 *tx_ptr; /* pointer in the Rx buffer */
  70. int remaining_bytes; /* the number of bytes left to transfer */
  71. };
  72. static void xspi_init_hw(void __iomem *regs_base)
  73. {
  74. /* Reset the SPI device */
  75. out_be32(regs_base + XIPIF_V123B_RESETR_OFFSET,
  76. XIPIF_V123B_RESET_MASK);
  77. /* Disable all the interrupts just in case */
  78. out_be32(regs_base + XIPIF_V123B_IIER_OFFSET, 0);
  79. /* Enable the global IPIF interrupt */
  80. out_be32(regs_base + XIPIF_V123B_DGIER_OFFSET,
  81. XIPIF_V123B_GINTR_ENABLE);
  82. /* Deselect the slave on the SPI bus */
  83. out_be32(regs_base + XSPI_SSR_OFFSET, 0xffff);
  84. /* Disable the transmitter, enable Manual Slave Select Assertion,
  85. * put SPI controller into master mode, and enable it */
  86. out_be16(regs_base + XSPI_CR_OFFSET,
  87. XSPI_CR_TRANS_INHIBIT | XSPI_CR_MANUAL_SSELECT
  88. | XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE);
  89. }
  90. static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
  91. {
  92. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  93. if (is_on == BITBANG_CS_INACTIVE) {
  94. /* Deselect the slave on the SPI bus */
  95. out_be32(xspi->regs + XSPI_SSR_OFFSET, 0xffff);
  96. } else if (is_on == BITBANG_CS_ACTIVE) {
  97. /* Set the SPI clock phase and polarity */
  98. u16 cr = in_be16(xspi->regs + XSPI_CR_OFFSET)
  99. & ~XSPI_CR_MODE_MASK;
  100. if (spi->mode & SPI_CPHA)
  101. cr |= XSPI_CR_CPHA;
  102. if (spi->mode & SPI_CPOL)
  103. cr |= XSPI_CR_CPOL;
  104. out_be16(xspi->regs + XSPI_CR_OFFSET, cr);
  105. /* We do not check spi->max_speed_hz here as the SPI clock
  106. * frequency is not software programmable (the IP block design
  107. * parameter)
  108. */
  109. /* Activate the chip select */
  110. out_be32(xspi->regs + XSPI_SSR_OFFSET,
  111. ~(0x0001 << spi->chip_select));
  112. }
  113. }
  114. /* spi_bitbang requires custom setup_transfer() to be defined if there is a
  115. * custom txrx_bufs(). We have nothing to setup here as the SPI IP block
  116. * supports just 8 bits per word, and SPI clock can't be changed in software.
  117. * Check for 8 bits per word. Chip select delay calculations could be
  118. * added here as soon as bitbang_work() can be made aware of the delay value.
  119. */
  120. static int xilinx_spi_setup_transfer(struct spi_device *spi,
  121. struct spi_transfer *t)
  122. {
  123. u8 bits_per_word;
  124. bits_per_word = (t && t->bits_per_word)
  125. ? t->bits_per_word : spi->bits_per_word;
  126. if (bits_per_word != 8) {
  127. dev_err(&spi->dev, "%s, unsupported bits_per_word=%d\n",
  128. __func__, bits_per_word);
  129. return -EINVAL;
  130. }
  131. return 0;
  132. }
  133. static int xilinx_spi_setup(struct spi_device *spi)
  134. {
  135. struct spi_bitbang *bitbang;
  136. struct xilinx_spi *xspi;
  137. int retval;
  138. xspi = spi_master_get_devdata(spi->master);
  139. bitbang = &xspi->bitbang;
  140. retval = xilinx_spi_setup_transfer(spi, NULL);
  141. if (retval < 0)
  142. return retval;
  143. return 0;
  144. }
  145. static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi)
  146. {
  147. u8 sr;
  148. /* Fill the Tx FIFO with as many bytes as possible */
  149. sr = in_8(xspi->regs + XSPI_SR_OFFSET);
  150. while ((sr & XSPI_SR_TX_FULL_MASK) == 0 && xspi->remaining_bytes > 0) {
  151. if (xspi->tx_ptr) {
  152. out_8(xspi->regs + XSPI_TXD_OFFSET, *xspi->tx_ptr++);
  153. } else {
  154. out_8(xspi->regs + XSPI_TXD_OFFSET, 0);
  155. }
  156. xspi->remaining_bytes--;
  157. sr = in_8(xspi->regs + XSPI_SR_OFFSET);
  158. }
  159. }
  160. static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
  161. {
  162. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  163. u32 ipif_ier;
  164. u16 cr;
  165. /* We get here with transmitter inhibited */
  166. xspi->tx_ptr = t->tx_buf;
  167. xspi->rx_ptr = t->rx_buf;
  168. xspi->remaining_bytes = t->len;
  169. INIT_COMPLETION(xspi->done);
  170. xilinx_spi_fill_tx_fifo(xspi);
  171. /* Enable the transmit empty interrupt, which we use to determine
  172. * progress on the transmission.
  173. */
  174. ipif_ier = in_be32(xspi->regs + XIPIF_V123B_IIER_OFFSET);
  175. out_be32(xspi->regs + XIPIF_V123B_IIER_OFFSET,
  176. ipif_ier | XSPI_INTR_TX_EMPTY);
  177. /* Start the transfer by not inhibiting the transmitter any longer */
  178. cr = in_be16(xspi->regs + XSPI_CR_OFFSET) & ~XSPI_CR_TRANS_INHIBIT;
  179. out_be16(xspi->regs + XSPI_CR_OFFSET, cr);
  180. wait_for_completion(&xspi->done);
  181. /* Disable the transmit empty interrupt */
  182. out_be32(xspi->regs + XIPIF_V123B_IIER_OFFSET, ipif_ier);
  183. return t->len - xspi->remaining_bytes;
  184. }
  185. /* This driver supports single master mode only. Hence Tx FIFO Empty
  186. * is the only interrupt we care about.
  187. * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
  188. * Fault are not to happen.
  189. */
  190. static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
  191. {
  192. struct xilinx_spi *xspi = dev_id;
  193. u32 ipif_isr;
  194. /* Get the IPIF interrupts, and clear them immediately */
  195. ipif_isr = in_be32(xspi->regs + XIPIF_V123B_IISR_OFFSET);
  196. out_be32(xspi->regs + XIPIF_V123B_IISR_OFFSET, ipif_isr);
  197. if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
  198. u16 cr;
  199. u8 sr;
  200. /* A transmit has just completed. Process received data and
  201. * check for more data to transmit. Always inhibit the
  202. * transmitter while the Isr refills the transmit register/FIFO,
  203. * or make sure it is stopped if we're done.
  204. */
  205. cr = in_be16(xspi->regs + XSPI_CR_OFFSET);
  206. out_be16(xspi->regs + XSPI_CR_OFFSET,
  207. cr | XSPI_CR_TRANS_INHIBIT);
  208. /* Read out all the data from the Rx FIFO */
  209. sr = in_8(xspi->regs + XSPI_SR_OFFSET);
  210. while ((sr & XSPI_SR_RX_EMPTY_MASK) == 0) {
  211. u8 data;
  212. data = in_8(xspi->regs + XSPI_RXD_OFFSET);
  213. if (xspi->rx_ptr) {
  214. *xspi->rx_ptr++ = data;
  215. }
  216. sr = in_8(xspi->regs + XSPI_SR_OFFSET);
  217. }
  218. /* See if there is more data to send */
  219. if (xspi->remaining_bytes > 0) {
  220. xilinx_spi_fill_tx_fifo(xspi);
  221. /* Start the transfer by not inhibiting the
  222. * transmitter any longer
  223. */
  224. out_be16(xspi->regs + XSPI_CR_OFFSET, cr);
  225. } else {
  226. /* No more data to send.
  227. * Indicate the transfer is completed.
  228. */
  229. complete(&xspi->done);
  230. }
  231. }
  232. return IRQ_HANDLED;
  233. }
  234. struct spi_master *xilinx_spi_init(struct device *dev, struct resource *mem,
  235. u32 irq, s16 bus_num)
  236. {
  237. struct spi_master *master;
  238. struct xilinx_spi *xspi;
  239. struct xspi_platform_data *pdata = dev->platform_data;
  240. int ret;
  241. if (!pdata) {
  242. dev_err(dev, "No platform data attached\n");
  243. return NULL;
  244. }
  245. master = spi_alloc_master(dev, sizeof(struct xilinx_spi));
  246. if (!master)
  247. return NULL;
  248. /* the spi->mode bits understood by this driver: */
  249. master->mode_bits = SPI_CPOL | SPI_CPHA;
  250. xspi = spi_master_get_devdata(master);
  251. xspi->bitbang.master = spi_master_get(master);
  252. xspi->bitbang.chipselect = xilinx_spi_chipselect;
  253. xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
  254. xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
  255. xspi->bitbang.master->setup = xilinx_spi_setup;
  256. init_completion(&xspi->done);
  257. if (!request_mem_region(mem->start, resource_size(mem),
  258. XILINX_SPI_NAME))
  259. goto put_master;
  260. xspi->regs = ioremap(mem->start, resource_size(mem));
  261. if (xspi->regs == NULL) {
  262. dev_warn(dev, "ioremap failure\n");
  263. goto map_failed;
  264. }
  265. master->bus_num = bus_num;
  266. master->num_chipselect = pdata->num_chipselect;
  267. xspi->mem = *mem;
  268. xspi->irq = irq;
  269. /* SPI controller initializations */
  270. xspi_init_hw(xspi->regs);
  271. /* Register for SPI Interrupt */
  272. ret = request_irq(xspi->irq, xilinx_spi_irq, 0, XILINX_SPI_NAME, xspi);
  273. if (ret)
  274. goto unmap_io;
  275. ret = spi_bitbang_start(&xspi->bitbang);
  276. if (ret) {
  277. dev_err(dev, "spi_bitbang_start FAILED\n");
  278. goto free_irq;
  279. }
  280. dev_info(dev, "at 0x%08X mapped to 0x%08X, irq=%d\n",
  281. (u32)mem->start, (u32)xspi->regs, xspi->irq);
  282. return master;
  283. free_irq:
  284. free_irq(xspi->irq, xspi);
  285. unmap_io:
  286. iounmap(xspi->regs);
  287. map_failed:
  288. release_mem_region(mem->start, resource_size(mem));
  289. put_master:
  290. spi_master_put(master);
  291. return NULL;
  292. }
  293. EXPORT_SYMBOL(xilinx_spi_init);
  294. void xilinx_spi_deinit(struct spi_master *master)
  295. {
  296. struct xilinx_spi *xspi;
  297. xspi = spi_master_get_devdata(master);
  298. spi_bitbang_stop(&xspi->bitbang);
  299. free_irq(xspi->irq, xspi);
  300. iounmap(xspi->regs);
  301. release_mem_region(xspi->mem.start, resource_size(&xspi->mem));
  302. spi_master_put(xspi->bitbang.master);
  303. }
  304. EXPORT_SYMBOL(xilinx_spi_deinit);
  305. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  306. MODULE_DESCRIPTION("Xilinx SPI driver");
  307. MODULE_LICENSE("GPL");