cpufreq-cpu0.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The OPP code in function cpu0_set_target() is reused from
  5. * drivers/cpufreq/omap-cpufreq.c
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #include <linux/clk.h>
  13. #include <linux/cpufreq.h>
  14. #include <linux/err.h>
  15. #include <linux/module.h>
  16. #include <linux/of.h>
  17. #include <linux/opp.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/slab.h>
  21. static unsigned int transition_latency;
  22. static unsigned int voltage_tolerance; /* in percentage */
  23. static struct device *cpu_dev;
  24. static struct clk *cpu_clk;
  25. static struct regulator *cpu_reg;
  26. static struct cpufreq_frequency_table *freq_table;
  27. static int cpu0_verify_speed(struct cpufreq_policy *policy)
  28. {
  29. return cpufreq_frequency_table_verify(policy, freq_table);
  30. }
  31. static unsigned int cpu0_get_speed(unsigned int cpu)
  32. {
  33. return clk_get_rate(cpu_clk) / 1000;
  34. }
  35. static int cpu0_set_target(struct cpufreq_policy *policy,
  36. unsigned int target_freq, unsigned int relation)
  37. {
  38. struct cpufreq_freqs freqs;
  39. struct opp *opp;
  40. unsigned long volt = 0, volt_old = 0, tol = 0;
  41. long freq_Hz;
  42. unsigned int index;
  43. int ret;
  44. ret = cpufreq_frequency_table_target(policy, freq_table, target_freq,
  45. relation, &index);
  46. if (ret) {
  47. pr_err("failed to match target freqency %d: %d\n",
  48. target_freq, ret);
  49. return ret;
  50. }
  51. freq_Hz = clk_round_rate(cpu_clk, freq_table[index].frequency * 1000);
  52. if (freq_Hz < 0)
  53. freq_Hz = freq_table[index].frequency * 1000;
  54. freqs.new = freq_Hz / 1000;
  55. freqs.old = clk_get_rate(cpu_clk) / 1000;
  56. if (freqs.old == freqs.new)
  57. return 0;
  58. cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
  59. if (cpu_reg) {
  60. rcu_read_lock();
  61. opp = opp_find_freq_ceil(cpu_dev, &freq_Hz);
  62. if (IS_ERR(opp)) {
  63. rcu_read_unlock();
  64. pr_err("failed to find OPP for %ld\n", freq_Hz);
  65. freqs.new = freqs.old;
  66. ret = PTR_ERR(opp);
  67. goto post_notify;
  68. }
  69. volt = opp_get_voltage(opp);
  70. rcu_read_unlock();
  71. tol = volt * voltage_tolerance / 100;
  72. volt_old = regulator_get_voltage(cpu_reg);
  73. }
  74. pr_debug("%u MHz, %ld mV --> %u MHz, %ld mV\n",
  75. freqs.old / 1000, volt_old ? volt_old / 1000 : -1,
  76. freqs.new / 1000, volt ? volt / 1000 : -1);
  77. /* scaling up? scale voltage before frequency */
  78. if (cpu_reg && freqs.new > freqs.old) {
  79. ret = regulator_set_voltage_tol(cpu_reg, volt, tol);
  80. if (ret) {
  81. pr_err("failed to scale voltage up: %d\n", ret);
  82. freqs.new = freqs.old;
  83. goto post_notify;
  84. }
  85. }
  86. ret = clk_set_rate(cpu_clk, freqs.new * 1000);
  87. if (ret) {
  88. pr_err("failed to set clock rate: %d\n", ret);
  89. if (cpu_reg)
  90. regulator_set_voltage_tol(cpu_reg, volt_old, tol);
  91. freqs.new = freqs.old;
  92. goto post_notify;
  93. }
  94. /* scaling down? scale voltage after frequency */
  95. if (cpu_reg && freqs.new < freqs.old) {
  96. ret = regulator_set_voltage_tol(cpu_reg, volt, tol);
  97. if (ret) {
  98. pr_err("failed to scale voltage down: %d\n", ret);
  99. clk_set_rate(cpu_clk, freqs.old * 1000);
  100. freqs.new = freqs.old;
  101. }
  102. }
  103. post_notify:
  104. cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
  105. return ret;
  106. }
  107. static int cpu0_cpufreq_init(struct cpufreq_policy *policy)
  108. {
  109. int ret;
  110. ret = cpufreq_frequency_table_cpuinfo(policy, freq_table);
  111. if (ret) {
  112. pr_err("invalid frequency table: %d\n", ret);
  113. return ret;
  114. }
  115. policy->cpuinfo.transition_latency = transition_latency;
  116. policy->cur = clk_get_rate(cpu_clk) / 1000;
  117. /*
  118. * The driver only supports the SMP configuartion where all processors
  119. * share the clock and voltage and clock. Use cpufreq affected_cpus
  120. * interface to have all CPUs scaled together.
  121. */
  122. cpumask_setall(policy->cpus);
  123. cpufreq_frequency_table_get_attr(freq_table, policy->cpu);
  124. return 0;
  125. }
  126. static int cpu0_cpufreq_exit(struct cpufreq_policy *policy)
  127. {
  128. cpufreq_frequency_table_put_attr(policy->cpu);
  129. return 0;
  130. }
  131. static struct freq_attr *cpu0_cpufreq_attr[] = {
  132. &cpufreq_freq_attr_scaling_available_freqs,
  133. NULL,
  134. };
  135. static struct cpufreq_driver cpu0_cpufreq_driver = {
  136. .flags = CPUFREQ_STICKY,
  137. .verify = cpu0_verify_speed,
  138. .target = cpu0_set_target,
  139. .get = cpu0_get_speed,
  140. .init = cpu0_cpufreq_init,
  141. .exit = cpu0_cpufreq_exit,
  142. .name = "generic_cpu0",
  143. .attr = cpu0_cpufreq_attr,
  144. };
  145. static int cpu0_cpufreq_probe(struct platform_device *pdev)
  146. {
  147. struct device_node *np, *parent;
  148. int ret;
  149. parent = of_find_node_by_path("/cpus");
  150. if (!parent) {
  151. pr_err("failed to find OF /cpus\n");
  152. return -ENOENT;
  153. }
  154. for_each_child_of_node(parent, np) {
  155. if (of_get_property(np, "operating-points", NULL))
  156. break;
  157. }
  158. if (!np) {
  159. pr_err("failed to find cpu0 node\n");
  160. ret = -ENOENT;
  161. goto out_put_parent;
  162. }
  163. cpu_dev = &pdev->dev;
  164. cpu_dev->of_node = np;
  165. cpu_reg = devm_regulator_get(cpu_dev, "cpu0");
  166. if (IS_ERR(cpu_reg)) {
  167. /*
  168. * If cpu0 regulator supply node is present, but regulator is
  169. * not yet registered, we should try defering probe.
  170. */
  171. if (PTR_ERR(cpu_reg) == -EPROBE_DEFER) {
  172. dev_err(cpu_dev, "cpu0 regulator not ready, retry\n");
  173. ret = -EPROBE_DEFER;
  174. goto out_put_node;
  175. }
  176. pr_warn("failed to get cpu0 regulator: %ld\n",
  177. PTR_ERR(cpu_reg));
  178. cpu_reg = NULL;
  179. }
  180. cpu_clk = devm_clk_get(cpu_dev, NULL);
  181. if (IS_ERR(cpu_clk)) {
  182. ret = PTR_ERR(cpu_clk);
  183. pr_err("failed to get cpu0 clock: %d\n", ret);
  184. goto out_put_node;
  185. }
  186. ret = of_init_opp_table(cpu_dev);
  187. if (ret) {
  188. pr_err("failed to init OPP table: %d\n", ret);
  189. goto out_put_node;
  190. }
  191. ret = opp_init_cpufreq_table(cpu_dev, &freq_table);
  192. if (ret) {
  193. pr_err("failed to init cpufreq table: %d\n", ret);
  194. goto out_put_node;
  195. }
  196. of_property_read_u32(np, "voltage-tolerance", &voltage_tolerance);
  197. if (of_property_read_u32(np, "clock-latency", &transition_latency))
  198. transition_latency = CPUFREQ_ETERNAL;
  199. if (cpu_reg) {
  200. struct opp *opp;
  201. unsigned long min_uV, max_uV;
  202. int i;
  203. /*
  204. * OPP is maintained in order of increasing frequency, and
  205. * freq_table initialised from OPP is therefore sorted in the
  206. * same order.
  207. */
  208. for (i = 0; freq_table[i].frequency != CPUFREQ_TABLE_END; i++)
  209. ;
  210. rcu_read_lock();
  211. opp = opp_find_freq_exact(cpu_dev,
  212. freq_table[0].frequency * 1000, true);
  213. min_uV = opp_get_voltage(opp);
  214. opp = opp_find_freq_exact(cpu_dev,
  215. freq_table[i-1].frequency * 1000, true);
  216. max_uV = opp_get_voltage(opp);
  217. rcu_read_unlock();
  218. ret = regulator_set_voltage_time(cpu_reg, min_uV, max_uV);
  219. if (ret > 0)
  220. transition_latency += ret * 1000;
  221. }
  222. ret = cpufreq_register_driver(&cpu0_cpufreq_driver);
  223. if (ret) {
  224. pr_err("failed register driver: %d\n", ret);
  225. goto out_free_table;
  226. }
  227. of_node_put(np);
  228. of_node_put(parent);
  229. return 0;
  230. out_free_table:
  231. opp_free_cpufreq_table(cpu_dev, &freq_table);
  232. out_put_node:
  233. of_node_put(np);
  234. out_put_parent:
  235. of_node_put(parent);
  236. return ret;
  237. }
  238. static int cpu0_cpufreq_remove(struct platform_device *pdev)
  239. {
  240. cpufreq_unregister_driver(&cpu0_cpufreq_driver);
  241. opp_free_cpufreq_table(cpu_dev, &freq_table);
  242. return 0;
  243. }
  244. static struct platform_driver cpu0_cpufreq_platdrv = {
  245. .driver = {
  246. .name = "cpufreq-cpu0",
  247. .owner = THIS_MODULE,
  248. },
  249. .probe = cpu0_cpufreq_probe,
  250. .remove = cpu0_cpufreq_remove,
  251. };
  252. module_platform_driver(cpu0_cpufreq_platdrv);
  253. MODULE_AUTHOR("Shawn Guo <shawn.guo@linaro.org>");
  254. MODULE_DESCRIPTION("Generic CPU0 cpufreq driver");
  255. MODULE_LICENSE("GPL");