main.c 117 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/io.h>
  34. #include <linux/dma-mapping.h>
  35. #include <asm/unaligned.h>
  36. #include "b43.h"
  37. #include "main.h"
  38. #include "debugfs.h"
  39. #include "phy.h"
  40. #include "nphy.h"
  41. #include "dma.h"
  42. #include "pio.h"
  43. #include "sysfs.h"
  44. #include "xmit.h"
  45. #include "lo.h"
  46. #include "pcmcia.h"
  47. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  53. static int modparam_bad_frames_preempt;
  54. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  55. MODULE_PARM_DESC(bad_frames_preempt,
  56. "enable(1) / disable(0) Bad Frames Preemption");
  57. static char modparam_fwpostfix[16];
  58. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  59. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  60. static int modparam_hwpctl;
  61. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  62. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  63. static int modparam_nohwcrypt;
  64. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  65. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  66. int b43_modparam_qos = 1;
  67. module_param_named(qos, b43_modparam_qos, int, 0444);
  68. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  69. static const struct ssb_device_id b43_ssb_tbl[] = {
  70. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  71. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  72. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  73. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  74. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  75. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  77. SSB_DEVTABLE_END
  78. };
  79. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  80. /* Channel and ratetables are shared for all devices.
  81. * They can't be const, because ieee80211 puts some precalculated
  82. * data in there. This data is the same for all devices, so we don't
  83. * get concurrency issues */
  84. #define RATETAB_ENT(_rateid, _flags) \
  85. { \
  86. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  87. .hw_value = (_rateid), \
  88. .flags = (_flags), \
  89. }
  90. /*
  91. * NOTE: When changing this, sync with xmit.c's
  92. * b43_plcp_get_bitrate_idx_* functions!
  93. */
  94. static struct ieee80211_rate __b43_ratetable[] = {
  95. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  96. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  97. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  98. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  99. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  100. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  101. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  102. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  103. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  104. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  105. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  106. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  107. };
  108. #define b43_a_ratetable (__b43_ratetable + 4)
  109. #define b43_a_ratetable_size 8
  110. #define b43_b_ratetable (__b43_ratetable + 0)
  111. #define b43_b_ratetable_size 4
  112. #define b43_g_ratetable (__b43_ratetable + 0)
  113. #define b43_g_ratetable_size 12
  114. #define CHAN4G(_channel, _freq, _flags) { \
  115. .band = IEEE80211_BAND_2GHZ, \
  116. .center_freq = (_freq), \
  117. .hw_value = (_channel), \
  118. .flags = (_flags), \
  119. .max_antenna_gain = 0, \
  120. .max_power = 30, \
  121. }
  122. static struct ieee80211_channel b43_2ghz_chantable[] = {
  123. CHAN4G(1, 2412, 0),
  124. CHAN4G(2, 2417, 0),
  125. CHAN4G(3, 2422, 0),
  126. CHAN4G(4, 2427, 0),
  127. CHAN4G(5, 2432, 0),
  128. CHAN4G(6, 2437, 0),
  129. CHAN4G(7, 2442, 0),
  130. CHAN4G(8, 2447, 0),
  131. CHAN4G(9, 2452, 0),
  132. CHAN4G(10, 2457, 0),
  133. CHAN4G(11, 2462, 0),
  134. CHAN4G(12, 2467, 0),
  135. CHAN4G(13, 2472, 0),
  136. CHAN4G(14, 2484, 0),
  137. };
  138. #undef CHAN4G
  139. #define CHAN5G(_channel, _flags) { \
  140. .band = IEEE80211_BAND_5GHZ, \
  141. .center_freq = 5000 + (5 * (_channel)), \
  142. .hw_value = (_channel), \
  143. .flags = (_flags), \
  144. .max_antenna_gain = 0, \
  145. .max_power = 30, \
  146. }
  147. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  148. CHAN5G(32, 0), CHAN5G(34, 0),
  149. CHAN5G(36, 0), CHAN5G(38, 0),
  150. CHAN5G(40, 0), CHAN5G(42, 0),
  151. CHAN5G(44, 0), CHAN5G(46, 0),
  152. CHAN5G(48, 0), CHAN5G(50, 0),
  153. CHAN5G(52, 0), CHAN5G(54, 0),
  154. CHAN5G(56, 0), CHAN5G(58, 0),
  155. CHAN5G(60, 0), CHAN5G(62, 0),
  156. CHAN5G(64, 0), CHAN5G(66, 0),
  157. CHAN5G(68, 0), CHAN5G(70, 0),
  158. CHAN5G(72, 0), CHAN5G(74, 0),
  159. CHAN5G(76, 0), CHAN5G(78, 0),
  160. CHAN5G(80, 0), CHAN5G(82, 0),
  161. CHAN5G(84, 0), CHAN5G(86, 0),
  162. CHAN5G(88, 0), CHAN5G(90, 0),
  163. CHAN5G(92, 0), CHAN5G(94, 0),
  164. CHAN5G(96, 0), CHAN5G(98, 0),
  165. CHAN5G(100, 0), CHAN5G(102, 0),
  166. CHAN5G(104, 0), CHAN5G(106, 0),
  167. CHAN5G(108, 0), CHAN5G(110, 0),
  168. CHAN5G(112, 0), CHAN5G(114, 0),
  169. CHAN5G(116, 0), CHAN5G(118, 0),
  170. CHAN5G(120, 0), CHAN5G(122, 0),
  171. CHAN5G(124, 0), CHAN5G(126, 0),
  172. CHAN5G(128, 0), CHAN5G(130, 0),
  173. CHAN5G(132, 0), CHAN5G(134, 0),
  174. CHAN5G(136, 0), CHAN5G(138, 0),
  175. CHAN5G(140, 0), CHAN5G(142, 0),
  176. CHAN5G(144, 0), CHAN5G(145, 0),
  177. CHAN5G(146, 0), CHAN5G(147, 0),
  178. CHAN5G(148, 0), CHAN5G(149, 0),
  179. CHAN5G(150, 0), CHAN5G(151, 0),
  180. CHAN5G(152, 0), CHAN5G(153, 0),
  181. CHAN5G(154, 0), CHAN5G(155, 0),
  182. CHAN5G(156, 0), CHAN5G(157, 0),
  183. CHAN5G(158, 0), CHAN5G(159, 0),
  184. CHAN5G(160, 0), CHAN5G(161, 0),
  185. CHAN5G(162, 0), CHAN5G(163, 0),
  186. CHAN5G(164, 0), CHAN5G(165, 0),
  187. CHAN5G(166, 0), CHAN5G(168, 0),
  188. CHAN5G(170, 0), CHAN5G(172, 0),
  189. CHAN5G(174, 0), CHAN5G(176, 0),
  190. CHAN5G(178, 0), CHAN5G(180, 0),
  191. CHAN5G(182, 0), CHAN5G(184, 0),
  192. CHAN5G(186, 0), CHAN5G(188, 0),
  193. CHAN5G(190, 0), CHAN5G(192, 0),
  194. CHAN5G(194, 0), CHAN5G(196, 0),
  195. CHAN5G(198, 0), CHAN5G(200, 0),
  196. CHAN5G(202, 0), CHAN5G(204, 0),
  197. CHAN5G(206, 0), CHAN5G(208, 0),
  198. CHAN5G(210, 0), CHAN5G(212, 0),
  199. CHAN5G(214, 0), CHAN5G(216, 0),
  200. CHAN5G(218, 0), CHAN5G(220, 0),
  201. CHAN5G(222, 0), CHAN5G(224, 0),
  202. CHAN5G(226, 0), CHAN5G(228, 0),
  203. };
  204. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  205. CHAN5G(34, 0), CHAN5G(36, 0),
  206. CHAN5G(38, 0), CHAN5G(40, 0),
  207. CHAN5G(42, 0), CHAN5G(44, 0),
  208. CHAN5G(46, 0), CHAN5G(48, 0),
  209. CHAN5G(52, 0), CHAN5G(56, 0),
  210. CHAN5G(60, 0), CHAN5G(64, 0),
  211. CHAN5G(100, 0), CHAN5G(104, 0),
  212. CHAN5G(108, 0), CHAN5G(112, 0),
  213. CHAN5G(116, 0), CHAN5G(120, 0),
  214. CHAN5G(124, 0), CHAN5G(128, 0),
  215. CHAN5G(132, 0), CHAN5G(136, 0),
  216. CHAN5G(140, 0), CHAN5G(149, 0),
  217. CHAN5G(153, 0), CHAN5G(157, 0),
  218. CHAN5G(161, 0), CHAN5G(165, 0),
  219. CHAN5G(184, 0), CHAN5G(188, 0),
  220. CHAN5G(192, 0), CHAN5G(196, 0),
  221. CHAN5G(200, 0), CHAN5G(204, 0),
  222. CHAN5G(208, 0), CHAN5G(212, 0),
  223. CHAN5G(216, 0),
  224. };
  225. #undef CHAN5G
  226. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  227. .band = IEEE80211_BAND_5GHZ,
  228. .channels = b43_5ghz_nphy_chantable,
  229. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  230. .bitrates = b43_a_ratetable,
  231. .n_bitrates = b43_a_ratetable_size,
  232. };
  233. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  234. .band = IEEE80211_BAND_5GHZ,
  235. .channels = b43_5ghz_aphy_chantable,
  236. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  237. .bitrates = b43_a_ratetable,
  238. .n_bitrates = b43_a_ratetable_size,
  239. };
  240. static struct ieee80211_supported_band b43_band_2GHz = {
  241. .band = IEEE80211_BAND_2GHZ,
  242. .channels = b43_2ghz_chantable,
  243. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  244. .bitrates = b43_g_ratetable,
  245. .n_bitrates = b43_g_ratetable_size,
  246. };
  247. static void b43_wireless_core_exit(struct b43_wldev *dev);
  248. static int b43_wireless_core_init(struct b43_wldev *dev);
  249. static void b43_wireless_core_stop(struct b43_wldev *dev);
  250. static int b43_wireless_core_start(struct b43_wldev *dev);
  251. static int b43_ratelimit(struct b43_wl *wl)
  252. {
  253. if (!wl || !wl->current_dev)
  254. return 1;
  255. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  256. return 1;
  257. /* We are up and running.
  258. * Ratelimit the messages to avoid DoS over the net. */
  259. return net_ratelimit();
  260. }
  261. void b43info(struct b43_wl *wl, const char *fmt, ...)
  262. {
  263. va_list args;
  264. if (!b43_ratelimit(wl))
  265. return;
  266. va_start(args, fmt);
  267. printk(KERN_INFO "b43-%s: ",
  268. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  269. vprintk(fmt, args);
  270. va_end(args);
  271. }
  272. void b43err(struct b43_wl *wl, const char *fmt, ...)
  273. {
  274. va_list args;
  275. if (!b43_ratelimit(wl))
  276. return;
  277. va_start(args, fmt);
  278. printk(KERN_ERR "b43-%s ERROR: ",
  279. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  280. vprintk(fmt, args);
  281. va_end(args);
  282. }
  283. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  284. {
  285. va_list args;
  286. if (!b43_ratelimit(wl))
  287. return;
  288. va_start(args, fmt);
  289. printk(KERN_WARNING "b43-%s warning: ",
  290. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  291. vprintk(fmt, args);
  292. va_end(args);
  293. }
  294. #if B43_DEBUG
  295. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  296. {
  297. va_list args;
  298. va_start(args, fmt);
  299. printk(KERN_DEBUG "b43-%s debug: ",
  300. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  301. vprintk(fmt, args);
  302. va_end(args);
  303. }
  304. #endif /* DEBUG */
  305. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  306. {
  307. u32 macctl;
  308. B43_WARN_ON(offset % 4 != 0);
  309. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  310. if (macctl & B43_MACCTL_BE)
  311. val = swab32(val);
  312. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  313. mmiowb();
  314. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  315. }
  316. static inline void b43_shm_control_word(struct b43_wldev *dev,
  317. u16 routing, u16 offset)
  318. {
  319. u32 control;
  320. /* "offset" is the WORD offset. */
  321. control = routing;
  322. control <<= 16;
  323. control |= offset;
  324. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  325. }
  326. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  327. {
  328. struct b43_wl *wl = dev->wl;
  329. unsigned long flags;
  330. u32 ret;
  331. spin_lock_irqsave(&wl->shm_lock, flags);
  332. if (routing == B43_SHM_SHARED) {
  333. B43_WARN_ON(offset & 0x0001);
  334. if (offset & 0x0003) {
  335. /* Unaligned access */
  336. b43_shm_control_word(dev, routing, offset >> 2);
  337. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  338. ret <<= 16;
  339. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  340. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  341. goto out;
  342. }
  343. offset >>= 2;
  344. }
  345. b43_shm_control_word(dev, routing, offset);
  346. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  347. out:
  348. spin_unlock_irqrestore(&wl->shm_lock, flags);
  349. return ret;
  350. }
  351. u16 b43_shm_read16(struct b43_wldev * dev, u16 routing, u16 offset)
  352. {
  353. struct b43_wl *wl = dev->wl;
  354. unsigned long flags;
  355. u16 ret;
  356. spin_lock_irqsave(&wl->shm_lock, flags);
  357. if (routing == B43_SHM_SHARED) {
  358. B43_WARN_ON(offset & 0x0001);
  359. if (offset & 0x0003) {
  360. /* Unaligned access */
  361. b43_shm_control_word(dev, routing, offset >> 2);
  362. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  363. goto out;
  364. }
  365. offset >>= 2;
  366. }
  367. b43_shm_control_word(dev, routing, offset);
  368. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  369. out:
  370. spin_unlock_irqrestore(&wl->shm_lock, flags);
  371. return ret;
  372. }
  373. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  374. {
  375. struct b43_wl *wl = dev->wl;
  376. unsigned long flags;
  377. spin_lock_irqsave(&wl->shm_lock, flags);
  378. if (routing == B43_SHM_SHARED) {
  379. B43_WARN_ON(offset & 0x0001);
  380. if (offset & 0x0003) {
  381. /* Unaligned access */
  382. b43_shm_control_word(dev, routing, offset >> 2);
  383. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  384. (value >> 16) & 0xffff);
  385. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  386. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  387. goto out;
  388. }
  389. offset >>= 2;
  390. }
  391. b43_shm_control_word(dev, routing, offset);
  392. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  393. out:
  394. spin_unlock_irqrestore(&wl->shm_lock, flags);
  395. }
  396. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  397. {
  398. struct b43_wl *wl = dev->wl;
  399. unsigned long flags;
  400. spin_lock_irqsave(&wl->shm_lock, flags);
  401. if (routing == B43_SHM_SHARED) {
  402. B43_WARN_ON(offset & 0x0001);
  403. if (offset & 0x0003) {
  404. /* Unaligned access */
  405. b43_shm_control_word(dev, routing, offset >> 2);
  406. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  407. goto out;
  408. }
  409. offset >>= 2;
  410. }
  411. b43_shm_control_word(dev, routing, offset);
  412. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  413. out:
  414. spin_unlock_irqrestore(&wl->shm_lock, flags);
  415. }
  416. /* Read HostFlags */
  417. u64 b43_hf_read(struct b43_wldev * dev)
  418. {
  419. u64 ret;
  420. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  421. ret <<= 16;
  422. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  423. ret <<= 16;
  424. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  425. return ret;
  426. }
  427. /* Write HostFlags */
  428. void b43_hf_write(struct b43_wldev *dev, u64 value)
  429. {
  430. u16 lo, mi, hi;
  431. lo = (value & 0x00000000FFFFULL);
  432. mi = (value & 0x0000FFFF0000ULL) >> 16;
  433. hi = (value & 0xFFFF00000000ULL) >> 32;
  434. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  435. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  436. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  437. }
  438. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  439. {
  440. /* We need to be careful. As we read the TSF from multiple
  441. * registers, we should take care of register overflows.
  442. * In theory, the whole tsf read process should be atomic.
  443. * We try to be atomic here, by restaring the read process,
  444. * if any of the high registers changed (overflew).
  445. */
  446. if (dev->dev->id.revision >= 3) {
  447. u32 low, high, high2;
  448. do {
  449. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  450. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  451. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  452. } while (unlikely(high != high2));
  453. *tsf = high;
  454. *tsf <<= 32;
  455. *tsf |= low;
  456. } else {
  457. u64 tmp;
  458. u16 v0, v1, v2, v3;
  459. u16 test1, test2, test3;
  460. do {
  461. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  462. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  463. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  464. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  465. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  466. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  467. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  468. } while (v3 != test3 || v2 != test2 || v1 != test1);
  469. *tsf = v3;
  470. *tsf <<= 48;
  471. tmp = v2;
  472. tmp <<= 32;
  473. *tsf |= tmp;
  474. tmp = v1;
  475. tmp <<= 16;
  476. *tsf |= tmp;
  477. *tsf |= v0;
  478. }
  479. }
  480. static void b43_time_lock(struct b43_wldev *dev)
  481. {
  482. u32 macctl;
  483. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  484. macctl |= B43_MACCTL_TBTTHOLD;
  485. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  486. /* Commit the write */
  487. b43_read32(dev, B43_MMIO_MACCTL);
  488. }
  489. static void b43_time_unlock(struct b43_wldev *dev)
  490. {
  491. u32 macctl;
  492. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  493. macctl &= ~B43_MACCTL_TBTTHOLD;
  494. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  495. /* Commit the write */
  496. b43_read32(dev, B43_MMIO_MACCTL);
  497. }
  498. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  499. {
  500. /* Be careful with the in-progress timer.
  501. * First zero out the low register, so we have a full
  502. * register-overflow duration to complete the operation.
  503. */
  504. if (dev->dev->id.revision >= 3) {
  505. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  506. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  507. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  508. mmiowb();
  509. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  510. mmiowb();
  511. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  512. } else {
  513. u16 v0 = (tsf & 0x000000000000FFFFULL);
  514. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  515. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  516. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  517. b43_write16(dev, B43_MMIO_TSF_0, 0);
  518. mmiowb();
  519. b43_write16(dev, B43_MMIO_TSF_3, v3);
  520. mmiowb();
  521. b43_write16(dev, B43_MMIO_TSF_2, v2);
  522. mmiowb();
  523. b43_write16(dev, B43_MMIO_TSF_1, v1);
  524. mmiowb();
  525. b43_write16(dev, B43_MMIO_TSF_0, v0);
  526. }
  527. }
  528. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  529. {
  530. b43_time_lock(dev);
  531. b43_tsf_write_locked(dev, tsf);
  532. b43_time_unlock(dev);
  533. }
  534. static
  535. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  536. {
  537. static const u8 zero_addr[ETH_ALEN] = { 0 };
  538. u16 data;
  539. if (!mac)
  540. mac = zero_addr;
  541. offset |= 0x0020;
  542. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  543. data = mac[0];
  544. data |= mac[1] << 8;
  545. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  546. data = mac[2];
  547. data |= mac[3] << 8;
  548. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  549. data = mac[4];
  550. data |= mac[5] << 8;
  551. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  552. }
  553. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  554. {
  555. const u8 *mac;
  556. const u8 *bssid;
  557. u8 mac_bssid[ETH_ALEN * 2];
  558. int i;
  559. u32 tmp;
  560. bssid = dev->wl->bssid;
  561. mac = dev->wl->mac_addr;
  562. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  563. memcpy(mac_bssid, mac, ETH_ALEN);
  564. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  565. /* Write our MAC address and BSSID to template ram */
  566. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  567. tmp = (u32) (mac_bssid[i + 0]);
  568. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  569. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  570. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  571. b43_ram_write(dev, 0x20 + i, tmp);
  572. }
  573. }
  574. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  575. {
  576. b43_write_mac_bssid_templates(dev);
  577. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  578. }
  579. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  580. {
  581. /* slot_time is in usec. */
  582. if (dev->phy.type != B43_PHYTYPE_G)
  583. return;
  584. b43_write16(dev, 0x684, 510 + slot_time);
  585. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  586. }
  587. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  588. {
  589. b43_set_slot_time(dev, 9);
  590. dev->short_slot = 1;
  591. }
  592. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  593. {
  594. b43_set_slot_time(dev, 20);
  595. dev->short_slot = 0;
  596. }
  597. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  598. * Returns the _previously_ enabled IRQ mask.
  599. */
  600. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  601. {
  602. u32 old_mask;
  603. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  604. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  605. return old_mask;
  606. }
  607. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  608. * Returns the _previously_ enabled IRQ mask.
  609. */
  610. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  611. {
  612. u32 old_mask;
  613. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  614. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  615. return old_mask;
  616. }
  617. /* Synchronize IRQ top- and bottom-half.
  618. * IRQs must be masked before calling this.
  619. * This must not be called with the irq_lock held.
  620. */
  621. static void b43_synchronize_irq(struct b43_wldev *dev)
  622. {
  623. synchronize_irq(dev->dev->irq);
  624. tasklet_kill(&dev->isr_tasklet);
  625. }
  626. /* DummyTransmission function, as documented on
  627. * http://bcm-specs.sipsolutions.net/DummyTransmission
  628. */
  629. void b43_dummy_transmission(struct b43_wldev *dev)
  630. {
  631. struct b43_phy *phy = &dev->phy;
  632. unsigned int i, max_loop;
  633. u16 value;
  634. u32 buffer[5] = {
  635. 0x00000000,
  636. 0x00D40000,
  637. 0x00000000,
  638. 0x01000000,
  639. 0x00000000,
  640. };
  641. switch (phy->type) {
  642. case B43_PHYTYPE_A:
  643. max_loop = 0x1E;
  644. buffer[0] = 0x000201CC;
  645. break;
  646. case B43_PHYTYPE_B:
  647. case B43_PHYTYPE_G:
  648. max_loop = 0xFA;
  649. buffer[0] = 0x000B846E;
  650. break;
  651. default:
  652. B43_WARN_ON(1);
  653. return;
  654. }
  655. for (i = 0; i < 5; i++)
  656. b43_ram_write(dev, i * 4, buffer[i]);
  657. /* Commit writes */
  658. b43_read32(dev, B43_MMIO_MACCTL);
  659. b43_write16(dev, 0x0568, 0x0000);
  660. b43_write16(dev, 0x07C0, 0x0000);
  661. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  662. b43_write16(dev, 0x050C, value);
  663. b43_write16(dev, 0x0508, 0x0000);
  664. b43_write16(dev, 0x050A, 0x0000);
  665. b43_write16(dev, 0x054C, 0x0000);
  666. b43_write16(dev, 0x056A, 0x0014);
  667. b43_write16(dev, 0x0568, 0x0826);
  668. b43_write16(dev, 0x0500, 0x0000);
  669. b43_write16(dev, 0x0502, 0x0030);
  670. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  671. b43_radio_write16(dev, 0x0051, 0x0017);
  672. for (i = 0x00; i < max_loop; i++) {
  673. value = b43_read16(dev, 0x050E);
  674. if (value & 0x0080)
  675. break;
  676. udelay(10);
  677. }
  678. for (i = 0x00; i < 0x0A; i++) {
  679. value = b43_read16(dev, 0x050E);
  680. if (value & 0x0400)
  681. break;
  682. udelay(10);
  683. }
  684. for (i = 0x00; i < 0x0A; i++) {
  685. value = b43_read16(dev, 0x0690);
  686. if (!(value & 0x0100))
  687. break;
  688. udelay(10);
  689. }
  690. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  691. b43_radio_write16(dev, 0x0051, 0x0037);
  692. }
  693. static void key_write(struct b43_wldev *dev,
  694. u8 index, u8 algorithm, const u8 * key)
  695. {
  696. unsigned int i;
  697. u32 offset;
  698. u16 value;
  699. u16 kidx;
  700. /* Key index/algo block */
  701. kidx = b43_kidx_to_fw(dev, index);
  702. value = ((kidx << 4) | algorithm);
  703. b43_shm_write16(dev, B43_SHM_SHARED,
  704. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  705. /* Write the key to the Key Table Pointer offset */
  706. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  707. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  708. value = key[i];
  709. value |= (u16) (key[i + 1]) << 8;
  710. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  711. }
  712. }
  713. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  714. {
  715. u32 addrtmp[2] = { 0, 0, };
  716. u8 per_sta_keys_start = 8;
  717. if (b43_new_kidx_api(dev))
  718. per_sta_keys_start = 4;
  719. B43_WARN_ON(index < per_sta_keys_start);
  720. /* We have two default TX keys and possibly two default RX keys.
  721. * Physical mac 0 is mapped to physical key 4 or 8, depending
  722. * on the firmware version.
  723. * So we must adjust the index here.
  724. */
  725. index -= per_sta_keys_start;
  726. if (addr) {
  727. addrtmp[0] = addr[0];
  728. addrtmp[0] |= ((u32) (addr[1]) << 8);
  729. addrtmp[0] |= ((u32) (addr[2]) << 16);
  730. addrtmp[0] |= ((u32) (addr[3]) << 24);
  731. addrtmp[1] = addr[4];
  732. addrtmp[1] |= ((u32) (addr[5]) << 8);
  733. }
  734. if (dev->dev->id.revision >= 5) {
  735. /* Receive match transmitter address mechanism */
  736. b43_shm_write32(dev, B43_SHM_RCMTA,
  737. (index * 2) + 0, addrtmp[0]);
  738. b43_shm_write16(dev, B43_SHM_RCMTA,
  739. (index * 2) + 1, addrtmp[1]);
  740. } else {
  741. /* RXE (Receive Engine) and
  742. * PSM (Programmable State Machine) mechanism
  743. */
  744. if (index < 8) {
  745. /* TODO write to RCM 16, 19, 22 and 25 */
  746. } else {
  747. b43_shm_write32(dev, B43_SHM_SHARED,
  748. B43_SHM_SH_PSM + (index * 6) + 0,
  749. addrtmp[0]);
  750. b43_shm_write16(dev, B43_SHM_SHARED,
  751. B43_SHM_SH_PSM + (index * 6) + 4,
  752. addrtmp[1]);
  753. }
  754. }
  755. }
  756. static void do_key_write(struct b43_wldev *dev,
  757. u8 index, u8 algorithm,
  758. const u8 * key, size_t key_len, const u8 * mac_addr)
  759. {
  760. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  761. u8 per_sta_keys_start = 8;
  762. if (b43_new_kidx_api(dev))
  763. per_sta_keys_start = 4;
  764. B43_WARN_ON(index >= dev->max_nr_keys);
  765. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  766. if (index >= per_sta_keys_start)
  767. keymac_write(dev, index, NULL); /* First zero out mac. */
  768. if (key)
  769. memcpy(buf, key, key_len);
  770. key_write(dev, index, algorithm, buf);
  771. if (index >= per_sta_keys_start)
  772. keymac_write(dev, index, mac_addr);
  773. dev->key[index].algorithm = algorithm;
  774. }
  775. static int b43_key_write(struct b43_wldev *dev,
  776. int index, u8 algorithm,
  777. const u8 * key, size_t key_len,
  778. const u8 * mac_addr,
  779. struct ieee80211_key_conf *keyconf)
  780. {
  781. int i;
  782. int sta_keys_start;
  783. if (key_len > B43_SEC_KEYSIZE)
  784. return -EINVAL;
  785. for (i = 0; i < dev->max_nr_keys; i++) {
  786. /* Check that we don't already have this key. */
  787. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  788. }
  789. if (index < 0) {
  790. /* Either pairwise key or address is 00:00:00:00:00:00
  791. * for transmit-only keys. Search the index. */
  792. if (b43_new_kidx_api(dev))
  793. sta_keys_start = 4;
  794. else
  795. sta_keys_start = 8;
  796. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  797. if (!dev->key[i].keyconf) {
  798. /* found empty */
  799. index = i;
  800. break;
  801. }
  802. }
  803. if (index < 0) {
  804. b43err(dev->wl, "Out of hardware key memory\n");
  805. return -ENOSPC;
  806. }
  807. } else
  808. B43_WARN_ON(index > 3);
  809. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  810. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  811. /* Default RX key */
  812. B43_WARN_ON(mac_addr);
  813. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  814. }
  815. keyconf->hw_key_idx = index;
  816. dev->key[index].keyconf = keyconf;
  817. return 0;
  818. }
  819. static int b43_key_clear(struct b43_wldev *dev, int index)
  820. {
  821. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  822. return -EINVAL;
  823. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  824. NULL, B43_SEC_KEYSIZE, NULL);
  825. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  826. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  827. NULL, B43_SEC_KEYSIZE, NULL);
  828. }
  829. dev->key[index].keyconf = NULL;
  830. return 0;
  831. }
  832. static void b43_clear_keys(struct b43_wldev *dev)
  833. {
  834. int i;
  835. for (i = 0; i < dev->max_nr_keys; i++)
  836. b43_key_clear(dev, i);
  837. }
  838. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  839. {
  840. u32 macctl;
  841. u16 ucstat;
  842. bool hwps;
  843. bool awake;
  844. int i;
  845. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  846. (ps_flags & B43_PS_DISABLED));
  847. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  848. if (ps_flags & B43_PS_ENABLED) {
  849. hwps = 1;
  850. } else if (ps_flags & B43_PS_DISABLED) {
  851. hwps = 0;
  852. } else {
  853. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  854. // and thus is not an AP and we are associated, set bit 25
  855. }
  856. if (ps_flags & B43_PS_AWAKE) {
  857. awake = 1;
  858. } else if (ps_flags & B43_PS_ASLEEP) {
  859. awake = 0;
  860. } else {
  861. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  862. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  863. // successful, set bit26
  864. }
  865. /* FIXME: For now we force awake-on and hwps-off */
  866. hwps = 0;
  867. awake = 1;
  868. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  869. if (hwps)
  870. macctl |= B43_MACCTL_HWPS;
  871. else
  872. macctl &= ~B43_MACCTL_HWPS;
  873. if (awake)
  874. macctl |= B43_MACCTL_AWAKE;
  875. else
  876. macctl &= ~B43_MACCTL_AWAKE;
  877. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  878. /* Commit write */
  879. b43_read32(dev, B43_MMIO_MACCTL);
  880. if (awake && dev->dev->id.revision >= 5) {
  881. /* Wait for the microcode to wake up. */
  882. for (i = 0; i < 100; i++) {
  883. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  884. B43_SHM_SH_UCODESTAT);
  885. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  886. break;
  887. udelay(10);
  888. }
  889. }
  890. }
  891. /* Turn the Analog ON/OFF */
  892. static void b43_switch_analog(struct b43_wldev *dev, int on)
  893. {
  894. switch (dev->phy.type) {
  895. case B43_PHYTYPE_A:
  896. case B43_PHYTYPE_G:
  897. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  898. break;
  899. case B43_PHYTYPE_N:
  900. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  901. on ? 0 : 0x7FFF);
  902. break;
  903. default:
  904. B43_WARN_ON(1);
  905. }
  906. }
  907. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  908. {
  909. u32 tmslow;
  910. u32 macctl;
  911. flags |= B43_TMSLOW_PHYCLKEN;
  912. flags |= B43_TMSLOW_PHYRESET;
  913. ssb_device_enable(dev->dev, flags);
  914. msleep(2); /* Wait for the PLL to turn on. */
  915. /* Now take the PHY out of Reset again */
  916. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  917. tmslow |= SSB_TMSLOW_FGC;
  918. tmslow &= ~B43_TMSLOW_PHYRESET;
  919. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  920. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  921. msleep(1);
  922. tmslow &= ~SSB_TMSLOW_FGC;
  923. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  924. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  925. msleep(1);
  926. /* Turn Analog ON */
  927. b43_switch_analog(dev, 1);
  928. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  929. macctl &= ~B43_MACCTL_GMODE;
  930. if (flags & B43_TMSLOW_GMODE)
  931. macctl |= B43_MACCTL_GMODE;
  932. macctl |= B43_MACCTL_IHR_ENABLED;
  933. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  934. }
  935. static void handle_irq_transmit_status(struct b43_wldev *dev)
  936. {
  937. u32 v0, v1;
  938. u16 tmp;
  939. struct b43_txstatus stat;
  940. while (1) {
  941. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  942. if (!(v0 & 0x00000001))
  943. break;
  944. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  945. stat.cookie = (v0 >> 16);
  946. stat.seq = (v1 & 0x0000FFFF);
  947. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  948. tmp = (v0 & 0x0000FFFF);
  949. stat.frame_count = ((tmp & 0xF000) >> 12);
  950. stat.rts_count = ((tmp & 0x0F00) >> 8);
  951. stat.supp_reason = ((tmp & 0x001C) >> 2);
  952. stat.pm_indicated = !!(tmp & 0x0080);
  953. stat.intermediate = !!(tmp & 0x0040);
  954. stat.for_ampdu = !!(tmp & 0x0020);
  955. stat.acked = !!(tmp & 0x0002);
  956. b43_handle_txstatus(dev, &stat);
  957. }
  958. }
  959. static void drain_txstatus_queue(struct b43_wldev *dev)
  960. {
  961. u32 dummy;
  962. if (dev->dev->id.revision < 5)
  963. return;
  964. /* Read all entries from the microcode TXstatus FIFO
  965. * and throw them away.
  966. */
  967. while (1) {
  968. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  969. if (!(dummy & 0x00000001))
  970. break;
  971. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  972. }
  973. }
  974. static u32 b43_jssi_read(struct b43_wldev *dev)
  975. {
  976. u32 val = 0;
  977. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  978. val <<= 16;
  979. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  980. return val;
  981. }
  982. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  983. {
  984. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  985. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  986. }
  987. static void b43_generate_noise_sample(struct b43_wldev *dev)
  988. {
  989. b43_jssi_write(dev, 0x7F7F7F7F);
  990. b43_write32(dev, B43_MMIO_MACCMD,
  991. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  992. B43_WARN_ON(dev->noisecalc.channel_at_start != dev->phy.channel);
  993. }
  994. static void b43_calculate_link_quality(struct b43_wldev *dev)
  995. {
  996. /* Top half of Link Quality calculation. */
  997. if (dev->noisecalc.calculation_running)
  998. return;
  999. dev->noisecalc.channel_at_start = dev->phy.channel;
  1000. dev->noisecalc.calculation_running = 1;
  1001. dev->noisecalc.nr_samples = 0;
  1002. b43_generate_noise_sample(dev);
  1003. }
  1004. static void handle_irq_noise(struct b43_wldev *dev)
  1005. {
  1006. struct b43_phy *phy = &dev->phy;
  1007. u16 tmp;
  1008. u8 noise[4];
  1009. u8 i, j;
  1010. s32 average;
  1011. /* Bottom half of Link Quality calculation. */
  1012. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1013. if (dev->noisecalc.channel_at_start != phy->channel)
  1014. goto drop_calculation;
  1015. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1016. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1017. noise[2] == 0x7F || noise[3] == 0x7F)
  1018. goto generate_new;
  1019. /* Get the noise samples. */
  1020. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1021. i = dev->noisecalc.nr_samples;
  1022. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1023. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1024. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1025. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1026. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1027. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1028. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1029. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1030. dev->noisecalc.nr_samples++;
  1031. if (dev->noisecalc.nr_samples == 8) {
  1032. /* Calculate the Link Quality by the noise samples. */
  1033. average = 0;
  1034. for (i = 0; i < 8; i++) {
  1035. for (j = 0; j < 4; j++)
  1036. average += dev->noisecalc.samples[i][j];
  1037. }
  1038. average /= (8 * 4);
  1039. average *= 125;
  1040. average += 64;
  1041. average /= 128;
  1042. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1043. tmp = (tmp / 128) & 0x1F;
  1044. if (tmp >= 8)
  1045. average += 2;
  1046. else
  1047. average -= 25;
  1048. if (tmp == 8)
  1049. average -= 72;
  1050. else
  1051. average -= 48;
  1052. dev->stats.link_noise = average;
  1053. drop_calculation:
  1054. dev->noisecalc.calculation_running = 0;
  1055. return;
  1056. }
  1057. generate_new:
  1058. b43_generate_noise_sample(dev);
  1059. }
  1060. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1061. {
  1062. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  1063. ///TODO: PS TBTT
  1064. } else {
  1065. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1066. b43_power_saving_ctl_bits(dev, 0);
  1067. }
  1068. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  1069. dev->dfq_valid = 1;
  1070. }
  1071. static void handle_irq_atim_end(struct b43_wldev *dev)
  1072. {
  1073. if (dev->dfq_valid) {
  1074. b43_write32(dev, B43_MMIO_MACCMD,
  1075. b43_read32(dev, B43_MMIO_MACCMD)
  1076. | B43_MACCMD_DFQ_VALID);
  1077. dev->dfq_valid = 0;
  1078. }
  1079. }
  1080. static void handle_irq_pmq(struct b43_wldev *dev)
  1081. {
  1082. u32 tmp;
  1083. //TODO: AP mode.
  1084. while (1) {
  1085. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1086. if (!(tmp & 0x00000008))
  1087. break;
  1088. }
  1089. /* 16bit write is odd, but correct. */
  1090. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1091. }
  1092. static void b43_write_template_common(struct b43_wldev *dev,
  1093. const u8 * data, u16 size,
  1094. u16 ram_offset,
  1095. u16 shm_size_offset, u8 rate)
  1096. {
  1097. u32 i, tmp;
  1098. struct b43_plcp_hdr4 plcp;
  1099. plcp.data = 0;
  1100. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1101. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1102. ram_offset += sizeof(u32);
  1103. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1104. * So leave the first two bytes of the next write blank.
  1105. */
  1106. tmp = (u32) (data[0]) << 16;
  1107. tmp |= (u32) (data[1]) << 24;
  1108. b43_ram_write(dev, ram_offset, tmp);
  1109. ram_offset += sizeof(u32);
  1110. for (i = 2; i < size; i += sizeof(u32)) {
  1111. tmp = (u32) (data[i + 0]);
  1112. if (i + 1 < size)
  1113. tmp |= (u32) (data[i + 1]) << 8;
  1114. if (i + 2 < size)
  1115. tmp |= (u32) (data[i + 2]) << 16;
  1116. if (i + 3 < size)
  1117. tmp |= (u32) (data[i + 3]) << 24;
  1118. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1119. }
  1120. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1121. size + sizeof(struct b43_plcp_hdr6));
  1122. }
  1123. static void b43_write_beacon_template(struct b43_wldev *dev,
  1124. u16 ram_offset,
  1125. u16 shm_size_offset, u8 rate)
  1126. {
  1127. unsigned int i, len, variable_len;
  1128. const struct ieee80211_mgmt *bcn;
  1129. const u8 *ie;
  1130. bool tim_found = 0;
  1131. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1132. len = min((size_t) dev->wl->current_beacon->len,
  1133. 0x200 - sizeof(struct b43_plcp_hdr6));
  1134. b43_write_template_common(dev, (const u8 *)bcn,
  1135. len, ram_offset, shm_size_offset, rate);
  1136. /* Find the position of the TIM and the DTIM_period value
  1137. * and write them to SHM. */
  1138. ie = bcn->u.beacon.variable;
  1139. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1140. for (i = 0; i < variable_len - 2; ) {
  1141. uint8_t ie_id, ie_len;
  1142. ie_id = ie[i];
  1143. ie_len = ie[i + 1];
  1144. if (ie_id == 5) {
  1145. u16 tim_position;
  1146. u16 dtim_period;
  1147. /* This is the TIM Information Element */
  1148. /* Check whether the ie_len is in the beacon data range. */
  1149. if (variable_len < ie_len + 2 + i)
  1150. break;
  1151. /* A valid TIM is at least 4 bytes long. */
  1152. if (ie_len < 4)
  1153. break;
  1154. tim_found = 1;
  1155. tim_position = sizeof(struct b43_plcp_hdr6);
  1156. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1157. tim_position += i;
  1158. dtim_period = ie[i + 3];
  1159. b43_shm_write16(dev, B43_SHM_SHARED,
  1160. B43_SHM_SH_TIMBPOS, tim_position);
  1161. b43_shm_write16(dev, B43_SHM_SHARED,
  1162. B43_SHM_SH_DTIMPER, dtim_period);
  1163. break;
  1164. }
  1165. i += ie_len + 2;
  1166. }
  1167. if (!tim_found) {
  1168. b43warn(dev->wl, "Did not find a valid TIM IE in "
  1169. "the beacon template packet. AP or IBSS operation "
  1170. "may be broken.\n");
  1171. }
  1172. }
  1173. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1174. u16 shm_offset, u16 size,
  1175. struct ieee80211_rate *rate)
  1176. {
  1177. struct b43_plcp_hdr4 plcp;
  1178. u32 tmp;
  1179. __le16 dur;
  1180. plcp.data = 0;
  1181. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  1182. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1183. dev->wl->vif, size,
  1184. rate);
  1185. /* Write PLCP in two parts and timing for packet transfer */
  1186. tmp = le32_to_cpu(plcp.data);
  1187. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1188. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1189. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1190. }
  1191. /* Instead of using custom probe response template, this function
  1192. * just patches custom beacon template by:
  1193. * 1) Changing packet type
  1194. * 2) Patching duration field
  1195. * 3) Stripping TIM
  1196. */
  1197. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1198. u16 *dest_size,
  1199. struct ieee80211_rate *rate)
  1200. {
  1201. const u8 *src_data;
  1202. u8 *dest_data;
  1203. u16 src_size, elem_size, src_pos, dest_pos;
  1204. __le16 dur;
  1205. struct ieee80211_hdr *hdr;
  1206. size_t ie_start;
  1207. src_size = dev->wl->current_beacon->len;
  1208. src_data = (const u8 *)dev->wl->current_beacon->data;
  1209. /* Get the start offset of the variable IEs in the packet. */
  1210. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1211. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1212. if (B43_WARN_ON(src_size < ie_start))
  1213. return NULL;
  1214. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1215. if (unlikely(!dest_data))
  1216. return NULL;
  1217. /* Copy the static data and all Information Elements, except the TIM. */
  1218. memcpy(dest_data, src_data, ie_start);
  1219. src_pos = ie_start;
  1220. dest_pos = ie_start;
  1221. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1222. elem_size = src_data[src_pos + 1] + 2;
  1223. if (src_data[src_pos] == 5) {
  1224. /* This is the TIM. */
  1225. continue;
  1226. }
  1227. memcpy(dest_data + dest_pos, src_data + src_pos,
  1228. elem_size);
  1229. dest_pos += elem_size;
  1230. }
  1231. *dest_size = dest_pos;
  1232. hdr = (struct ieee80211_hdr *)dest_data;
  1233. /* Set the frame control. */
  1234. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1235. IEEE80211_STYPE_PROBE_RESP);
  1236. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1237. dev->wl->vif, *dest_size,
  1238. rate);
  1239. hdr->duration_id = dur;
  1240. return dest_data;
  1241. }
  1242. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1243. u16 ram_offset,
  1244. u16 shm_size_offset,
  1245. struct ieee80211_rate *rate)
  1246. {
  1247. const u8 *probe_resp_data;
  1248. u16 size;
  1249. size = dev->wl->current_beacon->len;
  1250. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1251. if (unlikely(!probe_resp_data))
  1252. return;
  1253. /* Looks like PLCP headers plus packet timings are stored for
  1254. * all possible basic rates
  1255. */
  1256. b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
  1257. b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
  1258. b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
  1259. b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
  1260. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1261. b43_write_template_common(dev, probe_resp_data,
  1262. size, ram_offset, shm_size_offset,
  1263. rate->hw_value);
  1264. kfree(probe_resp_data);
  1265. }
  1266. /* Asynchronously update the packet templates in template RAM.
  1267. * Locking: Requires wl->irq_lock to be locked. */
  1268. static void b43_update_templates(struct b43_wl *wl, struct sk_buff *beacon)
  1269. {
  1270. /* This is the top half of the ansynchronous beacon update.
  1271. * The bottom half is the beacon IRQ.
  1272. * Beacon update must be asynchronous to avoid sending an
  1273. * invalid beacon. This can happen for example, if the firmware
  1274. * transmits a beacon while we are updating it. */
  1275. if (wl->current_beacon)
  1276. dev_kfree_skb_any(wl->current_beacon);
  1277. wl->current_beacon = beacon;
  1278. wl->beacon0_uploaded = 0;
  1279. wl->beacon1_uploaded = 0;
  1280. }
  1281. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1282. {
  1283. u32 tmp;
  1284. u16 i, len;
  1285. len = min((u16) ssid_len, (u16) 0x100);
  1286. for (i = 0; i < len; i += sizeof(u32)) {
  1287. tmp = (u32) (ssid[i + 0]);
  1288. if (i + 1 < len)
  1289. tmp |= (u32) (ssid[i + 1]) << 8;
  1290. if (i + 2 < len)
  1291. tmp |= (u32) (ssid[i + 2]) << 16;
  1292. if (i + 3 < len)
  1293. tmp |= (u32) (ssid[i + 3]) << 24;
  1294. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1295. }
  1296. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1297. }
  1298. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1299. {
  1300. b43_time_lock(dev);
  1301. if (dev->dev->id.revision >= 3) {
  1302. b43_write32(dev, 0x188, (beacon_int << 16));
  1303. } else {
  1304. b43_write16(dev, 0x606, (beacon_int >> 6));
  1305. b43_write16(dev, 0x610, beacon_int);
  1306. }
  1307. b43_time_unlock(dev);
  1308. }
  1309. static void handle_irq_beacon(struct b43_wldev *dev)
  1310. {
  1311. struct b43_wl *wl = dev->wl;
  1312. u32 cmd;
  1313. if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1314. return;
  1315. /* This is the bottom half of the asynchronous beacon update. */
  1316. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1317. if (!(cmd & B43_MACCMD_BEACON0_VALID)) {
  1318. if (!wl->beacon0_uploaded) {
  1319. b43_write_beacon_template(dev, 0x68, 0x18,
  1320. B43_CCK_RATE_1MB);
  1321. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1322. &__b43_ratetable[3]);
  1323. wl->beacon0_uploaded = 1;
  1324. }
  1325. cmd |= B43_MACCMD_BEACON0_VALID;
  1326. }
  1327. if (!(cmd & B43_MACCMD_BEACON1_VALID)) {
  1328. if (!wl->beacon1_uploaded) {
  1329. b43_write_beacon_template(dev, 0x468, 0x1A,
  1330. B43_CCK_RATE_1MB);
  1331. wl->beacon1_uploaded = 1;
  1332. }
  1333. cmd |= B43_MACCMD_BEACON1_VALID;
  1334. }
  1335. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1336. }
  1337. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1338. {
  1339. //TODO
  1340. }
  1341. /* Interrupt handler bottom-half */
  1342. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1343. {
  1344. u32 reason;
  1345. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1346. u32 merged_dma_reason = 0;
  1347. int i;
  1348. unsigned long flags;
  1349. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1350. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1351. reason = dev->irq_reason;
  1352. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1353. dma_reason[i] = dev->dma_reason[i];
  1354. merged_dma_reason |= dma_reason[i];
  1355. }
  1356. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1357. b43err(dev->wl, "MAC transmission error\n");
  1358. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1359. b43err(dev->wl, "PHY transmission error\n");
  1360. rmb();
  1361. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1362. atomic_set(&dev->phy.txerr_cnt,
  1363. B43_PHY_TX_BADNESS_LIMIT);
  1364. b43err(dev->wl, "Too many PHY TX errors, "
  1365. "restarting the controller\n");
  1366. b43_controller_restart(dev, "PHY TX errors");
  1367. }
  1368. }
  1369. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1370. B43_DMAIRQ_NONFATALMASK))) {
  1371. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1372. b43err(dev->wl, "Fatal DMA error: "
  1373. "0x%08X, 0x%08X, 0x%08X, "
  1374. "0x%08X, 0x%08X, 0x%08X\n",
  1375. dma_reason[0], dma_reason[1],
  1376. dma_reason[2], dma_reason[3],
  1377. dma_reason[4], dma_reason[5]);
  1378. b43_controller_restart(dev, "DMA error");
  1379. mmiowb();
  1380. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1381. return;
  1382. }
  1383. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1384. b43err(dev->wl, "DMA error: "
  1385. "0x%08X, 0x%08X, 0x%08X, "
  1386. "0x%08X, 0x%08X, 0x%08X\n",
  1387. dma_reason[0], dma_reason[1],
  1388. dma_reason[2], dma_reason[3],
  1389. dma_reason[4], dma_reason[5]);
  1390. }
  1391. }
  1392. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1393. handle_irq_ucode_debug(dev);
  1394. if (reason & B43_IRQ_TBTT_INDI)
  1395. handle_irq_tbtt_indication(dev);
  1396. if (reason & B43_IRQ_ATIM_END)
  1397. handle_irq_atim_end(dev);
  1398. if (reason & B43_IRQ_BEACON)
  1399. handle_irq_beacon(dev);
  1400. if (reason & B43_IRQ_PMQ)
  1401. handle_irq_pmq(dev);
  1402. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1403. ;/* TODO */
  1404. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1405. handle_irq_noise(dev);
  1406. /* Check the DMA reason registers for received data. */
  1407. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1408. if (b43_using_pio_transfers(dev))
  1409. b43_pio_rx(dev->pio.rx_queue);
  1410. else
  1411. b43_dma_rx(dev->dma.rx_ring);
  1412. }
  1413. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1414. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1415. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1416. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1417. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1418. if (reason & B43_IRQ_TX_OK)
  1419. handle_irq_transmit_status(dev);
  1420. b43_interrupt_enable(dev, dev->irq_savedstate);
  1421. mmiowb();
  1422. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1423. }
  1424. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1425. {
  1426. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1427. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1428. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1429. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1430. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1431. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1432. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1433. }
  1434. /* Interrupt handler top-half */
  1435. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1436. {
  1437. irqreturn_t ret = IRQ_NONE;
  1438. struct b43_wldev *dev = dev_id;
  1439. u32 reason;
  1440. if (!dev)
  1441. return IRQ_NONE;
  1442. spin_lock(&dev->wl->irq_lock);
  1443. if (b43_status(dev) < B43_STAT_STARTED)
  1444. goto out;
  1445. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1446. if (reason == 0xffffffff) /* shared IRQ */
  1447. goto out;
  1448. ret = IRQ_HANDLED;
  1449. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1450. if (!reason)
  1451. goto out;
  1452. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1453. & 0x0001DC00;
  1454. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1455. & 0x0000DC00;
  1456. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1457. & 0x0000DC00;
  1458. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1459. & 0x0001DC00;
  1460. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1461. & 0x0000DC00;
  1462. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1463. & 0x0000DC00;
  1464. b43_interrupt_ack(dev, reason);
  1465. /* disable all IRQs. They are enabled again in the bottom half. */
  1466. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1467. /* save the reason code and call our bottom half. */
  1468. dev->irq_reason = reason;
  1469. tasklet_schedule(&dev->isr_tasklet);
  1470. out:
  1471. mmiowb();
  1472. spin_unlock(&dev->wl->irq_lock);
  1473. return ret;
  1474. }
  1475. static void do_release_fw(struct b43_firmware_file *fw)
  1476. {
  1477. release_firmware(fw->data);
  1478. fw->data = NULL;
  1479. fw->filename = NULL;
  1480. }
  1481. static void b43_release_firmware(struct b43_wldev *dev)
  1482. {
  1483. do_release_fw(&dev->fw.ucode);
  1484. do_release_fw(&dev->fw.pcm);
  1485. do_release_fw(&dev->fw.initvals);
  1486. do_release_fw(&dev->fw.initvals_band);
  1487. }
  1488. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1489. {
  1490. const char *text;
  1491. text = "You must go to "
  1492. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1493. "and download the latest firmware (version 4).\n";
  1494. if (error)
  1495. b43err(wl, text);
  1496. else
  1497. b43warn(wl, text);
  1498. }
  1499. static int do_request_fw(struct b43_wldev *dev,
  1500. const char *name,
  1501. struct b43_firmware_file *fw)
  1502. {
  1503. char path[sizeof(modparam_fwpostfix) + 32];
  1504. const struct firmware *blob;
  1505. struct b43_fw_header *hdr;
  1506. u32 size;
  1507. int err;
  1508. if (!name) {
  1509. /* Don't fetch anything. Free possibly cached firmware. */
  1510. do_release_fw(fw);
  1511. return 0;
  1512. }
  1513. if (fw->filename) {
  1514. if (strcmp(fw->filename, name) == 0)
  1515. return 0; /* Already have this fw. */
  1516. /* Free the cached firmware first. */
  1517. do_release_fw(fw);
  1518. }
  1519. snprintf(path, ARRAY_SIZE(path),
  1520. "b43%s/%s.fw",
  1521. modparam_fwpostfix, name);
  1522. err = request_firmware(&blob, path, dev->dev->dev);
  1523. if (err) {
  1524. b43err(dev->wl, "Firmware file \"%s\" not found "
  1525. "or load failed.\n", path);
  1526. return err;
  1527. }
  1528. if (blob->size < sizeof(struct b43_fw_header))
  1529. goto err_format;
  1530. hdr = (struct b43_fw_header *)(blob->data);
  1531. switch (hdr->type) {
  1532. case B43_FW_TYPE_UCODE:
  1533. case B43_FW_TYPE_PCM:
  1534. size = be32_to_cpu(hdr->size);
  1535. if (size != blob->size - sizeof(struct b43_fw_header))
  1536. goto err_format;
  1537. /* fallthrough */
  1538. case B43_FW_TYPE_IV:
  1539. if (hdr->ver != 1)
  1540. goto err_format;
  1541. break;
  1542. default:
  1543. goto err_format;
  1544. }
  1545. fw->data = blob;
  1546. fw->filename = name;
  1547. return 0;
  1548. err_format:
  1549. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1550. release_firmware(blob);
  1551. return -EPROTO;
  1552. }
  1553. static int b43_request_firmware(struct b43_wldev *dev)
  1554. {
  1555. struct b43_firmware *fw = &dev->fw;
  1556. const u8 rev = dev->dev->id.revision;
  1557. const char *filename;
  1558. u32 tmshigh;
  1559. int err;
  1560. /* Get microcode */
  1561. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1562. if ((rev >= 5) && (rev <= 10))
  1563. filename = "ucode5";
  1564. else if ((rev >= 11) && (rev <= 12))
  1565. filename = "ucode11";
  1566. else if (rev >= 13)
  1567. filename = "ucode13";
  1568. else
  1569. goto err_no_ucode;
  1570. err = do_request_fw(dev, filename, &fw->ucode);
  1571. if (err)
  1572. goto err_load;
  1573. /* Get PCM code */
  1574. if ((rev >= 5) && (rev <= 10))
  1575. filename = "pcm5";
  1576. else if (rev >= 11)
  1577. filename = NULL;
  1578. else
  1579. goto err_no_pcm;
  1580. err = do_request_fw(dev, filename, &fw->pcm);
  1581. if (err)
  1582. goto err_load;
  1583. /* Get initvals */
  1584. switch (dev->phy.type) {
  1585. case B43_PHYTYPE_A:
  1586. if ((rev >= 5) && (rev <= 10)) {
  1587. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1588. filename = "a0g1initvals5";
  1589. else
  1590. filename = "a0g0initvals5";
  1591. } else
  1592. goto err_no_initvals;
  1593. break;
  1594. case B43_PHYTYPE_G:
  1595. if ((rev >= 5) && (rev <= 10))
  1596. filename = "b0g0initvals5";
  1597. else if (rev >= 13)
  1598. filename = "lp0initvals13";
  1599. else
  1600. goto err_no_initvals;
  1601. break;
  1602. case B43_PHYTYPE_N:
  1603. if ((rev >= 11) && (rev <= 12))
  1604. filename = "n0initvals11";
  1605. else
  1606. goto err_no_initvals;
  1607. break;
  1608. default:
  1609. goto err_no_initvals;
  1610. }
  1611. err = do_request_fw(dev, filename, &fw->initvals);
  1612. if (err)
  1613. goto err_load;
  1614. /* Get bandswitch initvals */
  1615. switch (dev->phy.type) {
  1616. case B43_PHYTYPE_A:
  1617. if ((rev >= 5) && (rev <= 10)) {
  1618. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1619. filename = "a0g1bsinitvals5";
  1620. else
  1621. filename = "a0g0bsinitvals5";
  1622. } else if (rev >= 11)
  1623. filename = NULL;
  1624. else
  1625. goto err_no_initvals;
  1626. break;
  1627. case B43_PHYTYPE_G:
  1628. if ((rev >= 5) && (rev <= 10))
  1629. filename = "b0g0bsinitvals5";
  1630. else if (rev >= 11)
  1631. filename = NULL;
  1632. else
  1633. goto err_no_initvals;
  1634. break;
  1635. case B43_PHYTYPE_N:
  1636. if ((rev >= 11) && (rev <= 12))
  1637. filename = "n0bsinitvals11";
  1638. else
  1639. goto err_no_initvals;
  1640. break;
  1641. default:
  1642. goto err_no_initvals;
  1643. }
  1644. err = do_request_fw(dev, filename, &fw->initvals_band);
  1645. if (err)
  1646. goto err_load;
  1647. return 0;
  1648. err_load:
  1649. b43_print_fw_helptext(dev->wl, 1);
  1650. goto error;
  1651. err_no_ucode:
  1652. err = -ENODEV;
  1653. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1654. goto error;
  1655. err_no_pcm:
  1656. err = -ENODEV;
  1657. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1658. goto error;
  1659. err_no_initvals:
  1660. err = -ENODEV;
  1661. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1662. "core rev %u\n", dev->phy.type, rev);
  1663. goto error;
  1664. error:
  1665. b43_release_firmware(dev);
  1666. return err;
  1667. }
  1668. static int b43_upload_microcode(struct b43_wldev *dev)
  1669. {
  1670. const size_t hdr_len = sizeof(struct b43_fw_header);
  1671. const __be32 *data;
  1672. unsigned int i, len;
  1673. u16 fwrev, fwpatch, fwdate, fwtime;
  1674. u32 tmp, macctl;
  1675. int err = 0;
  1676. /* Jump the microcode PSM to offset 0 */
  1677. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1678. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1679. macctl |= B43_MACCTL_PSM_JMP0;
  1680. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1681. /* Zero out all microcode PSM registers and shared memory. */
  1682. for (i = 0; i < 64; i++)
  1683. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1684. for (i = 0; i < 4096; i += 2)
  1685. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1686. /* Upload Microcode. */
  1687. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1688. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1689. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1690. for (i = 0; i < len; i++) {
  1691. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1692. udelay(10);
  1693. }
  1694. if (dev->fw.pcm.data) {
  1695. /* Upload PCM data. */
  1696. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1697. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1698. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1699. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1700. /* No need for autoinc bit in SHM_HW */
  1701. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1702. for (i = 0; i < len; i++) {
  1703. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1704. udelay(10);
  1705. }
  1706. }
  1707. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1708. /* Start the microcode PSM */
  1709. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1710. macctl &= ~B43_MACCTL_PSM_JMP0;
  1711. macctl |= B43_MACCTL_PSM_RUN;
  1712. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1713. /* Wait for the microcode to load and respond */
  1714. i = 0;
  1715. while (1) {
  1716. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1717. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1718. break;
  1719. i++;
  1720. if (i >= 20) {
  1721. b43err(dev->wl, "Microcode not responding\n");
  1722. b43_print_fw_helptext(dev->wl, 1);
  1723. err = -ENODEV;
  1724. goto error;
  1725. }
  1726. msleep_interruptible(50);
  1727. if (signal_pending(current)) {
  1728. err = -EINTR;
  1729. goto error;
  1730. }
  1731. }
  1732. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1733. /* Get and check the revisions. */
  1734. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1735. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1736. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1737. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1738. if (fwrev <= 0x128) {
  1739. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1740. "binary drivers older than version 4.x is unsupported. "
  1741. "You must upgrade your firmware files.\n");
  1742. b43_print_fw_helptext(dev->wl, 1);
  1743. err = -EOPNOTSUPP;
  1744. goto error;
  1745. }
  1746. b43info(dev->wl, "Loading firmware version %u.%u "
  1747. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  1748. fwrev, fwpatch,
  1749. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1750. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  1751. dev->fw.rev = fwrev;
  1752. dev->fw.patch = fwpatch;
  1753. if (b43_is_old_txhdr_format(dev)) {
  1754. b43warn(dev->wl, "You are using an old firmware image. "
  1755. "Support for old firmware will be removed in July 2008.\n");
  1756. b43_print_fw_helptext(dev->wl, 0);
  1757. }
  1758. return 0;
  1759. error:
  1760. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1761. macctl &= ~B43_MACCTL_PSM_RUN;
  1762. macctl |= B43_MACCTL_PSM_JMP0;
  1763. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1764. return err;
  1765. }
  1766. static int b43_write_initvals(struct b43_wldev *dev,
  1767. const struct b43_iv *ivals,
  1768. size_t count,
  1769. size_t array_size)
  1770. {
  1771. const struct b43_iv *iv;
  1772. u16 offset;
  1773. size_t i;
  1774. bool bit32;
  1775. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  1776. iv = ivals;
  1777. for (i = 0; i < count; i++) {
  1778. if (array_size < sizeof(iv->offset_size))
  1779. goto err_format;
  1780. array_size -= sizeof(iv->offset_size);
  1781. offset = be16_to_cpu(iv->offset_size);
  1782. bit32 = !!(offset & B43_IV_32BIT);
  1783. offset &= B43_IV_OFFSET_MASK;
  1784. if (offset >= 0x1000)
  1785. goto err_format;
  1786. if (bit32) {
  1787. u32 value;
  1788. if (array_size < sizeof(iv->data.d32))
  1789. goto err_format;
  1790. array_size -= sizeof(iv->data.d32);
  1791. value = be32_to_cpu(get_unaligned(&iv->data.d32));
  1792. b43_write32(dev, offset, value);
  1793. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1794. sizeof(__be16) +
  1795. sizeof(__be32));
  1796. } else {
  1797. u16 value;
  1798. if (array_size < sizeof(iv->data.d16))
  1799. goto err_format;
  1800. array_size -= sizeof(iv->data.d16);
  1801. value = be16_to_cpu(iv->data.d16);
  1802. b43_write16(dev, offset, value);
  1803. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1804. sizeof(__be16) +
  1805. sizeof(__be16));
  1806. }
  1807. }
  1808. if (array_size)
  1809. goto err_format;
  1810. return 0;
  1811. err_format:
  1812. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  1813. b43_print_fw_helptext(dev->wl, 1);
  1814. return -EPROTO;
  1815. }
  1816. static int b43_upload_initvals(struct b43_wldev *dev)
  1817. {
  1818. const size_t hdr_len = sizeof(struct b43_fw_header);
  1819. const struct b43_fw_header *hdr;
  1820. struct b43_firmware *fw = &dev->fw;
  1821. const struct b43_iv *ivals;
  1822. size_t count;
  1823. int err;
  1824. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  1825. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  1826. count = be32_to_cpu(hdr->size);
  1827. err = b43_write_initvals(dev, ivals, count,
  1828. fw->initvals.data->size - hdr_len);
  1829. if (err)
  1830. goto out;
  1831. if (fw->initvals_band.data) {
  1832. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  1833. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  1834. count = be32_to_cpu(hdr->size);
  1835. err = b43_write_initvals(dev, ivals, count,
  1836. fw->initvals_band.data->size - hdr_len);
  1837. if (err)
  1838. goto out;
  1839. }
  1840. out:
  1841. return err;
  1842. }
  1843. /* Initialize the GPIOs
  1844. * http://bcm-specs.sipsolutions.net/GPIO
  1845. */
  1846. static int b43_gpio_init(struct b43_wldev *dev)
  1847. {
  1848. struct ssb_bus *bus = dev->dev->bus;
  1849. struct ssb_device *gpiodev, *pcidev = NULL;
  1850. u32 mask, set;
  1851. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1852. & ~B43_MACCTL_GPOUTSMSK);
  1853. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  1854. | 0x000F);
  1855. mask = 0x0000001F;
  1856. set = 0x0000000F;
  1857. if (dev->dev->bus->chip_id == 0x4301) {
  1858. mask |= 0x0060;
  1859. set |= 0x0060;
  1860. }
  1861. if (0 /* FIXME: conditional unknown */ ) {
  1862. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1863. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1864. | 0x0100);
  1865. mask |= 0x0180;
  1866. set |= 0x0180;
  1867. }
  1868. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  1869. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1870. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1871. | 0x0200);
  1872. mask |= 0x0200;
  1873. set |= 0x0200;
  1874. }
  1875. if (dev->dev->id.revision >= 2)
  1876. mask |= 0x0010; /* FIXME: This is redundant. */
  1877. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1878. pcidev = bus->pcicore.dev;
  1879. #endif
  1880. gpiodev = bus->chipco.dev ? : pcidev;
  1881. if (!gpiodev)
  1882. return 0;
  1883. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  1884. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  1885. & mask) | set);
  1886. return 0;
  1887. }
  1888. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1889. static void b43_gpio_cleanup(struct b43_wldev *dev)
  1890. {
  1891. struct ssb_bus *bus = dev->dev->bus;
  1892. struct ssb_device *gpiodev, *pcidev = NULL;
  1893. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1894. pcidev = bus->pcicore.dev;
  1895. #endif
  1896. gpiodev = bus->chipco.dev ? : pcidev;
  1897. if (!gpiodev)
  1898. return;
  1899. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  1900. }
  1901. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1902. static void b43_mac_enable(struct b43_wldev *dev)
  1903. {
  1904. dev->mac_suspended--;
  1905. B43_WARN_ON(dev->mac_suspended < 0);
  1906. if (dev->mac_suspended == 0) {
  1907. b43_write32(dev, B43_MMIO_MACCTL,
  1908. b43_read32(dev, B43_MMIO_MACCTL)
  1909. | B43_MACCTL_ENABLED);
  1910. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  1911. B43_IRQ_MAC_SUSPENDED);
  1912. /* Commit writes */
  1913. b43_read32(dev, B43_MMIO_MACCTL);
  1914. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1915. b43_power_saving_ctl_bits(dev, 0);
  1916. /* Re-enable IRQs. */
  1917. spin_lock_irq(&dev->wl->irq_lock);
  1918. b43_interrupt_enable(dev, dev->irq_savedstate);
  1919. spin_unlock_irq(&dev->wl->irq_lock);
  1920. }
  1921. }
  1922. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1923. static void b43_mac_suspend(struct b43_wldev *dev)
  1924. {
  1925. int i;
  1926. u32 tmp;
  1927. might_sleep();
  1928. B43_WARN_ON(dev->mac_suspended < 0);
  1929. if (dev->mac_suspended == 0) {
  1930. /* Mask IRQs before suspending MAC. Otherwise
  1931. * the MAC stays busy and won't suspend. */
  1932. spin_lock_irq(&dev->wl->irq_lock);
  1933. tmp = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1934. spin_unlock_irq(&dev->wl->irq_lock);
  1935. b43_synchronize_irq(dev);
  1936. dev->irq_savedstate = tmp;
  1937. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1938. b43_write32(dev, B43_MMIO_MACCTL,
  1939. b43_read32(dev, B43_MMIO_MACCTL)
  1940. & ~B43_MACCTL_ENABLED);
  1941. /* force pci to flush the write */
  1942. b43_read32(dev, B43_MMIO_MACCTL);
  1943. for (i = 40; i; i--) {
  1944. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1945. if (tmp & B43_IRQ_MAC_SUSPENDED)
  1946. goto out;
  1947. msleep(1);
  1948. }
  1949. b43err(dev->wl, "MAC suspend failed\n");
  1950. }
  1951. out:
  1952. dev->mac_suspended++;
  1953. }
  1954. static void b43_adjust_opmode(struct b43_wldev *dev)
  1955. {
  1956. struct b43_wl *wl = dev->wl;
  1957. u32 ctl;
  1958. u16 cfp_pretbtt;
  1959. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  1960. /* Reset status to STA infrastructure mode. */
  1961. ctl &= ~B43_MACCTL_AP;
  1962. ctl &= ~B43_MACCTL_KEEP_CTL;
  1963. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  1964. ctl &= ~B43_MACCTL_KEEP_BAD;
  1965. ctl &= ~B43_MACCTL_PROMISC;
  1966. ctl &= ~B43_MACCTL_BEACPROMISC;
  1967. ctl |= B43_MACCTL_INFRA;
  1968. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1969. ctl |= B43_MACCTL_AP;
  1970. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  1971. ctl &= ~B43_MACCTL_INFRA;
  1972. if (wl->filter_flags & FIF_CONTROL)
  1973. ctl |= B43_MACCTL_KEEP_CTL;
  1974. if (wl->filter_flags & FIF_FCSFAIL)
  1975. ctl |= B43_MACCTL_KEEP_BAD;
  1976. if (wl->filter_flags & FIF_PLCPFAIL)
  1977. ctl |= B43_MACCTL_KEEP_BADPLCP;
  1978. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  1979. ctl |= B43_MACCTL_PROMISC;
  1980. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  1981. ctl |= B43_MACCTL_BEACPROMISC;
  1982. /* Workaround: On old hardware the HW-MAC-address-filter
  1983. * doesn't work properly, so always run promisc in filter
  1984. * it in software. */
  1985. if (dev->dev->id.revision <= 4)
  1986. ctl |= B43_MACCTL_PROMISC;
  1987. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  1988. cfp_pretbtt = 2;
  1989. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  1990. if (dev->dev->bus->chip_id == 0x4306 &&
  1991. dev->dev->bus->chip_rev == 3)
  1992. cfp_pretbtt = 100;
  1993. else
  1994. cfp_pretbtt = 50;
  1995. }
  1996. b43_write16(dev, 0x612, cfp_pretbtt);
  1997. }
  1998. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  1999. {
  2000. u16 offset;
  2001. if (is_ofdm) {
  2002. offset = 0x480;
  2003. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2004. } else {
  2005. offset = 0x4C0;
  2006. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2007. }
  2008. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2009. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2010. }
  2011. static void b43_rate_memory_init(struct b43_wldev *dev)
  2012. {
  2013. switch (dev->phy.type) {
  2014. case B43_PHYTYPE_A:
  2015. case B43_PHYTYPE_G:
  2016. case B43_PHYTYPE_N:
  2017. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2018. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2019. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2020. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2021. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2022. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2023. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2024. if (dev->phy.type == B43_PHYTYPE_A)
  2025. break;
  2026. /* fallthrough */
  2027. case B43_PHYTYPE_B:
  2028. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2029. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2030. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2031. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2032. break;
  2033. default:
  2034. B43_WARN_ON(1);
  2035. }
  2036. }
  2037. /* Set the TX-Antenna for management frames sent by firmware. */
  2038. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2039. {
  2040. u16 ant = 0;
  2041. u16 tmp;
  2042. switch (antenna) {
  2043. case B43_ANTENNA0:
  2044. ant |= B43_TXH_PHY_ANT0;
  2045. break;
  2046. case B43_ANTENNA1:
  2047. ant |= B43_TXH_PHY_ANT1;
  2048. break;
  2049. case B43_ANTENNA2:
  2050. ant |= B43_TXH_PHY_ANT2;
  2051. break;
  2052. case B43_ANTENNA3:
  2053. ant |= B43_TXH_PHY_ANT3;
  2054. break;
  2055. case B43_ANTENNA_AUTO:
  2056. ant |= B43_TXH_PHY_ANT01AUTO;
  2057. break;
  2058. default:
  2059. B43_WARN_ON(1);
  2060. }
  2061. /* FIXME We also need to set the other flags of the PHY control field somewhere. */
  2062. /* For Beacons */
  2063. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  2064. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2065. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, tmp);
  2066. /* For ACK/CTS */
  2067. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2068. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2069. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2070. /* For Probe Resposes */
  2071. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2072. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2073. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2074. }
  2075. /* This is the opposite of b43_chip_init() */
  2076. static void b43_chip_exit(struct b43_wldev *dev)
  2077. {
  2078. b43_radio_turn_off(dev, 1);
  2079. b43_gpio_cleanup(dev);
  2080. /* firmware is released later */
  2081. }
  2082. /* Initialize the chip
  2083. * http://bcm-specs.sipsolutions.net/ChipInit
  2084. */
  2085. static int b43_chip_init(struct b43_wldev *dev)
  2086. {
  2087. struct b43_phy *phy = &dev->phy;
  2088. int err, tmp;
  2089. u32 value32, macctl;
  2090. u16 value16;
  2091. /* Initialize the MAC control */
  2092. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2093. if (dev->phy.gmode)
  2094. macctl |= B43_MACCTL_GMODE;
  2095. macctl |= B43_MACCTL_INFRA;
  2096. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2097. err = b43_request_firmware(dev);
  2098. if (err)
  2099. goto out;
  2100. err = b43_upload_microcode(dev);
  2101. if (err)
  2102. goto out; /* firmware is released later */
  2103. err = b43_gpio_init(dev);
  2104. if (err)
  2105. goto out; /* firmware is released later */
  2106. err = b43_upload_initvals(dev);
  2107. if (err)
  2108. goto err_gpio_clean;
  2109. b43_radio_turn_on(dev);
  2110. b43_write16(dev, 0x03E6, 0x0000);
  2111. err = b43_phy_init(dev);
  2112. if (err)
  2113. goto err_radio_off;
  2114. /* Select initial Interference Mitigation. */
  2115. tmp = phy->interfmode;
  2116. phy->interfmode = B43_INTERFMODE_NONE;
  2117. b43_radio_set_interference_mitigation(dev, tmp);
  2118. b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2119. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2120. if (phy->type == B43_PHYTYPE_B) {
  2121. value16 = b43_read16(dev, 0x005E);
  2122. value16 |= 0x0004;
  2123. b43_write16(dev, 0x005E, value16);
  2124. }
  2125. b43_write32(dev, 0x0100, 0x01000000);
  2126. if (dev->dev->id.revision < 5)
  2127. b43_write32(dev, 0x010C, 0x01000000);
  2128. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2129. & ~B43_MACCTL_INFRA);
  2130. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2131. | B43_MACCTL_INFRA);
  2132. /* Probe Response Timeout value */
  2133. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2134. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2135. /* Initially set the wireless operation mode. */
  2136. b43_adjust_opmode(dev);
  2137. if (dev->dev->id.revision < 3) {
  2138. b43_write16(dev, 0x060E, 0x0000);
  2139. b43_write16(dev, 0x0610, 0x8000);
  2140. b43_write16(dev, 0x0604, 0x0000);
  2141. b43_write16(dev, 0x0606, 0x0200);
  2142. } else {
  2143. b43_write32(dev, 0x0188, 0x80000000);
  2144. b43_write32(dev, 0x018C, 0x02000000);
  2145. }
  2146. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2147. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2148. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2149. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2150. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2151. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2152. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2153. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2154. value32 |= 0x00100000;
  2155. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2156. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2157. dev->dev->bus->chipco.fast_pwrup_delay);
  2158. err = 0;
  2159. b43dbg(dev->wl, "Chip initialized\n");
  2160. out:
  2161. return err;
  2162. err_radio_off:
  2163. b43_radio_turn_off(dev, 1);
  2164. err_gpio_clean:
  2165. b43_gpio_cleanup(dev);
  2166. return err;
  2167. }
  2168. static void b43_periodic_every120sec(struct b43_wldev *dev)
  2169. {
  2170. struct b43_phy *phy = &dev->phy;
  2171. if (phy->type != B43_PHYTYPE_G || phy->rev < 2)
  2172. return;
  2173. b43_mac_suspend(dev);
  2174. b43_lo_g_measure(dev);
  2175. b43_mac_enable(dev);
  2176. if (b43_has_hardware_pctl(phy))
  2177. b43_lo_g_ctl_mark_all_unused(dev);
  2178. }
  2179. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2180. {
  2181. struct b43_phy *phy = &dev->phy;
  2182. if (phy->type != B43_PHYTYPE_G)
  2183. return;
  2184. if (!b43_has_hardware_pctl(phy))
  2185. b43_lo_g_ctl_mark_all_unused(dev);
  2186. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  2187. b43_mac_suspend(dev);
  2188. b43_calc_nrssi_slope(dev);
  2189. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2190. u8 old_chan = phy->channel;
  2191. /* VCO Calibration */
  2192. if (old_chan >= 8)
  2193. b43_radio_selectchannel(dev, 1, 0);
  2194. else
  2195. b43_radio_selectchannel(dev, 13, 0);
  2196. b43_radio_selectchannel(dev, old_chan, 0);
  2197. }
  2198. b43_mac_enable(dev);
  2199. }
  2200. }
  2201. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2202. {
  2203. /* Update device statistics. */
  2204. b43_calculate_link_quality(dev);
  2205. }
  2206. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2207. {
  2208. struct b43_phy *phy = &dev->phy;
  2209. if (phy->type == B43_PHYTYPE_G) {
  2210. //TODO: update_aci_moving_average
  2211. if (phy->aci_enable && phy->aci_wlan_automatic) {
  2212. b43_mac_suspend(dev);
  2213. if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2214. if (0 /*TODO: bunch of conditions */ ) {
  2215. b43_radio_set_interference_mitigation
  2216. (dev, B43_INTERFMODE_MANUALWLAN);
  2217. }
  2218. } else if (1 /*TODO*/) {
  2219. /*
  2220. if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
  2221. b43_radio_set_interference_mitigation(dev,
  2222. B43_INTERFMODE_NONE);
  2223. }
  2224. */
  2225. }
  2226. b43_mac_enable(dev);
  2227. } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
  2228. phy->rev == 1) {
  2229. //TODO: implement rev1 workaround
  2230. }
  2231. }
  2232. b43_phy_xmitpower(dev); //FIXME: unless scanning?
  2233. //TODO for APHY (temperature?)
  2234. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2235. wmb();
  2236. }
  2237. static void do_periodic_work(struct b43_wldev *dev)
  2238. {
  2239. unsigned int state;
  2240. state = dev->periodic_state;
  2241. if (state % 8 == 0)
  2242. b43_periodic_every120sec(dev);
  2243. if (state % 4 == 0)
  2244. b43_periodic_every60sec(dev);
  2245. if (state % 2 == 0)
  2246. b43_periodic_every30sec(dev);
  2247. b43_periodic_every15sec(dev);
  2248. }
  2249. /* Periodic work locking policy:
  2250. * The whole periodic work handler is protected by
  2251. * wl->mutex. If another lock is needed somewhere in the
  2252. * pwork callchain, it's aquired in-place, where it's needed.
  2253. */
  2254. static void b43_periodic_work_handler(struct work_struct *work)
  2255. {
  2256. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2257. periodic_work.work);
  2258. struct b43_wl *wl = dev->wl;
  2259. unsigned long delay;
  2260. mutex_lock(&wl->mutex);
  2261. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2262. goto out;
  2263. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2264. goto out_requeue;
  2265. do_periodic_work(dev);
  2266. dev->periodic_state++;
  2267. out_requeue:
  2268. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2269. delay = msecs_to_jiffies(50);
  2270. else
  2271. delay = round_jiffies_relative(HZ * 15);
  2272. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2273. out:
  2274. mutex_unlock(&wl->mutex);
  2275. }
  2276. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2277. {
  2278. struct delayed_work *work = &dev->periodic_work;
  2279. dev->periodic_state = 0;
  2280. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2281. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2282. }
  2283. /* Check if communication with the device works correctly. */
  2284. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2285. {
  2286. u32 v, backup;
  2287. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2288. /* Check for read/write and endianness problems. */
  2289. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2290. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2291. goto error;
  2292. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2293. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2294. goto error;
  2295. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2296. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2297. /* The 32bit register shadows the two 16bit registers
  2298. * with update sideeffects. Validate this. */
  2299. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2300. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2301. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2302. goto error;
  2303. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2304. goto error;
  2305. }
  2306. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2307. v = b43_read32(dev, B43_MMIO_MACCTL);
  2308. v |= B43_MACCTL_GMODE;
  2309. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2310. goto error;
  2311. return 0;
  2312. error:
  2313. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2314. return -ENODEV;
  2315. }
  2316. static void b43_security_init(struct b43_wldev *dev)
  2317. {
  2318. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2319. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2320. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2321. /* KTP is a word address, but we address SHM bytewise.
  2322. * So multiply by two.
  2323. */
  2324. dev->ktp *= 2;
  2325. if (dev->dev->id.revision >= 5) {
  2326. /* Number of RCMTA address slots */
  2327. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2328. }
  2329. b43_clear_keys(dev);
  2330. }
  2331. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2332. {
  2333. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2334. unsigned long flags;
  2335. /* Don't take wl->mutex here, as it could deadlock with
  2336. * hwrng internal locking. It's not needed to take
  2337. * wl->mutex here, anyway. */
  2338. spin_lock_irqsave(&wl->irq_lock, flags);
  2339. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2340. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2341. return (sizeof(u16));
  2342. }
  2343. static void b43_rng_exit(struct b43_wl *wl, bool suspended)
  2344. {
  2345. if (wl->rng_initialized)
  2346. __hwrng_unregister(&wl->rng, suspended);
  2347. }
  2348. static int b43_rng_init(struct b43_wl *wl)
  2349. {
  2350. int err;
  2351. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2352. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2353. wl->rng.name = wl->rng_name;
  2354. wl->rng.data_read = b43_rng_read;
  2355. wl->rng.priv = (unsigned long)wl;
  2356. wl->rng_initialized = 1;
  2357. err = hwrng_register(&wl->rng);
  2358. if (err) {
  2359. wl->rng_initialized = 0;
  2360. b43err(wl, "Failed to register the random "
  2361. "number generator (%d)\n", err);
  2362. }
  2363. return err;
  2364. }
  2365. static int b43_op_tx(struct ieee80211_hw *hw,
  2366. struct sk_buff *skb,
  2367. struct ieee80211_tx_control *ctl)
  2368. {
  2369. struct b43_wl *wl = hw_to_b43_wl(hw);
  2370. struct b43_wldev *dev = wl->current_dev;
  2371. int err = -ENODEV;
  2372. if (unlikely(skb->len < 2 + 2 + 6)) {
  2373. /* Too short, this can't be a valid frame. */
  2374. return -EINVAL;
  2375. }
  2376. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2377. if (unlikely(!dev))
  2378. goto out;
  2379. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  2380. goto out;
  2381. /* TX is done without a global lock. */
  2382. if (b43_using_pio_transfers(dev))
  2383. err = b43_pio_tx(dev, skb, ctl);
  2384. else
  2385. err = b43_dma_tx(dev, skb, ctl);
  2386. out:
  2387. if (unlikely(err))
  2388. return NETDEV_TX_BUSY;
  2389. return NETDEV_TX_OK;
  2390. }
  2391. /* Locking: wl->irq_lock */
  2392. static void b43_qos_params_upload(struct b43_wldev *dev,
  2393. const struct ieee80211_tx_queue_params *p,
  2394. u16 shm_offset)
  2395. {
  2396. u16 params[B43_NR_QOSPARAMS];
  2397. int cw_min, cw_max, aifs, bslots, tmp;
  2398. unsigned int i;
  2399. const u16 aCWmin = 0x0001;
  2400. const u16 aCWmax = 0x03FF;
  2401. /* Calculate the default values for the parameters, if needed. */
  2402. switch (shm_offset) {
  2403. case B43_QOS_VOICE:
  2404. aifs = (p->aifs == -1) ? 2 : p->aifs;
  2405. cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 4 - 1) : p->cw_min;
  2406. cw_max = (p->cw_max == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_max;
  2407. break;
  2408. case B43_QOS_VIDEO:
  2409. aifs = (p->aifs == -1) ? 2 : p->aifs;
  2410. cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_min;
  2411. cw_max = (p->cw_max == 0) ? aCWmin : p->cw_max;
  2412. break;
  2413. case B43_QOS_BESTEFFORT:
  2414. aifs = (p->aifs == -1) ? 3 : p->aifs;
  2415. cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
  2416. cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
  2417. break;
  2418. case B43_QOS_BACKGROUND:
  2419. aifs = (p->aifs == -1) ? 7 : p->aifs;
  2420. cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
  2421. cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
  2422. break;
  2423. default:
  2424. B43_WARN_ON(1);
  2425. return;
  2426. }
  2427. if (cw_min <= 0)
  2428. cw_min = aCWmin;
  2429. if (cw_max <= 0)
  2430. cw_max = aCWmin;
  2431. bslots = b43_read16(dev, B43_MMIO_RNG) % cw_min;
  2432. memset(&params, 0, sizeof(params));
  2433. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2434. params[B43_QOSPARAM_CWMIN] = cw_min;
  2435. params[B43_QOSPARAM_CWMAX] = cw_max;
  2436. params[B43_QOSPARAM_CWCUR] = cw_min;
  2437. params[B43_QOSPARAM_AIFS] = aifs;
  2438. params[B43_QOSPARAM_BSLOTS] = bslots;
  2439. params[B43_QOSPARAM_REGGAP] = bslots + aifs;
  2440. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2441. if (i == B43_QOSPARAM_STATUS) {
  2442. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2443. shm_offset + (i * 2));
  2444. /* Mark the parameters as updated. */
  2445. tmp |= 0x100;
  2446. b43_shm_write16(dev, B43_SHM_SHARED,
  2447. shm_offset + (i * 2),
  2448. tmp);
  2449. } else {
  2450. b43_shm_write16(dev, B43_SHM_SHARED,
  2451. shm_offset + (i * 2),
  2452. params[i]);
  2453. }
  2454. }
  2455. }
  2456. /* Update the QOS parameters in hardware. */
  2457. static void b43_qos_update(struct b43_wldev *dev)
  2458. {
  2459. struct b43_wl *wl = dev->wl;
  2460. struct b43_qos_params *params;
  2461. unsigned long flags;
  2462. unsigned int i;
  2463. /* Mapping of mac80211 queues to b43 SHM offsets. */
  2464. static const u16 qos_shm_offsets[] = {
  2465. [0] = B43_QOS_VOICE,
  2466. [1] = B43_QOS_VIDEO,
  2467. [2] = B43_QOS_BESTEFFORT,
  2468. [3] = B43_QOS_BACKGROUND,
  2469. };
  2470. BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets) != ARRAY_SIZE(wl->qos_params));
  2471. b43_mac_suspend(dev);
  2472. spin_lock_irqsave(&wl->irq_lock, flags);
  2473. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2474. params = &(wl->qos_params[i]);
  2475. if (params->need_hw_update) {
  2476. b43_qos_params_upload(dev, &(params->p),
  2477. qos_shm_offsets[i]);
  2478. params->need_hw_update = 0;
  2479. }
  2480. }
  2481. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2482. b43_mac_enable(dev);
  2483. }
  2484. static void b43_qos_clear(struct b43_wl *wl)
  2485. {
  2486. struct b43_qos_params *params;
  2487. unsigned int i;
  2488. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2489. params = &(wl->qos_params[i]);
  2490. memset(&(params->p), 0, sizeof(params->p));
  2491. params->p.aifs = -1;
  2492. params->need_hw_update = 1;
  2493. }
  2494. }
  2495. /* Initialize the core's QOS capabilities */
  2496. static void b43_qos_init(struct b43_wldev *dev)
  2497. {
  2498. struct b43_wl *wl = dev->wl;
  2499. unsigned int i;
  2500. /* Upload the current QOS parameters. */
  2501. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++)
  2502. wl->qos_params[i].need_hw_update = 1;
  2503. b43_qos_update(dev);
  2504. /* Enable QOS support. */
  2505. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2506. b43_write16(dev, B43_MMIO_IFSCTL,
  2507. b43_read16(dev, B43_MMIO_IFSCTL)
  2508. | B43_MMIO_IFSCTL_USE_EDCF);
  2509. }
  2510. static void b43_qos_update_work(struct work_struct *work)
  2511. {
  2512. struct b43_wl *wl = container_of(work, struct b43_wl, qos_update_work);
  2513. struct b43_wldev *dev;
  2514. mutex_lock(&wl->mutex);
  2515. dev = wl->current_dev;
  2516. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED)))
  2517. b43_qos_update(dev);
  2518. mutex_unlock(&wl->mutex);
  2519. }
  2520. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  2521. int _queue,
  2522. const struct ieee80211_tx_queue_params *params)
  2523. {
  2524. struct b43_wl *wl = hw_to_b43_wl(hw);
  2525. unsigned long flags;
  2526. unsigned int queue = (unsigned int)_queue;
  2527. struct b43_qos_params *p;
  2528. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2529. /* Queue not available or don't support setting
  2530. * params on this queue. Return success to not
  2531. * confuse mac80211. */
  2532. return 0;
  2533. }
  2534. spin_lock_irqsave(&wl->irq_lock, flags);
  2535. p = &(wl->qos_params[queue]);
  2536. memcpy(&(p->p), params, sizeof(p->p));
  2537. p->need_hw_update = 1;
  2538. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2539. queue_work(hw->workqueue, &wl->qos_update_work);
  2540. return 0;
  2541. }
  2542. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2543. struct ieee80211_tx_queue_stats *stats)
  2544. {
  2545. struct b43_wl *wl = hw_to_b43_wl(hw);
  2546. struct b43_wldev *dev = wl->current_dev;
  2547. unsigned long flags;
  2548. int err = -ENODEV;
  2549. if (!dev)
  2550. goto out;
  2551. spin_lock_irqsave(&wl->irq_lock, flags);
  2552. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2553. if (b43_using_pio_transfers(dev))
  2554. b43_pio_get_tx_stats(dev, stats);
  2555. else
  2556. b43_dma_get_tx_stats(dev, stats);
  2557. err = 0;
  2558. }
  2559. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2560. out:
  2561. return err;
  2562. }
  2563. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2564. struct ieee80211_low_level_stats *stats)
  2565. {
  2566. struct b43_wl *wl = hw_to_b43_wl(hw);
  2567. unsigned long flags;
  2568. spin_lock_irqsave(&wl->irq_lock, flags);
  2569. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2570. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2571. return 0;
  2572. }
  2573. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2574. {
  2575. struct ssb_device *sdev = dev->dev;
  2576. u32 tmslow;
  2577. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2578. tmslow &= ~B43_TMSLOW_GMODE;
  2579. tmslow |= B43_TMSLOW_PHYRESET;
  2580. tmslow |= SSB_TMSLOW_FGC;
  2581. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2582. msleep(1);
  2583. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2584. tmslow &= ~SSB_TMSLOW_FGC;
  2585. tmslow |= B43_TMSLOW_PHYRESET;
  2586. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2587. msleep(1);
  2588. }
  2589. static const char * band_to_string(enum ieee80211_band band)
  2590. {
  2591. switch (band) {
  2592. case IEEE80211_BAND_5GHZ:
  2593. return "5";
  2594. case IEEE80211_BAND_2GHZ:
  2595. return "2.4";
  2596. default:
  2597. break;
  2598. }
  2599. B43_WARN_ON(1);
  2600. return "";
  2601. }
  2602. /* Expects wl->mutex locked */
  2603. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2604. {
  2605. struct b43_wldev *up_dev = NULL;
  2606. struct b43_wldev *down_dev;
  2607. struct b43_wldev *d;
  2608. int err;
  2609. bool gmode;
  2610. int prev_status;
  2611. /* Find a device and PHY which supports the band. */
  2612. list_for_each_entry(d, &wl->devlist, list) {
  2613. switch (chan->band) {
  2614. case IEEE80211_BAND_5GHZ:
  2615. if (d->phy.supports_5ghz) {
  2616. up_dev = d;
  2617. gmode = 0;
  2618. }
  2619. break;
  2620. case IEEE80211_BAND_2GHZ:
  2621. if (d->phy.supports_2ghz) {
  2622. up_dev = d;
  2623. gmode = 1;
  2624. }
  2625. break;
  2626. default:
  2627. B43_WARN_ON(1);
  2628. return -EINVAL;
  2629. }
  2630. if (up_dev)
  2631. break;
  2632. }
  2633. if (!up_dev) {
  2634. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2635. band_to_string(chan->band));
  2636. return -ENODEV;
  2637. }
  2638. if ((up_dev == wl->current_dev) &&
  2639. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2640. /* This device is already running. */
  2641. return 0;
  2642. }
  2643. b43dbg(wl, "Switching to %s-GHz band\n",
  2644. band_to_string(chan->band));
  2645. down_dev = wl->current_dev;
  2646. prev_status = b43_status(down_dev);
  2647. /* Shutdown the currently running core. */
  2648. if (prev_status >= B43_STAT_STARTED)
  2649. b43_wireless_core_stop(down_dev);
  2650. if (prev_status >= B43_STAT_INITIALIZED)
  2651. b43_wireless_core_exit(down_dev);
  2652. if (down_dev != up_dev) {
  2653. /* We switch to a different core, so we put PHY into
  2654. * RESET on the old core. */
  2655. b43_put_phy_into_reset(down_dev);
  2656. }
  2657. /* Now start the new core. */
  2658. up_dev->phy.gmode = gmode;
  2659. if (prev_status >= B43_STAT_INITIALIZED) {
  2660. err = b43_wireless_core_init(up_dev);
  2661. if (err) {
  2662. b43err(wl, "Fatal: Could not initialize device for "
  2663. "selected %s-GHz band\n",
  2664. band_to_string(chan->band));
  2665. goto init_failure;
  2666. }
  2667. }
  2668. if (prev_status >= B43_STAT_STARTED) {
  2669. err = b43_wireless_core_start(up_dev);
  2670. if (err) {
  2671. b43err(wl, "Fatal: Coult not start device for "
  2672. "selected %s-GHz band\n",
  2673. band_to_string(chan->band));
  2674. b43_wireless_core_exit(up_dev);
  2675. goto init_failure;
  2676. }
  2677. }
  2678. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2679. wl->current_dev = up_dev;
  2680. return 0;
  2681. init_failure:
  2682. /* Whoops, failed to init the new core. No core is operating now. */
  2683. wl->current_dev = NULL;
  2684. return err;
  2685. }
  2686. /* Check if the use of the antenna that ieee80211 told us to
  2687. * use is possible. This will fall back to DEFAULT.
  2688. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  2689. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  2690. u8 antenna_nr)
  2691. {
  2692. u8 antenna_mask;
  2693. if (antenna_nr == 0) {
  2694. /* Zero means "use default antenna". That's always OK. */
  2695. return 0;
  2696. }
  2697. /* Get the mask of available antennas. */
  2698. if (dev->phy.gmode)
  2699. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  2700. else
  2701. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  2702. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  2703. /* This antenna is not available. Fall back to default. */
  2704. return 0;
  2705. }
  2706. return antenna_nr;
  2707. }
  2708. static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
  2709. {
  2710. antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
  2711. switch (antenna) {
  2712. case 0: /* default/diversity */
  2713. return B43_ANTENNA_DEFAULT;
  2714. case 1: /* Antenna 0 */
  2715. return B43_ANTENNA0;
  2716. case 2: /* Antenna 1 */
  2717. return B43_ANTENNA1;
  2718. case 3: /* Antenna 2 */
  2719. return B43_ANTENNA2;
  2720. case 4: /* Antenna 3 */
  2721. return B43_ANTENNA3;
  2722. default:
  2723. return B43_ANTENNA_DEFAULT;
  2724. }
  2725. }
  2726. static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2727. {
  2728. struct b43_wl *wl = hw_to_b43_wl(hw);
  2729. struct b43_wldev *dev;
  2730. struct b43_phy *phy;
  2731. unsigned long flags;
  2732. int antenna;
  2733. int err = 0;
  2734. u32 savedirqs;
  2735. mutex_lock(&wl->mutex);
  2736. /* Switch the band (if necessary). This might change the active core. */
  2737. err = b43_switch_band(wl, conf->channel);
  2738. if (err)
  2739. goto out_unlock_mutex;
  2740. dev = wl->current_dev;
  2741. phy = &dev->phy;
  2742. /* Disable IRQs while reconfiguring the device.
  2743. * This makes it possible to drop the spinlock throughout
  2744. * the reconfiguration process. */
  2745. spin_lock_irqsave(&wl->irq_lock, flags);
  2746. if (b43_status(dev) < B43_STAT_STARTED) {
  2747. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2748. goto out_unlock_mutex;
  2749. }
  2750. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2751. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2752. b43_synchronize_irq(dev);
  2753. /* Switch to the requested channel.
  2754. * The firmware takes care of races with the TX handler. */
  2755. if (conf->channel->hw_value != phy->channel)
  2756. b43_radio_selectchannel(dev, conf->channel->hw_value, 0);
  2757. /* Enable/Disable ShortSlot timing. */
  2758. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2759. dev->short_slot) {
  2760. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2761. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2762. b43_short_slot_timing_enable(dev);
  2763. else
  2764. b43_short_slot_timing_disable(dev);
  2765. }
  2766. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2767. /* Adjust the desired TX power level. */
  2768. if (conf->power_level != 0) {
  2769. if (conf->power_level != phy->power_level) {
  2770. phy->power_level = conf->power_level;
  2771. b43_phy_xmitpower(dev);
  2772. }
  2773. }
  2774. /* Antennas for RX and management frame TX. */
  2775. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
  2776. b43_mgmtframe_txantenna(dev, antenna);
  2777. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
  2778. b43_set_rx_antenna(dev, antenna);
  2779. /* Update templates for AP mode. */
  2780. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  2781. b43_set_beacon_int(dev, conf->beacon_int);
  2782. if (!!conf->radio_enabled != phy->radio_on) {
  2783. if (conf->radio_enabled) {
  2784. b43_radio_turn_on(dev);
  2785. b43info(dev->wl, "Radio turned on by software\n");
  2786. if (!dev->radio_hw_enable) {
  2787. b43info(dev->wl, "The hardware RF-kill button "
  2788. "still turns the radio physically off. "
  2789. "Press the button to turn it on.\n");
  2790. }
  2791. } else {
  2792. b43_radio_turn_off(dev, 0);
  2793. b43info(dev->wl, "Radio turned off by software\n");
  2794. }
  2795. }
  2796. spin_lock_irqsave(&wl->irq_lock, flags);
  2797. b43_interrupt_enable(dev, savedirqs);
  2798. mmiowb();
  2799. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2800. out_unlock_mutex:
  2801. mutex_unlock(&wl->mutex);
  2802. return err;
  2803. }
  2804. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2805. const u8 *local_addr, const u8 *addr,
  2806. struct ieee80211_key_conf *key)
  2807. {
  2808. struct b43_wl *wl = hw_to_b43_wl(hw);
  2809. struct b43_wldev *dev;
  2810. unsigned long flags;
  2811. u8 algorithm;
  2812. u8 index;
  2813. int err;
  2814. DECLARE_MAC_BUF(mac);
  2815. if (modparam_nohwcrypt)
  2816. return -ENOSPC; /* User disabled HW-crypto */
  2817. mutex_lock(&wl->mutex);
  2818. spin_lock_irqsave(&wl->irq_lock, flags);
  2819. dev = wl->current_dev;
  2820. err = -ENODEV;
  2821. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  2822. goto out_unlock;
  2823. err = -EINVAL;
  2824. switch (key->alg) {
  2825. case ALG_WEP:
  2826. if (key->keylen == 5)
  2827. algorithm = B43_SEC_ALGO_WEP40;
  2828. else
  2829. algorithm = B43_SEC_ALGO_WEP104;
  2830. break;
  2831. case ALG_TKIP:
  2832. algorithm = B43_SEC_ALGO_TKIP;
  2833. break;
  2834. case ALG_CCMP:
  2835. algorithm = B43_SEC_ALGO_AES;
  2836. break;
  2837. default:
  2838. B43_WARN_ON(1);
  2839. goto out_unlock;
  2840. }
  2841. index = (u8) (key->keyidx);
  2842. if (index > 3)
  2843. goto out_unlock;
  2844. switch (cmd) {
  2845. case SET_KEY:
  2846. if (algorithm == B43_SEC_ALGO_TKIP) {
  2847. /* FIXME: No TKIP hardware encryption for now. */
  2848. err = -EOPNOTSUPP;
  2849. goto out_unlock;
  2850. }
  2851. if (is_broadcast_ether_addr(addr)) {
  2852. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  2853. err = b43_key_write(dev, index, algorithm,
  2854. key->key, key->keylen, NULL, key);
  2855. } else {
  2856. /*
  2857. * either pairwise key or address is 00:00:00:00:00:00
  2858. * for transmit-only keys
  2859. */
  2860. err = b43_key_write(dev, -1, algorithm,
  2861. key->key, key->keylen, addr, key);
  2862. }
  2863. if (err)
  2864. goto out_unlock;
  2865. if (algorithm == B43_SEC_ALGO_WEP40 ||
  2866. algorithm == B43_SEC_ALGO_WEP104) {
  2867. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  2868. } else {
  2869. b43_hf_write(dev,
  2870. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  2871. }
  2872. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2873. break;
  2874. case DISABLE_KEY: {
  2875. err = b43_key_clear(dev, key->hw_key_idx);
  2876. if (err)
  2877. goto out_unlock;
  2878. break;
  2879. }
  2880. default:
  2881. B43_WARN_ON(1);
  2882. }
  2883. out_unlock:
  2884. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2885. mutex_unlock(&wl->mutex);
  2886. if (!err) {
  2887. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  2888. "mac: %s\n",
  2889. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  2890. print_mac(mac, addr));
  2891. }
  2892. return err;
  2893. }
  2894. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  2895. unsigned int changed, unsigned int *fflags,
  2896. int mc_count, struct dev_addr_list *mc_list)
  2897. {
  2898. struct b43_wl *wl = hw_to_b43_wl(hw);
  2899. struct b43_wldev *dev = wl->current_dev;
  2900. unsigned long flags;
  2901. if (!dev) {
  2902. *fflags = 0;
  2903. return;
  2904. }
  2905. spin_lock_irqsave(&wl->irq_lock, flags);
  2906. *fflags &= FIF_PROMISC_IN_BSS |
  2907. FIF_ALLMULTI |
  2908. FIF_FCSFAIL |
  2909. FIF_PLCPFAIL |
  2910. FIF_CONTROL |
  2911. FIF_OTHER_BSS |
  2912. FIF_BCN_PRBRESP_PROMISC;
  2913. changed &= FIF_PROMISC_IN_BSS |
  2914. FIF_ALLMULTI |
  2915. FIF_FCSFAIL |
  2916. FIF_PLCPFAIL |
  2917. FIF_CONTROL |
  2918. FIF_OTHER_BSS |
  2919. FIF_BCN_PRBRESP_PROMISC;
  2920. wl->filter_flags = *fflags;
  2921. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  2922. b43_adjust_opmode(dev);
  2923. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2924. }
  2925. static int b43_op_config_interface(struct ieee80211_hw *hw,
  2926. struct ieee80211_vif *vif,
  2927. struct ieee80211_if_conf *conf)
  2928. {
  2929. struct b43_wl *wl = hw_to_b43_wl(hw);
  2930. struct b43_wldev *dev = wl->current_dev;
  2931. unsigned long flags;
  2932. if (!dev)
  2933. return -ENODEV;
  2934. mutex_lock(&wl->mutex);
  2935. spin_lock_irqsave(&wl->irq_lock, flags);
  2936. B43_WARN_ON(wl->vif != vif);
  2937. if (conf->bssid)
  2938. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  2939. else
  2940. memset(wl->bssid, 0, ETH_ALEN);
  2941. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  2942. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP)) {
  2943. B43_WARN_ON(conf->type != IEEE80211_IF_TYPE_AP);
  2944. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  2945. if (conf->beacon)
  2946. b43_update_templates(wl, conf->beacon);
  2947. }
  2948. b43_write_mac_bssid_templates(dev);
  2949. }
  2950. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2951. mutex_unlock(&wl->mutex);
  2952. return 0;
  2953. }
  2954. /* Locking: wl->mutex */
  2955. static void b43_wireless_core_stop(struct b43_wldev *dev)
  2956. {
  2957. struct b43_wl *wl = dev->wl;
  2958. unsigned long flags;
  2959. if (b43_status(dev) < B43_STAT_STARTED)
  2960. return;
  2961. /* Disable and sync interrupts. We must do this before than
  2962. * setting the status to INITIALIZED, as the interrupt handler
  2963. * won't care about IRQs then. */
  2964. spin_lock_irqsave(&wl->irq_lock, flags);
  2965. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2966. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  2967. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2968. b43_synchronize_irq(dev);
  2969. b43_set_status(dev, B43_STAT_INITIALIZED);
  2970. b43_pio_stop(dev);
  2971. mutex_unlock(&wl->mutex);
  2972. /* Must unlock as it would otherwise deadlock. No races here.
  2973. * Cancel the possibly running self-rearming periodic work. */
  2974. cancel_delayed_work_sync(&dev->periodic_work);
  2975. mutex_lock(&wl->mutex);
  2976. ieee80211_stop_queues(wl->hw); //FIXME this could cause a deadlock, as mac80211 seems buggy.
  2977. b43_mac_suspend(dev);
  2978. free_irq(dev->dev->irq, dev);
  2979. b43dbg(wl, "Wireless interface stopped\n");
  2980. }
  2981. /* Locking: wl->mutex */
  2982. static int b43_wireless_core_start(struct b43_wldev *dev)
  2983. {
  2984. int err;
  2985. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  2986. drain_txstatus_queue(dev);
  2987. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  2988. IRQF_SHARED, KBUILD_MODNAME, dev);
  2989. if (err) {
  2990. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  2991. goto out;
  2992. }
  2993. /* We are ready to run. */
  2994. b43_set_status(dev, B43_STAT_STARTED);
  2995. /* Start data flow (TX/RX). */
  2996. b43_mac_enable(dev);
  2997. b43_interrupt_enable(dev, dev->irq_savedstate);
  2998. ieee80211_start_queues(dev->wl->hw);
  2999. /* Start maintainance work */
  3000. b43_periodic_tasks_setup(dev);
  3001. b43dbg(dev->wl, "Wireless interface started\n");
  3002. out:
  3003. return err;
  3004. }
  3005. /* Get PHY and RADIO versioning numbers */
  3006. static int b43_phy_versioning(struct b43_wldev *dev)
  3007. {
  3008. struct b43_phy *phy = &dev->phy;
  3009. u32 tmp;
  3010. u8 analog_type;
  3011. u8 phy_type;
  3012. u8 phy_rev;
  3013. u16 radio_manuf;
  3014. u16 radio_ver;
  3015. u16 radio_rev;
  3016. int unsupported = 0;
  3017. /* Get PHY versioning */
  3018. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3019. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3020. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3021. phy_rev = (tmp & B43_PHYVER_VERSION);
  3022. switch (phy_type) {
  3023. case B43_PHYTYPE_A:
  3024. if (phy_rev >= 4)
  3025. unsupported = 1;
  3026. break;
  3027. case B43_PHYTYPE_B:
  3028. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3029. && phy_rev != 7)
  3030. unsupported = 1;
  3031. break;
  3032. case B43_PHYTYPE_G:
  3033. if (phy_rev > 9)
  3034. unsupported = 1;
  3035. break;
  3036. #ifdef CONFIG_B43_NPHY
  3037. case B43_PHYTYPE_N:
  3038. if (phy_rev > 1)
  3039. unsupported = 1;
  3040. break;
  3041. #endif
  3042. default:
  3043. unsupported = 1;
  3044. };
  3045. if (unsupported) {
  3046. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3047. "(Analog %u, Type %u, Revision %u)\n",
  3048. analog_type, phy_type, phy_rev);
  3049. return -EOPNOTSUPP;
  3050. }
  3051. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3052. analog_type, phy_type, phy_rev);
  3053. /* Get RADIO versioning */
  3054. if (dev->dev->bus->chip_id == 0x4317) {
  3055. if (dev->dev->bus->chip_rev == 0)
  3056. tmp = 0x3205017F;
  3057. else if (dev->dev->bus->chip_rev == 1)
  3058. tmp = 0x4205017F;
  3059. else
  3060. tmp = 0x5205017F;
  3061. } else {
  3062. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3063. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3064. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3065. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3066. }
  3067. radio_manuf = (tmp & 0x00000FFF);
  3068. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3069. radio_rev = (tmp & 0xF0000000) >> 28;
  3070. if (radio_manuf != 0x17F /* Broadcom */)
  3071. unsupported = 1;
  3072. switch (phy_type) {
  3073. case B43_PHYTYPE_A:
  3074. if (radio_ver != 0x2060)
  3075. unsupported = 1;
  3076. if (radio_rev != 1)
  3077. unsupported = 1;
  3078. if (radio_manuf != 0x17F)
  3079. unsupported = 1;
  3080. break;
  3081. case B43_PHYTYPE_B:
  3082. if ((radio_ver & 0xFFF0) != 0x2050)
  3083. unsupported = 1;
  3084. break;
  3085. case B43_PHYTYPE_G:
  3086. if (radio_ver != 0x2050)
  3087. unsupported = 1;
  3088. break;
  3089. case B43_PHYTYPE_N:
  3090. if (radio_ver != 0x2055)
  3091. unsupported = 1;
  3092. break;
  3093. default:
  3094. B43_WARN_ON(1);
  3095. }
  3096. if (unsupported) {
  3097. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3098. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3099. radio_manuf, radio_ver, radio_rev);
  3100. return -EOPNOTSUPP;
  3101. }
  3102. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3103. radio_manuf, radio_ver, radio_rev);
  3104. phy->radio_manuf = radio_manuf;
  3105. phy->radio_ver = radio_ver;
  3106. phy->radio_rev = radio_rev;
  3107. phy->analog = analog_type;
  3108. phy->type = phy_type;
  3109. phy->rev = phy_rev;
  3110. return 0;
  3111. }
  3112. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3113. struct b43_phy *phy)
  3114. {
  3115. struct b43_txpower_lo_control *lo;
  3116. int i;
  3117. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  3118. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  3119. phy->aci_enable = 0;
  3120. phy->aci_wlan_automatic = 0;
  3121. phy->aci_hw_rssi = 0;
  3122. phy->radio_off_context.valid = 0;
  3123. lo = phy->lo_control;
  3124. if (lo) {
  3125. memset(lo, 0, sizeof(*(phy->lo_control)));
  3126. lo->rebuild = 1;
  3127. lo->tx_bias = 0xFF;
  3128. }
  3129. phy->max_lb_gain = 0;
  3130. phy->trsw_rx_gain = 0;
  3131. phy->txpwr_offset = 0;
  3132. /* NRSSI */
  3133. phy->nrssislope = 0;
  3134. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  3135. phy->nrssi[i] = -1000;
  3136. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  3137. phy->nrssi_lt[i] = i;
  3138. phy->lofcal = 0xFFFF;
  3139. phy->initval = 0xFFFF;
  3140. phy->interfmode = B43_INTERFMODE_NONE;
  3141. phy->channel = 0xFF;
  3142. phy->hardware_power_control = !!modparam_hwpctl;
  3143. /* PHY TX errors counter. */
  3144. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3145. /* OFDM-table address caching. */
  3146. phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  3147. }
  3148. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3149. {
  3150. dev->dfq_valid = 0;
  3151. /* Assume the radio is enabled. If it's not enabled, the state will
  3152. * immediately get fixed on the first periodic work run. */
  3153. dev->radio_hw_enable = 1;
  3154. /* Stats */
  3155. memset(&dev->stats, 0, sizeof(dev->stats));
  3156. setup_struct_phy_for_init(dev, &dev->phy);
  3157. /* IRQ related flags */
  3158. dev->irq_reason = 0;
  3159. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3160. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  3161. dev->mac_suspended = 1;
  3162. /* Noise calculation context */
  3163. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3164. }
  3165. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3166. {
  3167. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3168. u32 hf;
  3169. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3170. return;
  3171. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3172. return;
  3173. hf = b43_hf_read(dev);
  3174. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3175. hf |= B43_HF_BTCOEXALT;
  3176. else
  3177. hf |= B43_HF_BTCOEX;
  3178. b43_hf_write(dev, hf);
  3179. //TODO
  3180. }
  3181. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3182. { //TODO
  3183. }
  3184. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3185. {
  3186. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3187. struct ssb_bus *bus = dev->dev->bus;
  3188. u32 tmp;
  3189. if (bus->pcicore.dev &&
  3190. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3191. bus->pcicore.dev->id.revision <= 5) {
  3192. /* IMCFGLO timeouts workaround. */
  3193. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3194. tmp &= ~SSB_IMCFGLO_REQTO;
  3195. tmp &= ~SSB_IMCFGLO_SERTO;
  3196. switch (bus->bustype) {
  3197. case SSB_BUSTYPE_PCI:
  3198. case SSB_BUSTYPE_PCMCIA:
  3199. tmp |= 0x32;
  3200. break;
  3201. case SSB_BUSTYPE_SSB:
  3202. tmp |= 0x53;
  3203. break;
  3204. }
  3205. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3206. }
  3207. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3208. }
  3209. /* Write the short and long frame retry limit values. */
  3210. static void b43_set_retry_limits(struct b43_wldev *dev,
  3211. unsigned int short_retry,
  3212. unsigned int long_retry)
  3213. {
  3214. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3215. * the chip-internal counter. */
  3216. short_retry = min(short_retry, (unsigned int)0xF);
  3217. long_retry = min(long_retry, (unsigned int)0xF);
  3218. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3219. short_retry);
  3220. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3221. long_retry);
  3222. }
  3223. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3224. {
  3225. u16 pu_delay;
  3226. /* The time value is in microseconds. */
  3227. if (dev->phy.type == B43_PHYTYPE_A)
  3228. pu_delay = 3700;
  3229. else
  3230. pu_delay = 1050;
  3231. if ((dev->wl->if_type == IEEE80211_IF_TYPE_IBSS) || idle)
  3232. pu_delay = 500;
  3233. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3234. pu_delay = max(pu_delay, (u16)2400);
  3235. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3236. }
  3237. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3238. static void b43_set_pretbtt(struct b43_wldev *dev)
  3239. {
  3240. u16 pretbtt;
  3241. /* The time value is in microseconds. */
  3242. if (dev->wl->if_type == IEEE80211_IF_TYPE_IBSS) {
  3243. pretbtt = 2;
  3244. } else {
  3245. if (dev->phy.type == B43_PHYTYPE_A)
  3246. pretbtt = 120;
  3247. else
  3248. pretbtt = 250;
  3249. }
  3250. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3251. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3252. }
  3253. /* Shutdown a wireless core */
  3254. /* Locking: wl->mutex */
  3255. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3256. {
  3257. struct b43_phy *phy = &dev->phy;
  3258. u32 macctl;
  3259. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3260. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3261. return;
  3262. b43_set_status(dev, B43_STAT_UNINIT);
  3263. /* Stop the microcode PSM. */
  3264. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3265. macctl &= ~B43_MACCTL_PSM_RUN;
  3266. macctl |= B43_MACCTL_PSM_JMP0;
  3267. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3268. if (!dev->suspend_in_progress) {
  3269. b43_leds_exit(dev);
  3270. b43_rng_exit(dev->wl, false);
  3271. }
  3272. b43_dma_free(dev);
  3273. b43_pio_free(dev);
  3274. b43_chip_exit(dev);
  3275. b43_radio_turn_off(dev, 1);
  3276. b43_switch_analog(dev, 0);
  3277. if (phy->dyn_tssi_tbl)
  3278. kfree(phy->tssi2dbm);
  3279. kfree(phy->lo_control);
  3280. phy->lo_control = NULL;
  3281. if (dev->wl->current_beacon) {
  3282. dev_kfree_skb_any(dev->wl->current_beacon);
  3283. dev->wl->current_beacon = NULL;
  3284. }
  3285. ssb_device_disable(dev->dev, 0);
  3286. ssb_bus_may_powerdown(dev->dev->bus);
  3287. }
  3288. /* Initialize a wireless core */
  3289. static int b43_wireless_core_init(struct b43_wldev *dev)
  3290. {
  3291. struct b43_wl *wl = dev->wl;
  3292. struct ssb_bus *bus = dev->dev->bus;
  3293. struct ssb_sprom *sprom = &bus->sprom;
  3294. struct b43_phy *phy = &dev->phy;
  3295. int err;
  3296. u32 hf, tmp;
  3297. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3298. err = ssb_bus_powerup(bus, 0);
  3299. if (err)
  3300. goto out;
  3301. if (!ssb_device_is_enabled(dev->dev)) {
  3302. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3303. b43_wireless_core_reset(dev, tmp);
  3304. }
  3305. if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
  3306. phy->lo_control =
  3307. kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
  3308. if (!phy->lo_control) {
  3309. err = -ENOMEM;
  3310. goto err_busdown;
  3311. }
  3312. }
  3313. setup_struct_wldev_for_init(dev);
  3314. err = b43_phy_init_tssi2dbm_table(dev);
  3315. if (err)
  3316. goto err_kfree_lo_control;
  3317. /* Enable IRQ routing to this device. */
  3318. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3319. b43_imcfglo_timeouts_workaround(dev);
  3320. b43_bluetooth_coext_disable(dev);
  3321. b43_phy_early_init(dev);
  3322. err = b43_chip_init(dev);
  3323. if (err)
  3324. goto err_kfree_tssitbl;
  3325. b43_shm_write16(dev, B43_SHM_SHARED,
  3326. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3327. hf = b43_hf_read(dev);
  3328. if (phy->type == B43_PHYTYPE_G) {
  3329. hf |= B43_HF_SYMW;
  3330. if (phy->rev == 1)
  3331. hf |= B43_HF_GDCW;
  3332. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3333. hf |= B43_HF_OFDMPABOOST;
  3334. } else if (phy->type == B43_PHYTYPE_B) {
  3335. hf |= B43_HF_SYMW;
  3336. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  3337. hf &= ~B43_HF_GDCW;
  3338. }
  3339. b43_hf_write(dev, hf);
  3340. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3341. B43_DEFAULT_LONG_RETRY_LIMIT);
  3342. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3343. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3344. /* Disable sending probe responses from firmware.
  3345. * Setting the MaxTime to one usec will always trigger
  3346. * a timeout, so we never send any probe resp.
  3347. * A timeout of zero is infinite. */
  3348. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3349. b43_rate_memory_init(dev);
  3350. /* Minimum Contention Window */
  3351. if (phy->type == B43_PHYTYPE_B) {
  3352. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3353. } else {
  3354. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3355. }
  3356. /* Maximum Contention Window */
  3357. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3358. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
  3359. dev->__using_pio_transfers = 1;
  3360. err = b43_pio_init(dev);
  3361. } else {
  3362. dev->__using_pio_transfers = 0;
  3363. err = b43_dma_init(dev);
  3364. }
  3365. if (err)
  3366. goto err_chip_exit;
  3367. b43_qos_init(dev);
  3368. b43_set_synth_pu_delay(dev, 1);
  3369. b43_bluetooth_coext_enable(dev);
  3370. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  3371. b43_upload_card_macaddress(dev);
  3372. b43_security_init(dev);
  3373. if (!dev->suspend_in_progress)
  3374. b43_rng_init(wl);
  3375. b43_set_status(dev, B43_STAT_INITIALIZED);
  3376. if (!dev->suspend_in_progress)
  3377. b43_leds_init(dev);
  3378. out:
  3379. return err;
  3380. err_chip_exit:
  3381. b43_chip_exit(dev);
  3382. err_kfree_tssitbl:
  3383. if (phy->dyn_tssi_tbl)
  3384. kfree(phy->tssi2dbm);
  3385. err_kfree_lo_control:
  3386. kfree(phy->lo_control);
  3387. phy->lo_control = NULL;
  3388. err_busdown:
  3389. ssb_bus_may_powerdown(bus);
  3390. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3391. return err;
  3392. }
  3393. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3394. struct ieee80211_if_init_conf *conf)
  3395. {
  3396. struct b43_wl *wl = hw_to_b43_wl(hw);
  3397. struct b43_wldev *dev;
  3398. unsigned long flags;
  3399. int err = -EOPNOTSUPP;
  3400. /* TODO: allow WDS/AP devices to coexist */
  3401. if (conf->type != IEEE80211_IF_TYPE_AP &&
  3402. conf->type != IEEE80211_IF_TYPE_STA &&
  3403. conf->type != IEEE80211_IF_TYPE_WDS &&
  3404. conf->type != IEEE80211_IF_TYPE_IBSS)
  3405. return -EOPNOTSUPP;
  3406. mutex_lock(&wl->mutex);
  3407. if (wl->operating)
  3408. goto out_mutex_unlock;
  3409. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3410. dev = wl->current_dev;
  3411. wl->operating = 1;
  3412. wl->vif = conf->vif;
  3413. wl->if_type = conf->type;
  3414. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3415. spin_lock_irqsave(&wl->irq_lock, flags);
  3416. b43_adjust_opmode(dev);
  3417. b43_set_pretbtt(dev);
  3418. b43_set_synth_pu_delay(dev, 0);
  3419. b43_upload_card_macaddress(dev);
  3420. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3421. err = 0;
  3422. out_mutex_unlock:
  3423. mutex_unlock(&wl->mutex);
  3424. return err;
  3425. }
  3426. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3427. struct ieee80211_if_init_conf *conf)
  3428. {
  3429. struct b43_wl *wl = hw_to_b43_wl(hw);
  3430. struct b43_wldev *dev = wl->current_dev;
  3431. unsigned long flags;
  3432. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3433. mutex_lock(&wl->mutex);
  3434. B43_WARN_ON(!wl->operating);
  3435. B43_WARN_ON(wl->vif != conf->vif);
  3436. wl->vif = NULL;
  3437. wl->operating = 0;
  3438. spin_lock_irqsave(&wl->irq_lock, flags);
  3439. b43_adjust_opmode(dev);
  3440. memset(wl->mac_addr, 0, ETH_ALEN);
  3441. b43_upload_card_macaddress(dev);
  3442. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3443. mutex_unlock(&wl->mutex);
  3444. }
  3445. static int b43_op_start(struct ieee80211_hw *hw)
  3446. {
  3447. struct b43_wl *wl = hw_to_b43_wl(hw);
  3448. struct b43_wldev *dev = wl->current_dev;
  3449. int did_init = 0;
  3450. int err = 0;
  3451. bool do_rfkill_exit = 0;
  3452. /* Kill all old instance specific information to make sure
  3453. * the card won't use it in the short timeframe between start
  3454. * and mac80211 reconfiguring it. */
  3455. memset(wl->bssid, 0, ETH_ALEN);
  3456. memset(wl->mac_addr, 0, ETH_ALEN);
  3457. wl->filter_flags = 0;
  3458. wl->radiotap_enabled = 0;
  3459. b43_qos_clear(wl);
  3460. /* First register RFkill.
  3461. * LEDs that are registered later depend on it. */
  3462. b43_rfkill_init(dev);
  3463. mutex_lock(&wl->mutex);
  3464. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3465. err = b43_wireless_core_init(dev);
  3466. if (err) {
  3467. do_rfkill_exit = 1;
  3468. goto out_mutex_unlock;
  3469. }
  3470. did_init = 1;
  3471. }
  3472. if (b43_status(dev) < B43_STAT_STARTED) {
  3473. err = b43_wireless_core_start(dev);
  3474. if (err) {
  3475. if (did_init)
  3476. b43_wireless_core_exit(dev);
  3477. do_rfkill_exit = 1;
  3478. goto out_mutex_unlock;
  3479. }
  3480. }
  3481. out_mutex_unlock:
  3482. mutex_unlock(&wl->mutex);
  3483. if (do_rfkill_exit)
  3484. b43_rfkill_exit(dev);
  3485. return err;
  3486. }
  3487. static void b43_op_stop(struct ieee80211_hw *hw)
  3488. {
  3489. struct b43_wl *wl = hw_to_b43_wl(hw);
  3490. struct b43_wldev *dev = wl->current_dev;
  3491. b43_rfkill_exit(dev);
  3492. cancel_work_sync(&(wl->qos_update_work));
  3493. mutex_lock(&wl->mutex);
  3494. if (b43_status(dev) >= B43_STAT_STARTED)
  3495. b43_wireless_core_stop(dev);
  3496. b43_wireless_core_exit(dev);
  3497. mutex_unlock(&wl->mutex);
  3498. }
  3499. static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
  3500. u32 short_retry_limit, u32 long_retry_limit)
  3501. {
  3502. struct b43_wl *wl = hw_to_b43_wl(hw);
  3503. struct b43_wldev *dev;
  3504. int err = 0;
  3505. mutex_lock(&wl->mutex);
  3506. dev = wl->current_dev;
  3507. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
  3508. err = -ENODEV;
  3509. goto out_unlock;
  3510. }
  3511. b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
  3512. out_unlock:
  3513. mutex_unlock(&wl->mutex);
  3514. return err;
  3515. }
  3516. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
  3517. {
  3518. struct b43_wl *wl = hw_to_b43_wl(hw);
  3519. struct sk_buff *beacon;
  3520. unsigned long flags;
  3521. /* We could modify the existing beacon and set the aid bit in
  3522. * the TIM field, but that would probably require resizing and
  3523. * moving of data within the beacon template.
  3524. * Simply request a new beacon and let mac80211 do the hard work. */
  3525. beacon = ieee80211_beacon_get(hw, wl->vif, NULL);
  3526. if (unlikely(!beacon))
  3527. return -ENOMEM;
  3528. spin_lock_irqsave(&wl->irq_lock, flags);
  3529. b43_update_templates(wl, beacon);
  3530. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3531. return 0;
  3532. }
  3533. static int b43_op_ibss_beacon_update(struct ieee80211_hw *hw,
  3534. struct sk_buff *beacon,
  3535. struct ieee80211_tx_control *ctl)
  3536. {
  3537. struct b43_wl *wl = hw_to_b43_wl(hw);
  3538. unsigned long flags;
  3539. spin_lock_irqsave(&wl->irq_lock, flags);
  3540. b43_update_templates(wl, beacon);
  3541. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3542. return 0;
  3543. }
  3544. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3545. struct ieee80211_vif *vif,
  3546. enum sta_notify_cmd notify_cmd,
  3547. const u8 *addr)
  3548. {
  3549. struct b43_wl *wl = hw_to_b43_wl(hw);
  3550. B43_WARN_ON(!vif || wl->vif != vif);
  3551. }
  3552. static const struct ieee80211_ops b43_hw_ops = {
  3553. .tx = b43_op_tx,
  3554. .conf_tx = b43_op_conf_tx,
  3555. .add_interface = b43_op_add_interface,
  3556. .remove_interface = b43_op_remove_interface,
  3557. .config = b43_op_config,
  3558. .config_interface = b43_op_config_interface,
  3559. .configure_filter = b43_op_configure_filter,
  3560. .set_key = b43_op_set_key,
  3561. .get_stats = b43_op_get_stats,
  3562. .get_tx_stats = b43_op_get_tx_stats,
  3563. .start = b43_op_start,
  3564. .stop = b43_op_stop,
  3565. .set_retry_limit = b43_op_set_retry_limit,
  3566. .set_tim = b43_op_beacon_set_tim,
  3567. .beacon_update = b43_op_ibss_beacon_update,
  3568. .sta_notify = b43_op_sta_notify,
  3569. };
  3570. /* Hard-reset the chip. Do not call this directly.
  3571. * Use b43_controller_restart()
  3572. */
  3573. static void b43_chip_reset(struct work_struct *work)
  3574. {
  3575. struct b43_wldev *dev =
  3576. container_of(work, struct b43_wldev, restart_work);
  3577. struct b43_wl *wl = dev->wl;
  3578. int err = 0;
  3579. int prev_status;
  3580. mutex_lock(&wl->mutex);
  3581. prev_status = b43_status(dev);
  3582. /* Bring the device down... */
  3583. if (prev_status >= B43_STAT_STARTED)
  3584. b43_wireless_core_stop(dev);
  3585. if (prev_status >= B43_STAT_INITIALIZED)
  3586. b43_wireless_core_exit(dev);
  3587. /* ...and up again. */
  3588. if (prev_status >= B43_STAT_INITIALIZED) {
  3589. err = b43_wireless_core_init(dev);
  3590. if (err)
  3591. goto out;
  3592. }
  3593. if (prev_status >= B43_STAT_STARTED) {
  3594. err = b43_wireless_core_start(dev);
  3595. if (err) {
  3596. b43_wireless_core_exit(dev);
  3597. goto out;
  3598. }
  3599. }
  3600. out:
  3601. mutex_unlock(&wl->mutex);
  3602. if (err)
  3603. b43err(wl, "Controller restart FAILED\n");
  3604. else
  3605. b43info(wl, "Controller restarted\n");
  3606. }
  3607. static int b43_setup_bands(struct b43_wldev *dev,
  3608. bool have_2ghz_phy, bool have_5ghz_phy)
  3609. {
  3610. struct ieee80211_hw *hw = dev->wl->hw;
  3611. if (have_2ghz_phy)
  3612. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3613. if (dev->phy.type == B43_PHYTYPE_N) {
  3614. if (have_5ghz_phy)
  3615. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3616. } else {
  3617. if (have_5ghz_phy)
  3618. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3619. }
  3620. dev->phy.supports_2ghz = have_2ghz_phy;
  3621. dev->phy.supports_5ghz = have_5ghz_phy;
  3622. return 0;
  3623. }
  3624. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3625. {
  3626. /* We release firmware that late to not be required to re-request
  3627. * is all the time when we reinit the core. */
  3628. b43_release_firmware(dev);
  3629. }
  3630. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3631. {
  3632. struct b43_wl *wl = dev->wl;
  3633. struct ssb_bus *bus = dev->dev->bus;
  3634. struct pci_dev *pdev = bus->host_pci;
  3635. int err;
  3636. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3637. u32 tmp;
  3638. /* Do NOT do any device initialization here.
  3639. * Do it in wireless_core_init() instead.
  3640. * This function is for gathering basic information about the HW, only.
  3641. * Also some structs may be set up here. But most likely you want to have
  3642. * that in core_init(), too.
  3643. */
  3644. err = ssb_bus_powerup(bus, 0);
  3645. if (err) {
  3646. b43err(wl, "Bus powerup failed\n");
  3647. goto out;
  3648. }
  3649. /* Get the PHY type. */
  3650. if (dev->dev->id.revision >= 5) {
  3651. u32 tmshigh;
  3652. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3653. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3654. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3655. } else
  3656. B43_WARN_ON(1);
  3657. dev->phy.gmode = have_2ghz_phy;
  3658. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3659. b43_wireless_core_reset(dev, tmp);
  3660. err = b43_phy_versioning(dev);
  3661. if (err)
  3662. goto err_powerdown;
  3663. /* Check if this device supports multiband. */
  3664. if (!pdev ||
  3665. (pdev->device != 0x4312 &&
  3666. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3667. /* No multiband support. */
  3668. have_2ghz_phy = 0;
  3669. have_5ghz_phy = 0;
  3670. switch (dev->phy.type) {
  3671. case B43_PHYTYPE_A:
  3672. have_5ghz_phy = 1;
  3673. break;
  3674. case B43_PHYTYPE_G:
  3675. case B43_PHYTYPE_N:
  3676. have_2ghz_phy = 1;
  3677. break;
  3678. default:
  3679. B43_WARN_ON(1);
  3680. }
  3681. }
  3682. if (dev->phy.type == B43_PHYTYPE_A) {
  3683. /* FIXME */
  3684. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3685. err = -EOPNOTSUPP;
  3686. goto err_powerdown;
  3687. }
  3688. dev->phy.gmode = have_2ghz_phy;
  3689. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3690. b43_wireless_core_reset(dev, tmp);
  3691. err = b43_validate_chipaccess(dev);
  3692. if (err)
  3693. goto err_powerdown;
  3694. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3695. if (err)
  3696. goto err_powerdown;
  3697. /* Now set some default "current_dev" */
  3698. if (!wl->current_dev)
  3699. wl->current_dev = dev;
  3700. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3701. b43_radio_turn_off(dev, 1);
  3702. b43_switch_analog(dev, 0);
  3703. ssb_device_disable(dev->dev, 0);
  3704. ssb_bus_may_powerdown(bus);
  3705. out:
  3706. return err;
  3707. err_powerdown:
  3708. ssb_bus_may_powerdown(bus);
  3709. return err;
  3710. }
  3711. static void b43_one_core_detach(struct ssb_device *dev)
  3712. {
  3713. struct b43_wldev *wldev;
  3714. struct b43_wl *wl;
  3715. wldev = ssb_get_drvdata(dev);
  3716. wl = wldev->wl;
  3717. cancel_work_sync(&wldev->restart_work);
  3718. b43_debugfs_remove_device(wldev);
  3719. b43_wireless_core_detach(wldev);
  3720. list_del(&wldev->list);
  3721. wl->nr_devs--;
  3722. ssb_set_drvdata(dev, NULL);
  3723. kfree(wldev);
  3724. }
  3725. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3726. {
  3727. struct b43_wldev *wldev;
  3728. struct pci_dev *pdev;
  3729. int err = -ENOMEM;
  3730. if (!list_empty(&wl->devlist)) {
  3731. /* We are not the first core on this chip. */
  3732. pdev = dev->bus->host_pci;
  3733. /* Only special chips support more than one wireless
  3734. * core, although some of the other chips have more than
  3735. * one wireless core as well. Check for this and
  3736. * bail out early.
  3737. */
  3738. if (!pdev ||
  3739. ((pdev->device != 0x4321) &&
  3740. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3741. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3742. return -ENODEV;
  3743. }
  3744. }
  3745. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3746. if (!wldev)
  3747. goto out;
  3748. wldev->dev = dev;
  3749. wldev->wl = wl;
  3750. b43_set_status(wldev, B43_STAT_UNINIT);
  3751. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3752. tasklet_init(&wldev->isr_tasklet,
  3753. (void (*)(unsigned long))b43_interrupt_tasklet,
  3754. (unsigned long)wldev);
  3755. INIT_LIST_HEAD(&wldev->list);
  3756. err = b43_wireless_core_attach(wldev);
  3757. if (err)
  3758. goto err_kfree_wldev;
  3759. list_add(&wldev->list, &wl->devlist);
  3760. wl->nr_devs++;
  3761. ssb_set_drvdata(dev, wldev);
  3762. b43_debugfs_add_device(wldev);
  3763. out:
  3764. return err;
  3765. err_kfree_wldev:
  3766. kfree(wldev);
  3767. return err;
  3768. }
  3769. static void b43_sprom_fixup(struct ssb_bus *bus)
  3770. {
  3771. /* boardflags workarounds */
  3772. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3773. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3774. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  3775. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3776. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3777. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  3778. }
  3779. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3780. {
  3781. struct ieee80211_hw *hw = wl->hw;
  3782. ssb_set_devtypedata(dev, NULL);
  3783. ieee80211_free_hw(hw);
  3784. }
  3785. static int b43_wireless_init(struct ssb_device *dev)
  3786. {
  3787. struct ssb_sprom *sprom = &dev->bus->sprom;
  3788. struct ieee80211_hw *hw;
  3789. struct b43_wl *wl;
  3790. int err = -ENOMEM;
  3791. b43_sprom_fixup(dev->bus);
  3792. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3793. if (!hw) {
  3794. b43err(NULL, "Could not allocate ieee80211 device\n");
  3795. goto out;
  3796. }
  3797. /* fill hw info */
  3798. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  3799. IEEE80211_HW_RX_INCLUDES_FCS;
  3800. hw->max_signal = 100;
  3801. hw->max_rssi = -110;
  3802. hw->max_noise = -110;
  3803. hw->queues = b43_modparam_qos ? 4 : 1;
  3804. SET_IEEE80211_DEV(hw, dev->dev);
  3805. if (is_valid_ether_addr(sprom->et1mac))
  3806. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  3807. else
  3808. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  3809. /* Get and initialize struct b43_wl */
  3810. wl = hw_to_b43_wl(hw);
  3811. memset(wl, 0, sizeof(*wl));
  3812. wl->hw = hw;
  3813. spin_lock_init(&wl->irq_lock);
  3814. spin_lock_init(&wl->leds_lock);
  3815. spin_lock_init(&wl->shm_lock);
  3816. mutex_init(&wl->mutex);
  3817. INIT_LIST_HEAD(&wl->devlist);
  3818. INIT_WORK(&wl->qos_update_work, b43_qos_update_work);
  3819. ssb_set_devtypedata(dev, wl);
  3820. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  3821. err = 0;
  3822. out:
  3823. return err;
  3824. }
  3825. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  3826. {
  3827. struct b43_wl *wl;
  3828. int err;
  3829. int first = 0;
  3830. wl = ssb_get_devtypedata(dev);
  3831. if (!wl) {
  3832. /* Probing the first core. Must setup common struct b43_wl */
  3833. first = 1;
  3834. err = b43_wireless_init(dev);
  3835. if (err)
  3836. goto out;
  3837. wl = ssb_get_devtypedata(dev);
  3838. B43_WARN_ON(!wl);
  3839. }
  3840. err = b43_one_core_attach(dev, wl);
  3841. if (err)
  3842. goto err_wireless_exit;
  3843. if (first) {
  3844. err = ieee80211_register_hw(wl->hw);
  3845. if (err)
  3846. goto err_one_core_detach;
  3847. }
  3848. out:
  3849. return err;
  3850. err_one_core_detach:
  3851. b43_one_core_detach(dev);
  3852. err_wireless_exit:
  3853. if (first)
  3854. b43_wireless_exit(dev, wl);
  3855. return err;
  3856. }
  3857. static void b43_remove(struct ssb_device *dev)
  3858. {
  3859. struct b43_wl *wl = ssb_get_devtypedata(dev);
  3860. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3861. B43_WARN_ON(!wl);
  3862. if (wl->current_dev == wldev)
  3863. ieee80211_unregister_hw(wl->hw);
  3864. b43_one_core_detach(dev);
  3865. if (list_empty(&wl->devlist)) {
  3866. /* Last core on the chip unregistered.
  3867. * We can destroy common struct b43_wl.
  3868. */
  3869. b43_wireless_exit(dev, wl);
  3870. }
  3871. }
  3872. /* Perform a hardware reset. This can be called from any context. */
  3873. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  3874. {
  3875. /* Must avoid requeueing, if we are in shutdown. */
  3876. if (b43_status(dev) < B43_STAT_INITIALIZED)
  3877. return;
  3878. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  3879. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  3880. }
  3881. #ifdef CONFIG_PM
  3882. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  3883. {
  3884. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3885. struct b43_wl *wl = wldev->wl;
  3886. b43dbg(wl, "Suspending...\n");
  3887. mutex_lock(&wl->mutex);
  3888. wldev->suspend_in_progress = true;
  3889. wldev->suspend_init_status = b43_status(wldev);
  3890. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  3891. b43_wireless_core_stop(wldev);
  3892. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  3893. b43_wireless_core_exit(wldev);
  3894. mutex_unlock(&wl->mutex);
  3895. b43dbg(wl, "Device suspended.\n");
  3896. return 0;
  3897. }
  3898. static int b43_resume(struct ssb_device *dev)
  3899. {
  3900. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3901. struct b43_wl *wl = wldev->wl;
  3902. int err = 0;
  3903. b43dbg(wl, "Resuming...\n");
  3904. mutex_lock(&wl->mutex);
  3905. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  3906. err = b43_wireless_core_init(wldev);
  3907. if (err) {
  3908. b43err(wl, "Resume failed at core init\n");
  3909. goto out;
  3910. }
  3911. }
  3912. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  3913. err = b43_wireless_core_start(wldev);
  3914. if (err) {
  3915. b43_leds_exit(wldev);
  3916. b43_rng_exit(wldev->wl, true);
  3917. b43_wireless_core_exit(wldev);
  3918. b43err(wl, "Resume failed at core start\n");
  3919. goto out;
  3920. }
  3921. }
  3922. b43dbg(wl, "Device resumed.\n");
  3923. out:
  3924. wldev->suspend_in_progress = false;
  3925. mutex_unlock(&wl->mutex);
  3926. return err;
  3927. }
  3928. #else /* CONFIG_PM */
  3929. # define b43_suspend NULL
  3930. # define b43_resume NULL
  3931. #endif /* CONFIG_PM */
  3932. static struct ssb_driver b43_ssb_driver = {
  3933. .name = KBUILD_MODNAME,
  3934. .id_table = b43_ssb_tbl,
  3935. .probe = b43_probe,
  3936. .remove = b43_remove,
  3937. .suspend = b43_suspend,
  3938. .resume = b43_resume,
  3939. };
  3940. static void b43_print_driverinfo(void)
  3941. {
  3942. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  3943. *feat_leds = "", *feat_rfkill = "";
  3944. #ifdef CONFIG_B43_PCI_AUTOSELECT
  3945. feat_pci = "P";
  3946. #endif
  3947. #ifdef CONFIG_B43_PCMCIA
  3948. feat_pcmcia = "M";
  3949. #endif
  3950. #ifdef CONFIG_B43_NPHY
  3951. feat_nphy = "N";
  3952. #endif
  3953. #ifdef CONFIG_B43_LEDS
  3954. feat_leds = "L";
  3955. #endif
  3956. #ifdef CONFIG_B43_RFKILL
  3957. feat_rfkill = "R";
  3958. #endif
  3959. printk(KERN_INFO "Broadcom 43xx driver loaded "
  3960. "[ Features: %s%s%s%s%s, Firmware-ID: "
  3961. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  3962. feat_pci, feat_pcmcia, feat_nphy,
  3963. feat_leds, feat_rfkill);
  3964. }
  3965. static int __init b43_init(void)
  3966. {
  3967. int err;
  3968. b43_debugfs_init();
  3969. err = b43_pcmcia_init();
  3970. if (err)
  3971. goto err_dfs_exit;
  3972. err = ssb_driver_register(&b43_ssb_driver);
  3973. if (err)
  3974. goto err_pcmcia_exit;
  3975. b43_print_driverinfo();
  3976. return err;
  3977. err_pcmcia_exit:
  3978. b43_pcmcia_exit();
  3979. err_dfs_exit:
  3980. b43_debugfs_exit();
  3981. return err;
  3982. }
  3983. static void __exit b43_exit(void)
  3984. {
  3985. ssb_driver_unregister(&b43_ssb_driver);
  3986. b43_pcmcia_exit();
  3987. b43_debugfs_exit();
  3988. }
  3989. module_init(b43_init)
  3990. module_exit(b43_exit)