ngene-core.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050
  1. /*
  2. * ngene.c: nGene PCIe bridge driver
  3. *
  4. * Copyright (C) 2005-2007 Micronas
  5. *
  6. * Copyright (C) 2008-2009 Ralph Metzler <rjkm@metzlerbros.de>
  7. * Modifications for new nGene firmware,
  8. * support for EEPROM-copying,
  9. * support for new dual DVB-S2 card prototype
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * version 2 only, as published by the Free Software Foundation.
  15. *
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  26. * 02110-1301, USA
  27. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  28. */
  29. #include <linux/module.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/poll.h>
  33. #include <linux/io.h>
  34. #include <asm/div64.h>
  35. #include <linux/pci.h>
  36. #include <linux/pci_ids.h>
  37. #include <linux/smp_lock.h>
  38. #include <linux/timer.h>
  39. #include <linux/byteorder/generic.h>
  40. #include <linux/firmware.h>
  41. #include <linux/vmalloc.h>
  42. #include "ngene.h"
  43. #include "stv6110x.h"
  44. #include "stv090x.h"
  45. #include "lnbh24.h"
  46. static int one_adapter = 1;
  47. module_param(one_adapter, int, 0444);
  48. MODULE_PARM_DESC(one_adapter, "Use only one adapter.");
  49. static int debug;
  50. module_param(debug, int, 0444);
  51. MODULE_PARM_DESC(debug, "Print debugging information.");
  52. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  53. #define COMMAND_TIMEOUT_WORKAROUND
  54. #define dprintk if (debug) printk
  55. #define DEVICE_NAME "ngene"
  56. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  57. #define ngwritel(dat, adr) writel((dat), (char *)(dev->iomem + (adr)))
  58. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  59. #define ngreadl(adr) readl(dev->iomem + (adr))
  60. #define ngreadb(adr) readb(dev->iomem + (adr))
  61. #define ngcpyto(adr, src, count) memcpy_toio((char *) \
  62. (dev->iomem + (adr)), (src), (count))
  63. #define ngcpyfrom(dst, adr, count) memcpy_fromio((dst), (char *) \
  64. (dev->iomem + (adr)), (count))
  65. /****************************************************************************/
  66. /* nGene interrupt handler **************************************************/
  67. /****************************************************************************/
  68. static void event_tasklet(unsigned long data)
  69. {
  70. struct ngene *dev = (struct ngene *)data;
  71. while (dev->EventQueueReadIndex != dev->EventQueueWriteIndex) {
  72. struct EVENT_BUFFER Event =
  73. dev->EventQueue[dev->EventQueueReadIndex];
  74. dev->EventQueueReadIndex =
  75. (dev->EventQueueReadIndex + 1) & (EVENT_QUEUE_SIZE - 1);
  76. if ((Event.UARTStatus & 0x01) && (dev->TxEventNotify))
  77. dev->TxEventNotify(dev, Event.TimeStamp);
  78. if ((Event.UARTStatus & 0x02) && (dev->RxEventNotify))
  79. dev->RxEventNotify(dev, Event.TimeStamp,
  80. Event.RXCharacter);
  81. }
  82. }
  83. static void demux_tasklet(unsigned long data)
  84. {
  85. struct ngene_channel *chan = (struct ngene_channel *)data;
  86. struct SBufferHeader *Cur = chan->nextBuffer;
  87. spin_lock_irq(&chan->state_lock);
  88. while (Cur->ngeneBuffer.SR.Flags & 0x80) {
  89. if (chan->mode & NGENE_IO_TSOUT) {
  90. u32 Flags = chan->DataFormatFlags;
  91. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  92. Flags |= BEF_OVERFLOW;
  93. if (chan->pBufferExchange) {
  94. if (!chan->pBufferExchange(chan,
  95. Cur->Buffer1,
  96. chan->Capture1Length,
  97. Cur->ngeneBuffer.SR.
  98. Clock, Flags)) {
  99. /*
  100. We didn't get data
  101. Clear in service flag to make sure we
  102. get called on next interrupt again.
  103. leave fill/empty (0x80) flag alone
  104. to avoid hardware running out of
  105. buffers during startup, we hold only
  106. in run state ( the source may be late
  107. delivering data )
  108. */
  109. if (chan->HWState == HWSTATE_RUN) {
  110. Cur->ngeneBuffer.SR.Flags &=
  111. ~0x40;
  112. break;
  113. /* Stop proccessing stream */
  114. }
  115. } else {
  116. /* We got a valid buffer,
  117. so switch to run state */
  118. chan->HWState = HWSTATE_RUN;
  119. }
  120. } else {
  121. printk(KERN_ERR DEVICE_NAME ": OOPS\n");
  122. if (chan->HWState == HWSTATE_RUN) {
  123. Cur->ngeneBuffer.SR.Flags &= ~0x40;
  124. break; /* Stop proccessing stream */
  125. }
  126. }
  127. if (chan->AudioDTOUpdated) {
  128. printk(KERN_INFO DEVICE_NAME
  129. ": Update AudioDTO = %d\n",
  130. chan->AudioDTOValue);
  131. Cur->ngeneBuffer.SR.DTOUpdate =
  132. chan->AudioDTOValue;
  133. chan->AudioDTOUpdated = 0;
  134. }
  135. } else {
  136. if (chan->HWState == HWSTATE_RUN) {
  137. u32 Flags = 0;
  138. if (Cur->ngeneBuffer.SR.Flags & 0x01)
  139. Flags |= BEF_EVEN_FIELD;
  140. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  141. Flags |= BEF_OVERFLOW;
  142. if (chan->pBufferExchange)
  143. chan->pBufferExchange(chan,
  144. Cur->Buffer1,
  145. chan->
  146. Capture1Length,
  147. Cur->ngeneBuffer.
  148. SR.Clock, Flags);
  149. if (chan->pBufferExchange2)
  150. chan->pBufferExchange2(chan,
  151. Cur->Buffer2,
  152. chan->
  153. Capture2Length,
  154. Cur->ngeneBuffer.
  155. SR.Clock, Flags);
  156. } else if (chan->HWState != HWSTATE_STOP)
  157. chan->HWState = HWSTATE_RUN;
  158. }
  159. Cur->ngeneBuffer.SR.Flags = 0x00;
  160. Cur = Cur->Next;
  161. }
  162. chan->nextBuffer = Cur;
  163. spin_unlock_irq(&chan->state_lock);
  164. }
  165. static irqreturn_t irq_handler(int irq, void *dev_id)
  166. {
  167. struct ngene *dev = (struct ngene *)dev_id;
  168. u32 icounts = 0;
  169. irqreturn_t rc = IRQ_NONE;
  170. u32 i = MAX_STREAM;
  171. u8 *tmpCmdDoneByte;
  172. if (dev->BootFirmware) {
  173. icounts = ngreadl(NGENE_INT_COUNTS);
  174. if (icounts != dev->icounts) {
  175. ngwritel(0, FORCE_NMI);
  176. dev->cmd_done = 1;
  177. wake_up(&dev->cmd_wq);
  178. dev->icounts = icounts;
  179. rc = IRQ_HANDLED;
  180. }
  181. return rc;
  182. }
  183. ngwritel(0, FORCE_NMI);
  184. spin_lock(&dev->cmd_lock);
  185. tmpCmdDoneByte = dev->CmdDoneByte;
  186. if (tmpCmdDoneByte &&
  187. (*tmpCmdDoneByte ||
  188. (dev->ngenetohost[0] == 1 && dev->ngenetohost[1] != 0))) {
  189. dev->CmdDoneByte = NULL;
  190. dev->cmd_done = 1;
  191. wake_up(&dev->cmd_wq);
  192. rc = IRQ_HANDLED;
  193. }
  194. spin_unlock(&dev->cmd_lock);
  195. if (dev->EventBuffer->EventStatus & 0x80) {
  196. u8 nextWriteIndex =
  197. (dev->EventQueueWriteIndex + 1) &
  198. (EVENT_QUEUE_SIZE - 1);
  199. if (nextWriteIndex != dev->EventQueueReadIndex) {
  200. dev->EventQueue[dev->EventQueueWriteIndex] =
  201. *(dev->EventBuffer);
  202. dev->EventQueueWriteIndex = nextWriteIndex;
  203. } else {
  204. printk(KERN_ERR DEVICE_NAME ": event overflow\n");
  205. dev->EventQueueOverflowCount += 1;
  206. dev->EventQueueOverflowFlag = 1;
  207. }
  208. dev->EventBuffer->EventStatus &= ~0x80;
  209. tasklet_schedule(&dev->event_tasklet);
  210. rc = IRQ_HANDLED;
  211. }
  212. while (i > 0) {
  213. i--;
  214. spin_lock(&dev->channel[i].state_lock);
  215. /* if (dev->channel[i].State>=KSSTATE_RUN) { */
  216. if (dev->channel[i].nextBuffer) {
  217. if ((dev->channel[i].nextBuffer->
  218. ngeneBuffer.SR.Flags & 0xC0) == 0x80) {
  219. dev->channel[i].nextBuffer->
  220. ngeneBuffer.SR.Flags |= 0x40;
  221. tasklet_schedule(
  222. &dev->channel[i].demux_tasklet);
  223. rc = IRQ_HANDLED;
  224. }
  225. }
  226. spin_unlock(&dev->channel[i].state_lock);
  227. }
  228. /* Request might have been processed by a previous call. */
  229. return IRQ_HANDLED;
  230. }
  231. /****************************************************************************/
  232. /* nGene command interface **************************************************/
  233. /****************************************************************************/
  234. static void dump_command_io(struct ngene *dev)
  235. {
  236. u8 buf[8], *b;
  237. ngcpyfrom(buf, HOST_TO_NGENE, 8);
  238. printk(KERN_ERR "host_to_ngene (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  239. HOST_TO_NGENE, buf[0], buf[1], buf[2], buf[3],
  240. buf[4], buf[5], buf[6], buf[7]);
  241. ngcpyfrom(buf, NGENE_TO_HOST, 8);
  242. printk(KERN_ERR "ngene_to_host (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  243. NGENE_TO_HOST, buf[0], buf[1], buf[2], buf[3],
  244. buf[4], buf[5], buf[6], buf[7]);
  245. b = dev->hosttongene;
  246. printk(KERN_ERR "dev->hosttongene (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  247. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  248. b = dev->ngenetohost;
  249. printk(KERN_ERR "dev->ngenetohost (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  250. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  251. }
  252. static int ngene_command_mutex(struct ngene *dev, struct ngene_command *com)
  253. {
  254. int ret;
  255. u8 *tmpCmdDoneByte;
  256. dev->cmd_done = 0;
  257. if (com->cmd.hdr.Opcode == CMD_FWLOAD_PREPARE) {
  258. dev->BootFirmware = 1;
  259. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  260. ngwritel(0, NGENE_COMMAND);
  261. ngwritel(0, NGENE_COMMAND_HI);
  262. ngwritel(0, NGENE_STATUS);
  263. ngwritel(0, NGENE_STATUS_HI);
  264. ngwritel(0, NGENE_EVENT);
  265. ngwritel(0, NGENE_EVENT_HI);
  266. } else if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH) {
  267. u64 fwio = dev->PAFWInterfaceBuffer;
  268. ngwritel(fwio & 0xffffffff, NGENE_COMMAND);
  269. ngwritel(fwio >> 32, NGENE_COMMAND_HI);
  270. ngwritel((fwio + 256) & 0xffffffff, NGENE_STATUS);
  271. ngwritel((fwio + 256) >> 32, NGENE_STATUS_HI);
  272. ngwritel((fwio + 512) & 0xffffffff, NGENE_EVENT);
  273. ngwritel((fwio + 512) >> 32, NGENE_EVENT_HI);
  274. }
  275. memcpy(dev->FWInterfaceBuffer, com->cmd.raw8, com->in_len + 2);
  276. if (dev->BootFirmware)
  277. ngcpyto(HOST_TO_NGENE, com->cmd.raw8, com->in_len + 2);
  278. spin_lock_irq(&dev->cmd_lock);
  279. tmpCmdDoneByte = dev->ngenetohost + com->out_len;
  280. if (!com->out_len)
  281. tmpCmdDoneByte++;
  282. *tmpCmdDoneByte = 0;
  283. dev->ngenetohost[0] = 0;
  284. dev->ngenetohost[1] = 0;
  285. dev->CmdDoneByte = tmpCmdDoneByte;
  286. spin_unlock_irq(&dev->cmd_lock);
  287. /* Notify 8051. */
  288. ngwritel(1, FORCE_INT);
  289. ret = wait_event_timeout(dev->cmd_wq, dev->cmd_done == 1, 2 * HZ);
  290. if (!ret) {
  291. /*ngwritel(0, FORCE_NMI);*/
  292. printk(KERN_ERR DEVICE_NAME
  293. ": Command timeout cmd=%02x prev=%02x\n",
  294. com->cmd.hdr.Opcode, dev->prev_cmd);
  295. dump_command_io(dev);
  296. return -1;
  297. }
  298. if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH)
  299. dev->BootFirmware = 0;
  300. dev->prev_cmd = com->cmd.hdr.Opcode;
  301. if (!com->out_len)
  302. return 0;
  303. memcpy(com->cmd.raw8, dev->ngenetohost, com->out_len);
  304. return 0;
  305. }
  306. static int ngene_command(struct ngene *dev, struct ngene_command *com)
  307. {
  308. int result;
  309. down(&dev->cmd_mutex);
  310. result = ngene_command_mutex(dev, com);
  311. up(&dev->cmd_mutex);
  312. return result;
  313. }
  314. static int ngene_command_i2c_read(struct ngene *dev, u8 adr,
  315. u8 *out, u8 outlen, u8 *in, u8 inlen, int flag)
  316. {
  317. struct ngene_command com;
  318. com.cmd.hdr.Opcode = CMD_I2C_READ;
  319. com.cmd.hdr.Length = outlen + 3;
  320. com.cmd.I2CRead.Device = adr << 1;
  321. memcpy(com.cmd.I2CRead.Data, out, outlen);
  322. com.cmd.I2CRead.Data[outlen] = inlen;
  323. com.cmd.I2CRead.Data[outlen + 1] = 0;
  324. com.in_len = outlen + 3;
  325. com.out_len = inlen + 1;
  326. if (ngene_command(dev, &com) < 0)
  327. return -EIO;
  328. if ((com.cmd.raw8[0] >> 1) != adr)
  329. return -EIO;
  330. if (flag)
  331. memcpy(in, com.cmd.raw8, inlen + 1);
  332. else
  333. memcpy(in, com.cmd.raw8 + 1, inlen);
  334. return 0;
  335. }
  336. static int ngene_command_i2c_write(struct ngene *dev, u8 adr,
  337. u8 *out, u8 outlen)
  338. {
  339. struct ngene_command com;
  340. com.cmd.hdr.Opcode = CMD_I2C_WRITE;
  341. com.cmd.hdr.Length = outlen + 1;
  342. com.cmd.I2CRead.Device = adr << 1;
  343. memcpy(com.cmd.I2CRead.Data, out, outlen);
  344. com.in_len = outlen + 1;
  345. com.out_len = 1;
  346. if (ngene_command(dev, &com) < 0)
  347. return -EIO;
  348. if (com.cmd.raw8[0] == 1)
  349. return -EIO;
  350. return 0;
  351. }
  352. static int ngene_command_load_firmware(struct ngene *dev,
  353. u8 *ngene_fw, u32 size)
  354. {
  355. #define FIRSTCHUNK (1024)
  356. u32 cleft;
  357. struct ngene_command com;
  358. com.cmd.hdr.Opcode = CMD_FWLOAD_PREPARE;
  359. com.cmd.hdr.Length = 0;
  360. com.in_len = 0;
  361. com.out_len = 0;
  362. ngene_command(dev, &com);
  363. cleft = (size + 3) & ~3;
  364. if (cleft > FIRSTCHUNK) {
  365. ngcpyto(PROGRAM_SRAM + FIRSTCHUNK, ngene_fw + FIRSTCHUNK,
  366. cleft - FIRSTCHUNK);
  367. cleft = FIRSTCHUNK;
  368. }
  369. ngcpyto(DATA_FIFO_AREA, ngene_fw, cleft);
  370. memset(&com, 0, sizeof(struct ngene_command));
  371. com.cmd.hdr.Opcode = CMD_FWLOAD_FINISH;
  372. com.cmd.hdr.Length = 4;
  373. com.cmd.FWLoadFinish.Address = DATA_FIFO_AREA;
  374. com.cmd.FWLoadFinish.Length = (unsigned short)cleft;
  375. com.in_len = 4;
  376. com.out_len = 0;
  377. return ngene_command(dev, &com);
  378. }
  379. static int ngene_command_config_buf(struct ngene *dev, u8 config)
  380. {
  381. struct ngene_command com;
  382. com.cmd.hdr.Opcode = CMD_CONFIGURE_BUFFER;
  383. com.cmd.hdr.Length = 1;
  384. com.cmd.ConfigureBuffers.config = config;
  385. com.in_len = 1;
  386. com.out_len = 0;
  387. if (ngene_command(dev, &com) < 0)
  388. return -EIO;
  389. return 0;
  390. }
  391. static int ngene_command_config_free_buf(struct ngene *dev, u8 *config)
  392. {
  393. struct ngene_command com;
  394. com.cmd.hdr.Opcode = CMD_CONFIGURE_FREE_BUFFER;
  395. com.cmd.hdr.Length = 6;
  396. memcpy(&com.cmd.ConfigureBuffers.config, config, 6);
  397. com.in_len = 6;
  398. com.out_len = 0;
  399. if (ngene_command(dev, &com) < 0)
  400. return -EIO;
  401. return 0;
  402. }
  403. static int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level)
  404. {
  405. struct ngene_command com;
  406. com.cmd.hdr.Opcode = CMD_SET_GPIO_PIN;
  407. com.cmd.hdr.Length = 1;
  408. com.cmd.SetGpioPin.select = select | (level << 7);
  409. com.in_len = 1;
  410. com.out_len = 0;
  411. return ngene_command(dev, &com);
  412. }
  413. /*
  414. 02000640 is sample on rising edge.
  415. 02000740 is sample on falling edge.
  416. 02000040 is ignore "valid" signal
  417. 0: FD_CTL1 Bit 7,6 must be 0,1
  418. 7 disable(fw controlled)
  419. 6 0-AUX,1-TS
  420. 5 0-par,1-ser
  421. 4 0-lsb/1-msb
  422. 3,2 reserved
  423. 1,0 0-no sync, 1-use ext. start, 2-use 0x47, 3-both
  424. 1: FD_CTL2 has 3-valid must be hi, 2-use valid, 1-edge
  425. 2: FD_STA is read-only. 0-sync
  426. 3: FD_INSYNC is number of 47s to trigger "in sync".
  427. 4: FD_OUTSYNC is number of 47s to trigger "out of sync".
  428. 5: FD_MAXBYTE1 is low-order of bytes per packet.
  429. 6: FD_MAXBYTE2 is high-order of bytes per packet.
  430. 7: Top byte is unused.
  431. */
  432. /****************************************************************************/
  433. static u8 TSFeatureDecoderSetup[8 * 4] = {
  434. 0x42, 0x00, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00,
  435. 0x40, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXH */
  436. 0x71, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXHser */
  437. 0x72, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* S2ser */
  438. };
  439. /* Set NGENE I2S Config to 16 bit packed */
  440. static u8 I2SConfiguration[] = {
  441. 0x00, 0x10, 0x00, 0x00,
  442. 0x80, 0x10, 0x00, 0x00,
  443. };
  444. static u8 SPDIFConfiguration[10] = {
  445. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  446. };
  447. /* Set NGENE I2S Config to transport stream compatible mode */
  448. static u8 TS_I2SConfiguration[4] = { 0x3E, 0x1A, 0x00, 0x00 }; /*3e 18 00 00 ?*/
  449. static u8 TS_I2SOutConfiguration[4] = { 0x80, 0x20, 0x00, 0x00 };
  450. static u8 ITUDecoderSetup[4][16] = {
  451. {0x1c, 0x13, 0x01, 0x68, 0x3d, 0x90, 0x14, 0x20, /* SDTV */
  452. 0x00, 0x00, 0x01, 0xb0, 0x9c, 0x00, 0x00, 0x00},
  453. {0x9c, 0x03, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00,
  454. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  455. {0x9f, 0x00, 0x23, 0xC0, 0x60, 0x0F, 0x13, 0x00, /* HDTV 1080i50 */
  456. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  457. {0x9c, 0x01, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00, /* HDTV 1080i60 */
  458. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  459. };
  460. /*
  461. * 50 48 60 gleich
  462. * 27p50 9f 00 22 80 42 69 18 ...
  463. * 27p60 93 00 22 80 82 69 1c ...
  464. */
  465. /* Maxbyte to 1144 (for raw data) */
  466. static u8 ITUFeatureDecoderSetup[8] = {
  467. 0x00, 0x00, 0x00, 0x00, 0x00, 0x78, 0x04, 0x00
  468. };
  469. static void FillTSBuffer(void *Buffer, int Length, u32 Flags)
  470. {
  471. u32 *ptr = Buffer;
  472. memset(Buffer, 0xff, Length);
  473. while (Length > 0) {
  474. if (Flags & DF_SWAP32)
  475. *ptr = 0x471FFF10;
  476. else
  477. *ptr = 0x10FF1F47;
  478. ptr += (188 / 4);
  479. Length -= 188;
  480. }
  481. }
  482. static void flush_buffers(struct ngene_channel *chan)
  483. {
  484. u8 val;
  485. do {
  486. msleep(1);
  487. spin_lock_irq(&chan->state_lock);
  488. val = chan->nextBuffer->ngeneBuffer.SR.Flags & 0x80;
  489. spin_unlock_irq(&chan->state_lock);
  490. } while (val);
  491. }
  492. static void clear_buffers(struct ngene_channel *chan)
  493. {
  494. struct SBufferHeader *Cur = chan->nextBuffer;
  495. do {
  496. memset(&Cur->ngeneBuffer.SR, 0, sizeof(Cur->ngeneBuffer.SR));
  497. if (chan->mode & NGENE_IO_TSOUT)
  498. FillTSBuffer(Cur->Buffer1,
  499. chan->Capture1Length,
  500. chan->DataFormatFlags);
  501. Cur = Cur->Next;
  502. } while (Cur != chan->nextBuffer);
  503. if (chan->mode & NGENE_IO_TSOUT) {
  504. chan->nextBuffer->ngeneBuffer.SR.DTOUpdate =
  505. chan->AudioDTOValue;
  506. chan->AudioDTOUpdated = 0;
  507. Cur = chan->TSIdleBuffer.Head;
  508. do {
  509. memset(&Cur->ngeneBuffer.SR, 0,
  510. sizeof(Cur->ngeneBuffer.SR));
  511. FillTSBuffer(Cur->Buffer1,
  512. chan->Capture1Length,
  513. chan->DataFormatFlags);
  514. Cur = Cur->Next;
  515. } while (Cur != chan->TSIdleBuffer.Head);
  516. }
  517. }
  518. static int ngene_command_stream_control(struct ngene *dev, u8 stream,
  519. u8 control, u8 mode, u8 flags)
  520. {
  521. struct ngene_channel *chan = &dev->channel[stream];
  522. struct ngene_command com;
  523. u16 BsUVI = ((stream & 1) ? 0x9400 : 0x9300);
  524. u16 BsSDI = ((stream & 1) ? 0x9600 : 0x9500);
  525. u16 BsSPI = ((stream & 1) ? 0x9800 : 0x9700);
  526. u16 BsSDO = 0x9B00;
  527. /* down(&dev->stream_mutex); */
  528. while (down_trylock(&dev->stream_mutex)) {
  529. printk(KERN_INFO DEVICE_NAME ": SC locked\n");
  530. msleep(1);
  531. }
  532. memset(&com, 0, sizeof(com));
  533. com.cmd.hdr.Opcode = CMD_CONTROL;
  534. com.cmd.hdr.Length = sizeof(struct FW_STREAM_CONTROL) - 2;
  535. com.cmd.StreamControl.Stream = stream | (control ? 8 : 0);
  536. if (chan->mode & NGENE_IO_TSOUT)
  537. com.cmd.StreamControl.Stream |= 0x07;
  538. com.cmd.StreamControl.Control = control |
  539. (flags & SFLAG_ORDER_LUMA_CHROMA);
  540. com.cmd.StreamControl.Mode = mode;
  541. com.in_len = sizeof(struct FW_STREAM_CONTROL);
  542. com.out_len = 0;
  543. dprintk(KERN_INFO DEVICE_NAME
  544. ": Stream=%02x, Control=%02x, Mode=%02x\n",
  545. com.cmd.StreamControl.Stream, com.cmd.StreamControl.Control,
  546. com.cmd.StreamControl.Mode);
  547. chan->Mode = mode;
  548. if (!(control & 0x80)) {
  549. spin_lock_irq(&chan->state_lock);
  550. if (chan->State == KSSTATE_RUN) {
  551. chan->State = KSSTATE_ACQUIRE;
  552. chan->HWState = HWSTATE_STOP;
  553. spin_unlock_irq(&chan->state_lock);
  554. if (ngene_command(dev, &com) < 0) {
  555. up(&dev->stream_mutex);
  556. return -1;
  557. }
  558. /* clear_buffers(chan); */
  559. flush_buffers(chan);
  560. up(&dev->stream_mutex);
  561. return 0;
  562. }
  563. spin_unlock_irq(&chan->state_lock);
  564. up(&dev->stream_mutex);
  565. return 0;
  566. }
  567. if (mode & SMODE_AUDIO_CAPTURE) {
  568. com.cmd.StreamControl.CaptureBlockCount =
  569. chan->Capture1Length / AUDIO_BLOCK_SIZE;
  570. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  571. } else if (mode & SMODE_TRANSPORT_STREAM) {
  572. com.cmd.StreamControl.CaptureBlockCount =
  573. chan->Capture1Length / TS_BLOCK_SIZE;
  574. com.cmd.StreamControl.MaxLinesPerField =
  575. chan->Capture1Length / TS_BLOCK_SIZE;
  576. com.cmd.StreamControl.Buffer_Address =
  577. chan->TSRingBuffer.PAHead;
  578. if (chan->mode & NGENE_IO_TSOUT) {
  579. com.cmd.StreamControl.BytesPerVBILine =
  580. chan->Capture1Length / TS_BLOCK_SIZE;
  581. com.cmd.StreamControl.Stream |= 0x07;
  582. }
  583. } else {
  584. com.cmd.StreamControl.BytesPerVideoLine = chan->nBytesPerLine;
  585. com.cmd.StreamControl.MaxLinesPerField = chan->nLines;
  586. com.cmd.StreamControl.MinLinesPerField = 100;
  587. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  588. if (mode & SMODE_VBI_CAPTURE) {
  589. com.cmd.StreamControl.MaxVBILinesPerField =
  590. chan->nVBILines;
  591. com.cmd.StreamControl.MinVBILinesPerField = 0;
  592. com.cmd.StreamControl.BytesPerVBILine =
  593. chan->nBytesPerVBILine;
  594. }
  595. if (flags & SFLAG_COLORBAR)
  596. com.cmd.StreamControl.Stream |= 0x04;
  597. }
  598. spin_lock_irq(&chan->state_lock);
  599. if (mode & SMODE_AUDIO_CAPTURE) {
  600. chan->nextBuffer = chan->RingBuffer.Head;
  601. if (mode & SMODE_AUDIO_SPDIF) {
  602. com.cmd.StreamControl.SetupDataLen =
  603. sizeof(SPDIFConfiguration);
  604. com.cmd.StreamControl.SetupDataAddr = BsSPI;
  605. memcpy(com.cmd.StreamControl.SetupData,
  606. SPDIFConfiguration, sizeof(SPDIFConfiguration));
  607. } else {
  608. com.cmd.StreamControl.SetupDataLen = 4;
  609. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  610. memcpy(com.cmd.StreamControl.SetupData,
  611. I2SConfiguration +
  612. 4 * dev->card_info->i2s[stream], 4);
  613. }
  614. } else if (mode & SMODE_TRANSPORT_STREAM) {
  615. chan->nextBuffer = chan->TSRingBuffer.Head;
  616. if (stream >= STREAM_AUDIOIN1) {
  617. if (chan->mode & NGENE_IO_TSOUT) {
  618. com.cmd.StreamControl.SetupDataLen =
  619. sizeof(TS_I2SOutConfiguration);
  620. com.cmd.StreamControl.SetupDataAddr = BsSDO;
  621. memcpy(com.cmd.StreamControl.SetupData,
  622. TS_I2SOutConfiguration,
  623. sizeof(TS_I2SOutConfiguration));
  624. } else {
  625. com.cmd.StreamControl.SetupDataLen =
  626. sizeof(TS_I2SConfiguration);
  627. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  628. memcpy(com.cmd.StreamControl.SetupData,
  629. TS_I2SConfiguration,
  630. sizeof(TS_I2SConfiguration));
  631. }
  632. } else {
  633. com.cmd.StreamControl.SetupDataLen = 8;
  634. com.cmd.StreamControl.SetupDataAddr = BsUVI + 0x10;
  635. memcpy(com.cmd.StreamControl.SetupData,
  636. TSFeatureDecoderSetup +
  637. 8 * dev->card_info->tsf[stream], 8);
  638. }
  639. } else {
  640. chan->nextBuffer = chan->RingBuffer.Head;
  641. com.cmd.StreamControl.SetupDataLen =
  642. 16 + sizeof(ITUFeatureDecoderSetup);
  643. com.cmd.StreamControl.SetupDataAddr = BsUVI;
  644. memcpy(com.cmd.StreamControl.SetupData,
  645. ITUDecoderSetup[chan->itumode], 16);
  646. memcpy(com.cmd.StreamControl.SetupData + 16,
  647. ITUFeatureDecoderSetup, sizeof(ITUFeatureDecoderSetup));
  648. }
  649. clear_buffers(chan);
  650. chan->State = KSSTATE_RUN;
  651. if (mode & SMODE_TRANSPORT_STREAM)
  652. chan->HWState = HWSTATE_RUN;
  653. else
  654. chan->HWState = HWSTATE_STARTUP;
  655. spin_unlock_irq(&chan->state_lock);
  656. if (ngene_command(dev, &com) < 0) {
  657. up(&dev->stream_mutex);
  658. return -1;
  659. }
  660. up(&dev->stream_mutex);
  661. return 0;
  662. }
  663. /****************************************************************************/
  664. /* I2C **********************************************************************/
  665. /****************************************************************************/
  666. static void ngene_i2c_set_bus(struct ngene *dev, int bus)
  667. {
  668. if (!(dev->card_info->i2c_access & 2))
  669. return;
  670. if (dev->i2c_current_bus == bus)
  671. return;
  672. switch (bus) {
  673. case 0:
  674. ngene_command_gpio_set(dev, 3, 0);
  675. ngene_command_gpio_set(dev, 2, 1);
  676. break;
  677. case 1:
  678. ngene_command_gpio_set(dev, 2, 0);
  679. ngene_command_gpio_set(dev, 3, 1);
  680. break;
  681. }
  682. dev->i2c_current_bus = bus;
  683. }
  684. static int ngene_i2c_master_xfer(struct i2c_adapter *adapter,
  685. struct i2c_msg msg[], int num)
  686. {
  687. struct ngene_channel *chan =
  688. (struct ngene_channel *)i2c_get_adapdata(adapter);
  689. struct ngene *dev = chan->dev;
  690. down(&dev->i2c_switch_mutex);
  691. ngene_i2c_set_bus(dev, chan->number);
  692. if (num == 2 && msg[1].flags & I2C_M_RD && !(msg[0].flags & I2C_M_RD))
  693. if (!ngene_command_i2c_read(dev, msg[0].addr,
  694. msg[0].buf, msg[0].len,
  695. msg[1].buf, msg[1].len, 0))
  696. goto done;
  697. if (num == 1 && !(msg[0].flags & I2C_M_RD))
  698. if (!ngene_command_i2c_write(dev, msg[0].addr,
  699. msg[0].buf, msg[0].len))
  700. goto done;
  701. if (num == 1 && (msg[0].flags & I2C_M_RD))
  702. if (!ngene_command_i2c_read(dev, msg[0].addr, NULL, 0,
  703. msg[0].buf, msg[0].len, 0))
  704. goto done;
  705. up(&dev->i2c_switch_mutex);
  706. return -EIO;
  707. done:
  708. up(&dev->i2c_switch_mutex);
  709. return num;
  710. }
  711. static u32 ngene_i2c_functionality(struct i2c_adapter *adap)
  712. {
  713. return I2C_FUNC_SMBUS_EMUL;
  714. }
  715. static struct i2c_algorithm ngene_i2c_algo = {
  716. .master_xfer = ngene_i2c_master_xfer,
  717. .functionality = ngene_i2c_functionality,
  718. };
  719. static int ngene_i2c_init(struct ngene *dev, int dev_nr)
  720. {
  721. struct i2c_adapter *adap = &(dev->channel[dev_nr].i2c_adapter);
  722. i2c_set_adapdata(adap, &(dev->channel[dev_nr]));
  723. adap->class = I2C_CLASS_TV_DIGITAL | I2C_CLASS_TV_ANALOG;
  724. strcpy(adap->name, "nGene");
  725. adap->algo = &ngene_i2c_algo;
  726. adap->algo_data = (void *)&(dev->channel[dev_nr]);
  727. adap->dev.parent = &dev->pci_dev->dev;
  728. return i2c_add_adapter(adap);
  729. }
  730. /****************************************************************************/
  731. /* DVB functions and API interface ******************************************/
  732. /****************************************************************************/
  733. static void swap_buffer(u32 *p, u32 len)
  734. {
  735. while (len) {
  736. *p = swab32(*p);
  737. p++;
  738. len -= 4;
  739. }
  740. }
  741. static void *tsin_exchange(void *priv, void *buf, u32 len, u32 clock, u32 flags)
  742. {
  743. struct ngene_channel *chan = priv;
  744. #ifdef COMMAND_TIMEOUT_WORKAROUND
  745. if (chan->users > 0)
  746. #endif
  747. dvb_dmx_swfilter(&chan->demux, buf, len);
  748. return NULL;
  749. }
  750. u8 fill_ts[188] = { 0x47, 0x1f, 0xff, 0x10 };
  751. static void *tsout_exchange(void *priv, void *buf, u32 len,
  752. u32 clock, u32 flags)
  753. {
  754. struct ngene_channel *chan = priv;
  755. struct ngene *dev = chan->dev;
  756. u32 alen;
  757. alen = dvb_ringbuffer_avail(&dev->tsout_rbuf);
  758. alen -= alen % 188;
  759. if (alen < len)
  760. FillTSBuffer(buf + alen, len - alen, flags);
  761. else
  762. alen = len;
  763. dvb_ringbuffer_read(&dev->tsout_rbuf, buf, alen);
  764. if (flags & DF_SWAP32)
  765. swap_buffer((u32 *)buf, alen);
  766. wake_up_interruptible(&dev->tsout_rbuf.queue);
  767. return buf;
  768. }
  769. static void set_transfer(struct ngene_channel *chan, int state)
  770. {
  771. u8 control = 0, mode = 0, flags = 0;
  772. struct ngene *dev = chan->dev;
  773. int ret;
  774. /*
  775. printk(KERN_INFO DEVICE_NAME ": st %d\n", state);
  776. msleep(100);
  777. */
  778. if (state) {
  779. if (chan->running) {
  780. printk(KERN_INFO DEVICE_NAME ": already running\n");
  781. return;
  782. }
  783. } else {
  784. if (!chan->running) {
  785. printk(KERN_INFO DEVICE_NAME ": already stopped\n");
  786. return;
  787. }
  788. }
  789. if (dev->card_info->switch_ctrl)
  790. dev->card_info->switch_ctrl(chan, 1, state ^ 1);
  791. if (state) {
  792. spin_lock_irq(&chan->state_lock);
  793. /* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  794. ngreadl(0x9310)); */
  795. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  796. control = 0x80;
  797. if (chan->mode & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  798. chan->Capture1Length = 512 * 188;
  799. mode = SMODE_TRANSPORT_STREAM;
  800. }
  801. if (chan->mode & NGENE_IO_TSOUT) {
  802. chan->pBufferExchange = tsout_exchange;
  803. /* 0x66666666 = 50MHz *2^33 /250MHz */
  804. chan->AudioDTOValue = 0x66666666;
  805. /* set_dto(chan, 38810700+1000); */
  806. /* set_dto(chan, 19392658); */
  807. }
  808. if (chan->mode & NGENE_IO_TSIN)
  809. chan->pBufferExchange = tsin_exchange;
  810. /* ngwritel(0, 0x9310); */
  811. spin_unlock_irq(&chan->state_lock);
  812. } else
  813. ;/* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  814. ngreadl(0x9310)); */
  815. ret = ngene_command_stream_control(dev, chan->number,
  816. control, mode, flags);
  817. if (!ret)
  818. chan->running = state;
  819. else
  820. printk(KERN_ERR DEVICE_NAME ": set_transfer %d failed\n",
  821. state);
  822. if (!state) {
  823. spin_lock_irq(&chan->state_lock);
  824. chan->pBufferExchange = NULL;
  825. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  826. spin_unlock_irq(&chan->state_lock);
  827. }
  828. }
  829. static int ngene_start_feed(struct dvb_demux_feed *dvbdmxfeed)
  830. {
  831. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  832. struct ngene_channel *chan = dvbdmx->priv;
  833. if (chan->users == 0) {
  834. #ifdef COMMAND_TIMEOUT_WORKAROUND
  835. if (!chan->running)
  836. #endif
  837. set_transfer(chan, 1);
  838. /* msleep(10); */
  839. }
  840. return ++chan->users;
  841. }
  842. static int ngene_stop_feed(struct dvb_demux_feed *dvbdmxfeed)
  843. {
  844. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  845. struct ngene_channel *chan = dvbdmx->priv;
  846. if (--chan->users)
  847. return chan->users;
  848. #ifndef COMMAND_TIMEOUT_WORKAROUND
  849. set_transfer(chan, 0);
  850. #endif
  851. return 0;
  852. }
  853. static int my_dvb_dmx_ts_card_init(struct dvb_demux *dvbdemux, char *id,
  854. int (*start_feed)(struct dvb_demux_feed *),
  855. int (*stop_feed)(struct dvb_demux_feed *),
  856. void *priv)
  857. {
  858. dvbdemux->priv = priv;
  859. dvbdemux->filternum = 256;
  860. dvbdemux->feednum = 256;
  861. dvbdemux->start_feed = start_feed;
  862. dvbdemux->stop_feed = stop_feed;
  863. dvbdemux->write_to_decoder = NULL;
  864. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  865. DMX_SECTION_FILTERING |
  866. DMX_MEMORY_BASED_FILTERING);
  867. return dvb_dmx_init(dvbdemux);
  868. }
  869. static int my_dvb_dmxdev_ts_card_init(struct dmxdev *dmxdev,
  870. struct dvb_demux *dvbdemux,
  871. struct dmx_frontend *hw_frontend,
  872. struct dmx_frontend *mem_frontend,
  873. struct dvb_adapter *dvb_adapter)
  874. {
  875. int ret;
  876. dmxdev->filternum = 256;
  877. dmxdev->demux = &dvbdemux->dmx;
  878. dmxdev->capabilities = 0;
  879. ret = dvb_dmxdev_init(dmxdev, dvb_adapter);
  880. if (ret < 0)
  881. return ret;
  882. hw_frontend->source = DMX_FRONTEND_0;
  883. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, hw_frontend);
  884. mem_frontend->source = DMX_MEMORY_FE;
  885. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, mem_frontend);
  886. return dvbdemux->dmx.connect_frontend(&dvbdemux->dmx, hw_frontend);
  887. }
  888. /****************************************************************************/
  889. /* nGene hardware init and release functions ********************************/
  890. /****************************************************************************/
  891. static void free_ringbuffer(struct ngene *dev, struct SRingBufferDescriptor *rb)
  892. {
  893. struct SBufferHeader *Cur = rb->Head;
  894. u32 j;
  895. if (!Cur)
  896. return;
  897. for (j = 0; j < rb->NumBuffers; j++, Cur = Cur->Next) {
  898. if (Cur->Buffer1)
  899. pci_free_consistent(dev->pci_dev,
  900. rb->Buffer1Length,
  901. Cur->Buffer1,
  902. Cur->scList1->Address);
  903. if (Cur->Buffer2)
  904. pci_free_consistent(dev->pci_dev,
  905. rb->Buffer2Length,
  906. Cur->Buffer2,
  907. Cur->scList2->Address);
  908. }
  909. if (rb->SCListMem)
  910. pci_free_consistent(dev->pci_dev, rb->SCListMemSize,
  911. rb->SCListMem, rb->PASCListMem);
  912. pci_free_consistent(dev->pci_dev, rb->MemSize, rb->Head, rb->PAHead);
  913. }
  914. static void free_idlebuffer(struct ngene *dev,
  915. struct SRingBufferDescriptor *rb,
  916. struct SRingBufferDescriptor *tb)
  917. {
  918. int j;
  919. struct SBufferHeader *Cur = tb->Head;
  920. if (!rb->Head)
  921. return;
  922. free_ringbuffer(dev, rb);
  923. for (j = 0; j < tb->NumBuffers; j++, Cur = Cur->Next) {
  924. Cur->Buffer2 = NULL;
  925. Cur->scList2 = NULL;
  926. Cur->ngeneBuffer.Address_of_first_entry_2 = 0;
  927. Cur->ngeneBuffer.Number_of_entries_2 = 0;
  928. }
  929. }
  930. static void free_common_buffers(struct ngene *dev)
  931. {
  932. u32 i;
  933. struct ngene_channel *chan;
  934. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  935. chan = &dev->channel[i];
  936. free_idlebuffer(dev, &chan->TSIdleBuffer, &chan->TSRingBuffer);
  937. free_ringbuffer(dev, &chan->RingBuffer);
  938. free_ringbuffer(dev, &chan->TSRingBuffer);
  939. }
  940. if (dev->OverflowBuffer)
  941. pci_free_consistent(dev->pci_dev,
  942. OVERFLOW_BUFFER_SIZE,
  943. dev->OverflowBuffer, dev->PAOverflowBuffer);
  944. if (dev->FWInterfaceBuffer)
  945. pci_free_consistent(dev->pci_dev,
  946. 4096,
  947. dev->FWInterfaceBuffer,
  948. dev->PAFWInterfaceBuffer);
  949. }
  950. /****************************************************************************/
  951. /* Ring buffer handling *****************************************************/
  952. /****************************************************************************/
  953. static int create_ring_buffer(struct pci_dev *pci_dev,
  954. struct SRingBufferDescriptor *descr, u32 NumBuffers)
  955. {
  956. dma_addr_t tmp;
  957. struct SBufferHeader *Head;
  958. u32 i;
  959. u32 MemSize = SIZEOF_SBufferHeader * NumBuffers;
  960. u64 PARingBufferHead;
  961. u64 PARingBufferCur;
  962. u64 PARingBufferNext;
  963. struct SBufferHeader *Cur, *Next;
  964. descr->Head = NULL;
  965. descr->MemSize = 0;
  966. descr->PAHead = 0;
  967. descr->NumBuffers = 0;
  968. if (MemSize < 4096)
  969. MemSize = 4096;
  970. Head = pci_alloc_consistent(pci_dev, MemSize, &tmp);
  971. PARingBufferHead = tmp;
  972. if (!Head)
  973. return -ENOMEM;
  974. memset(Head, 0, MemSize);
  975. PARingBufferCur = PARingBufferHead;
  976. Cur = Head;
  977. for (i = 0; i < NumBuffers - 1; i++) {
  978. Next = (struct SBufferHeader *)
  979. (((u8 *) Cur) + SIZEOF_SBufferHeader);
  980. PARingBufferNext = PARingBufferCur + SIZEOF_SBufferHeader;
  981. Cur->Next = Next;
  982. Cur->ngeneBuffer.Next = PARingBufferNext;
  983. Cur = Next;
  984. PARingBufferCur = PARingBufferNext;
  985. }
  986. /* Last Buffer points back to first one */
  987. Cur->Next = Head;
  988. Cur->ngeneBuffer.Next = PARingBufferHead;
  989. descr->Head = Head;
  990. descr->MemSize = MemSize;
  991. descr->PAHead = PARingBufferHead;
  992. descr->NumBuffers = NumBuffers;
  993. return 0;
  994. }
  995. static int AllocateRingBuffers(struct pci_dev *pci_dev,
  996. dma_addr_t of,
  997. struct SRingBufferDescriptor *pRingBuffer,
  998. u32 Buffer1Length, u32 Buffer2Length)
  999. {
  1000. dma_addr_t tmp;
  1001. u32 i, j;
  1002. int status = 0;
  1003. u32 SCListMemSize = pRingBuffer->NumBuffers
  1004. * ((Buffer2Length != 0) ? (NUM_SCATTER_GATHER_ENTRIES * 2) :
  1005. NUM_SCATTER_GATHER_ENTRIES)
  1006. * sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1007. u64 PASCListMem;
  1008. struct HW_SCATTER_GATHER_ELEMENT *SCListEntry;
  1009. u64 PASCListEntry;
  1010. struct SBufferHeader *Cur;
  1011. void *SCListMem;
  1012. if (SCListMemSize < 4096)
  1013. SCListMemSize = 4096;
  1014. SCListMem = pci_alloc_consistent(pci_dev, SCListMemSize, &tmp);
  1015. PASCListMem = tmp;
  1016. if (SCListMem == NULL)
  1017. return -ENOMEM;
  1018. memset(SCListMem, 0, SCListMemSize);
  1019. pRingBuffer->SCListMem = SCListMem;
  1020. pRingBuffer->PASCListMem = PASCListMem;
  1021. pRingBuffer->SCListMemSize = SCListMemSize;
  1022. pRingBuffer->Buffer1Length = Buffer1Length;
  1023. pRingBuffer->Buffer2Length = Buffer2Length;
  1024. SCListEntry = SCListMem;
  1025. PASCListEntry = PASCListMem;
  1026. Cur = pRingBuffer->Head;
  1027. for (i = 0; i < pRingBuffer->NumBuffers; i += 1, Cur = Cur->Next) {
  1028. u64 PABuffer;
  1029. void *Buffer = pci_alloc_consistent(pci_dev, Buffer1Length,
  1030. &tmp);
  1031. PABuffer = tmp;
  1032. if (Buffer == NULL)
  1033. return -ENOMEM;
  1034. Cur->Buffer1 = Buffer;
  1035. SCListEntry->Address = PABuffer;
  1036. SCListEntry->Length = Buffer1Length;
  1037. Cur->scList1 = SCListEntry;
  1038. Cur->ngeneBuffer.Address_of_first_entry_1 = PASCListEntry;
  1039. Cur->ngeneBuffer.Number_of_entries_1 =
  1040. NUM_SCATTER_GATHER_ENTRIES;
  1041. SCListEntry += 1;
  1042. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1043. #if NUM_SCATTER_GATHER_ENTRIES > 1
  1044. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j += 1) {
  1045. SCListEntry->Address = of;
  1046. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  1047. SCListEntry += 1;
  1048. PASCListEntry +=
  1049. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1050. }
  1051. #endif
  1052. if (!Buffer2Length)
  1053. continue;
  1054. Buffer = pci_alloc_consistent(pci_dev, Buffer2Length, &tmp);
  1055. PABuffer = tmp;
  1056. if (Buffer == NULL)
  1057. return -ENOMEM;
  1058. Cur->Buffer2 = Buffer;
  1059. SCListEntry->Address = PABuffer;
  1060. SCListEntry->Length = Buffer2Length;
  1061. Cur->scList2 = SCListEntry;
  1062. Cur->ngeneBuffer.Address_of_first_entry_2 = PASCListEntry;
  1063. Cur->ngeneBuffer.Number_of_entries_2 =
  1064. NUM_SCATTER_GATHER_ENTRIES;
  1065. SCListEntry += 1;
  1066. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1067. #if NUM_SCATTER_GATHER_ENTRIES > 1
  1068. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j++) {
  1069. SCListEntry->Address = of;
  1070. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  1071. SCListEntry += 1;
  1072. PASCListEntry +=
  1073. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1074. }
  1075. #endif
  1076. }
  1077. return status;
  1078. }
  1079. static int FillTSIdleBuffer(struct SRingBufferDescriptor *pIdleBuffer,
  1080. struct SRingBufferDescriptor *pRingBuffer)
  1081. {
  1082. int status = 0;
  1083. /* Copy pointer to scatter gather list in TSRingbuffer
  1084. structure for buffer 2
  1085. Load number of buffer
  1086. */
  1087. u32 n = pRingBuffer->NumBuffers;
  1088. /* Point to first buffer entry */
  1089. struct SBufferHeader *Cur = pRingBuffer->Head;
  1090. int i;
  1091. /* Loop thru all buffer and set Buffer 2 pointers to TSIdlebuffer */
  1092. for (i = 0; i < n; i++) {
  1093. Cur->Buffer2 = pIdleBuffer->Head->Buffer1;
  1094. Cur->scList2 = pIdleBuffer->Head->scList1;
  1095. Cur->ngeneBuffer.Address_of_first_entry_2 =
  1096. pIdleBuffer->Head->ngeneBuffer.
  1097. Address_of_first_entry_1;
  1098. Cur->ngeneBuffer.Number_of_entries_2 =
  1099. pIdleBuffer->Head->ngeneBuffer.Number_of_entries_1;
  1100. Cur = Cur->Next;
  1101. }
  1102. return status;
  1103. }
  1104. static u32 RingBufferSizes[MAX_STREAM] = {
  1105. RING_SIZE_VIDEO,
  1106. RING_SIZE_VIDEO,
  1107. RING_SIZE_AUDIO,
  1108. RING_SIZE_AUDIO,
  1109. RING_SIZE_AUDIO,
  1110. };
  1111. static u32 Buffer1Sizes[MAX_STREAM] = {
  1112. MAX_VIDEO_BUFFER_SIZE,
  1113. MAX_VIDEO_BUFFER_SIZE,
  1114. MAX_AUDIO_BUFFER_SIZE,
  1115. MAX_AUDIO_BUFFER_SIZE,
  1116. MAX_AUDIO_BUFFER_SIZE
  1117. };
  1118. static u32 Buffer2Sizes[MAX_STREAM] = {
  1119. MAX_VBI_BUFFER_SIZE,
  1120. MAX_VBI_BUFFER_SIZE,
  1121. 0,
  1122. 0,
  1123. 0
  1124. };
  1125. static int AllocCommonBuffers(struct ngene *dev)
  1126. {
  1127. int status = 0, i;
  1128. dev->FWInterfaceBuffer = pci_alloc_consistent(dev->pci_dev, 4096,
  1129. &dev->PAFWInterfaceBuffer);
  1130. if (!dev->FWInterfaceBuffer)
  1131. return -ENOMEM;
  1132. dev->hosttongene = dev->FWInterfaceBuffer;
  1133. dev->ngenetohost = dev->FWInterfaceBuffer + 256;
  1134. dev->EventBuffer = dev->FWInterfaceBuffer + 512;
  1135. dev->OverflowBuffer = pci_alloc_consistent(dev->pci_dev,
  1136. OVERFLOW_BUFFER_SIZE,
  1137. &dev->PAOverflowBuffer);
  1138. if (!dev->OverflowBuffer)
  1139. return -ENOMEM;
  1140. memset(dev->OverflowBuffer, 0, OVERFLOW_BUFFER_SIZE);
  1141. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  1142. int type = dev->card_info->io_type[i];
  1143. dev->channel[i].State = KSSTATE_STOP;
  1144. if (type & (NGENE_IO_TV | NGENE_IO_HDTV | NGENE_IO_AIN)) {
  1145. status = create_ring_buffer(dev->pci_dev,
  1146. &dev->channel[i].RingBuffer,
  1147. RingBufferSizes[i]);
  1148. if (status < 0)
  1149. break;
  1150. if (type & (NGENE_IO_TV | NGENE_IO_AIN)) {
  1151. status = AllocateRingBuffers(dev->pci_dev,
  1152. dev->
  1153. PAOverflowBuffer,
  1154. &dev->channel[i].
  1155. RingBuffer,
  1156. Buffer1Sizes[i],
  1157. Buffer2Sizes[i]);
  1158. if (status < 0)
  1159. break;
  1160. } else if (type & NGENE_IO_HDTV) {
  1161. status = AllocateRingBuffers(dev->pci_dev,
  1162. dev->
  1163. PAOverflowBuffer,
  1164. &dev->channel[i].
  1165. RingBuffer,
  1166. MAX_HDTV_BUFFER_SIZE,
  1167. 0);
  1168. if (status < 0)
  1169. break;
  1170. }
  1171. }
  1172. if (type & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1173. status = create_ring_buffer(dev->pci_dev,
  1174. &dev->channel[i].
  1175. TSRingBuffer, RING_SIZE_TS);
  1176. if (status < 0)
  1177. break;
  1178. status = AllocateRingBuffers(dev->pci_dev,
  1179. dev->PAOverflowBuffer,
  1180. &dev->channel[i].
  1181. TSRingBuffer,
  1182. MAX_TS_BUFFER_SIZE, 0);
  1183. if (status)
  1184. break;
  1185. }
  1186. if (type & NGENE_IO_TSOUT) {
  1187. status = create_ring_buffer(dev->pci_dev,
  1188. &dev->channel[i].
  1189. TSIdleBuffer, 1);
  1190. if (status < 0)
  1191. break;
  1192. status = AllocateRingBuffers(dev->pci_dev,
  1193. dev->PAOverflowBuffer,
  1194. &dev->channel[i].
  1195. TSIdleBuffer,
  1196. MAX_TS_BUFFER_SIZE, 0);
  1197. if (status)
  1198. break;
  1199. FillTSIdleBuffer(&dev->channel[i].TSIdleBuffer,
  1200. &dev->channel[i].TSRingBuffer);
  1201. }
  1202. }
  1203. return status;
  1204. }
  1205. static void ngene_release_buffers(struct ngene *dev)
  1206. {
  1207. if (dev->iomem)
  1208. iounmap(dev->iomem);
  1209. free_common_buffers(dev);
  1210. vfree(dev->tsout_buf);
  1211. vfree(dev->ain_buf);
  1212. vfree(dev->vin_buf);
  1213. vfree(dev);
  1214. }
  1215. static int ngene_get_buffers(struct ngene *dev)
  1216. {
  1217. if (AllocCommonBuffers(dev))
  1218. return -ENOMEM;
  1219. if (dev->card_info->io_type[4] & NGENE_IO_TSOUT) {
  1220. dev->tsout_buf = vmalloc(TSOUT_BUF_SIZE);
  1221. if (!dev->tsout_buf)
  1222. return -ENOMEM;
  1223. dvb_ringbuffer_init(&dev->tsout_rbuf,
  1224. dev->tsout_buf, TSOUT_BUF_SIZE);
  1225. }
  1226. if (dev->card_info->io_type[2] & NGENE_IO_AIN) {
  1227. dev->ain_buf = vmalloc(AIN_BUF_SIZE);
  1228. if (!dev->ain_buf)
  1229. return -ENOMEM;
  1230. dvb_ringbuffer_init(&dev->ain_rbuf, dev->ain_buf, AIN_BUF_SIZE);
  1231. }
  1232. if (dev->card_info->io_type[0] & NGENE_IO_HDTV) {
  1233. dev->vin_buf = vmalloc(VIN_BUF_SIZE);
  1234. if (!dev->vin_buf)
  1235. return -ENOMEM;
  1236. dvb_ringbuffer_init(&dev->vin_rbuf, dev->vin_buf, VIN_BUF_SIZE);
  1237. }
  1238. dev->iomem = ioremap(pci_resource_start(dev->pci_dev, 0),
  1239. pci_resource_len(dev->pci_dev, 0));
  1240. if (!dev->iomem)
  1241. return -ENOMEM;
  1242. return 0;
  1243. }
  1244. static void ngene_init(struct ngene *dev)
  1245. {
  1246. int i;
  1247. tasklet_init(&dev->event_tasklet, event_tasklet, (unsigned long)dev);
  1248. memset_io(dev->iomem + 0xc000, 0x00, 0x220);
  1249. memset_io(dev->iomem + 0xc400, 0x00, 0x100);
  1250. for (i = 0; i < MAX_STREAM; i++) {
  1251. dev->channel[i].dev = dev;
  1252. dev->channel[i].number = i;
  1253. }
  1254. dev->fw_interface_version = 0;
  1255. ngwritel(0, NGENE_INT_ENABLE);
  1256. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  1257. dev->device_version = ngreadl(DEV_VER) & 0x0f;
  1258. printk(KERN_INFO DEVICE_NAME ": Device version %d\n",
  1259. dev->device_version);
  1260. }
  1261. static int ngene_load_firm(struct ngene *dev)
  1262. {
  1263. u32 size;
  1264. const struct firmware *fw = NULL;
  1265. u8 *ngene_fw;
  1266. char *fw_name;
  1267. int err, version;
  1268. version = dev->card_info->fw_version;
  1269. switch (version) {
  1270. default:
  1271. case 15:
  1272. version = 15;
  1273. size = 23466;
  1274. fw_name = "ngene_15.fw";
  1275. break;
  1276. case 16:
  1277. size = 23498;
  1278. fw_name = "ngene_16.fw";
  1279. break;
  1280. case 17:
  1281. size = 24446;
  1282. fw_name = "ngene_17.fw";
  1283. break;
  1284. }
  1285. if (request_firmware(&fw, fw_name, &dev->pci_dev->dev) < 0) {
  1286. printk(KERN_ERR DEVICE_NAME
  1287. ": Could not load firmware file %s.\n", fw_name);
  1288. printk(KERN_INFO DEVICE_NAME
  1289. ": Copy %s to your hotplug directory!\n", fw_name);
  1290. return -1;
  1291. }
  1292. if (size != fw->size) {
  1293. printk(KERN_ERR DEVICE_NAME
  1294. ": Firmware %s has invalid size!", fw_name);
  1295. err = -1;
  1296. } else {
  1297. printk(KERN_INFO DEVICE_NAME
  1298. ": Loading firmware file %s.\n", fw_name);
  1299. ngene_fw = (u8 *) fw->data;
  1300. err = ngene_command_load_firmware(dev, ngene_fw, size);
  1301. }
  1302. release_firmware(fw);
  1303. return err;
  1304. }
  1305. static void ngene_stop(struct ngene *dev)
  1306. {
  1307. down(&dev->cmd_mutex);
  1308. i2c_del_adapter(&(dev->channel[0].i2c_adapter));
  1309. i2c_del_adapter(&(dev->channel[1].i2c_adapter));
  1310. ngwritel(0, NGENE_INT_ENABLE);
  1311. ngwritel(0, NGENE_COMMAND);
  1312. ngwritel(0, NGENE_COMMAND_HI);
  1313. ngwritel(0, NGENE_STATUS);
  1314. ngwritel(0, NGENE_STATUS_HI);
  1315. ngwritel(0, NGENE_EVENT);
  1316. ngwritel(0, NGENE_EVENT_HI);
  1317. free_irq(dev->pci_dev->irq, dev);
  1318. }
  1319. static int ngene_start(struct ngene *dev)
  1320. {
  1321. int stat;
  1322. int i;
  1323. pci_set_master(dev->pci_dev);
  1324. ngene_init(dev);
  1325. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1326. IRQF_SHARED, "nGene",
  1327. (void *)dev);
  1328. if (stat < 0)
  1329. return stat;
  1330. init_waitqueue_head(&dev->cmd_wq);
  1331. init_waitqueue_head(&dev->tx_wq);
  1332. init_waitqueue_head(&dev->rx_wq);
  1333. sema_init(&dev->cmd_mutex, 1);
  1334. sema_init(&dev->stream_mutex, 1);
  1335. sema_init(&dev->pll_mutex, 1);
  1336. sema_init(&dev->i2c_switch_mutex, 1);
  1337. spin_lock_init(&dev->cmd_lock);
  1338. for (i = 0; i < MAX_STREAM; i++)
  1339. spin_lock_init(&dev->channel[i].state_lock);
  1340. ngwritel(1, TIMESTAMPS);
  1341. ngwritel(1, NGENE_INT_ENABLE);
  1342. stat = ngene_load_firm(dev);
  1343. if (stat < 0)
  1344. goto fail;
  1345. stat = ngene_i2c_init(dev, 0);
  1346. if (stat < 0)
  1347. goto fail;
  1348. stat = ngene_i2c_init(dev, 1);
  1349. if (stat < 0)
  1350. goto fail;
  1351. if (dev->card_info->fw_version == 17) {
  1352. u8 tsin4_config[6] = {
  1353. 3072 / 64, 3072 / 64, 0, 3072 / 64, 3072 / 64, 0};
  1354. u8 default_config[6] = {
  1355. 4096 / 64, 4096 / 64, 0, 2048 / 64, 2048 / 64, 0};
  1356. u8 *bconf = default_config;
  1357. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1358. bconf = tsin4_config;
  1359. dprintk(KERN_DEBUG DEVICE_NAME ": FW 17 buffer config\n");
  1360. stat = ngene_command_config_free_buf(dev, bconf);
  1361. } else {
  1362. int bconf = BUFFER_CONFIG_4422;
  1363. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1364. bconf = BUFFER_CONFIG_3333;
  1365. stat = ngene_command_config_buf(dev, bconf);
  1366. }
  1367. return stat;
  1368. fail:
  1369. ngwritel(0, NGENE_INT_ENABLE);
  1370. free_irq(dev->pci_dev->irq, dev);
  1371. return stat;
  1372. }
  1373. /****************************************************************************/
  1374. /* Switch control (I2C gates, etc.) *****************************************/
  1375. /****************************************************************************/
  1376. /****************************************************************************/
  1377. /* Demod/tuner attachment ***************************************************/
  1378. /****************************************************************************/
  1379. static int tuner_attach_stv6110(struct ngene_channel *chan)
  1380. {
  1381. struct stv090x_config *feconf = (struct stv090x_config *)
  1382. chan->dev->card_info->fe_config[chan->number];
  1383. struct stv6110x_config *tunerconf = (struct stv6110x_config *)
  1384. chan->dev->card_info->tuner_config[chan->number];
  1385. struct stv6110x_devctl *ctl;
  1386. ctl = dvb_attach(stv6110x_attach, chan->fe, tunerconf,
  1387. &chan->i2c_adapter);
  1388. if (ctl == NULL) {
  1389. printk(KERN_ERR DEVICE_NAME ": No STV6110X found!\n");
  1390. return -ENODEV;
  1391. }
  1392. feconf->tuner_init = ctl->tuner_init;
  1393. feconf->tuner_set_mode = ctl->tuner_set_mode;
  1394. feconf->tuner_set_frequency = ctl->tuner_set_frequency;
  1395. feconf->tuner_get_frequency = ctl->tuner_get_frequency;
  1396. feconf->tuner_set_bandwidth = ctl->tuner_set_bandwidth;
  1397. feconf->tuner_get_bandwidth = ctl->tuner_get_bandwidth;
  1398. feconf->tuner_set_bbgain = ctl->tuner_set_bbgain;
  1399. feconf->tuner_get_bbgain = ctl->tuner_get_bbgain;
  1400. feconf->tuner_set_refclk = ctl->tuner_set_refclk;
  1401. feconf->tuner_get_status = ctl->tuner_get_status;
  1402. return 0;
  1403. }
  1404. static int demod_attach_stv0900(struct ngene_channel *chan)
  1405. {
  1406. struct stv090x_config *feconf = (struct stv090x_config *)
  1407. chan->dev->card_info->fe_config[chan->number];
  1408. chan->fe = dvb_attach(stv090x_attach,
  1409. feconf,
  1410. &chan->i2c_adapter,
  1411. chan->number == 0 ? STV090x_DEMODULATOR_0 :
  1412. STV090x_DEMODULATOR_1);
  1413. if (chan->fe == NULL) {
  1414. printk(KERN_ERR DEVICE_NAME ": No STV0900 found!\n");
  1415. return -ENODEV;
  1416. }
  1417. if (!dvb_attach(lnbh24_attach, chan->fe, &chan->i2c_adapter, 0,
  1418. 0, chan->dev->card_info->lnb[chan->number])) {
  1419. printk(KERN_ERR DEVICE_NAME ": No LNBH24 found!\n");
  1420. dvb_frontend_detach(chan->fe);
  1421. return -ENODEV;
  1422. }
  1423. return 0;
  1424. }
  1425. /****************************************************************************/
  1426. /****************************************************************************/
  1427. /****************************************************************************/
  1428. static void release_channel(struct ngene_channel *chan)
  1429. {
  1430. struct dvb_demux *dvbdemux = &chan->demux;
  1431. struct ngene *dev = chan->dev;
  1432. struct ngene_info *ni = dev->card_info;
  1433. int io = ni->io_type[chan->number];
  1434. #ifdef COMMAND_TIMEOUT_WORKAROUND
  1435. if (chan->running)
  1436. set_transfer(chan, 0);
  1437. #endif
  1438. tasklet_kill(&chan->demux_tasklet);
  1439. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1440. if (chan->fe) {
  1441. dvb_unregister_frontend(chan->fe);
  1442. dvb_frontend_detach(chan->fe);
  1443. chan->fe = NULL;
  1444. }
  1445. dvbdemux->dmx.close(&dvbdemux->dmx);
  1446. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1447. &chan->hw_frontend);
  1448. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1449. &chan->mem_frontend);
  1450. dvb_dmxdev_release(&chan->dmxdev);
  1451. dvb_dmx_release(&chan->demux);
  1452. if (chan->number == 0 || !one_adapter)
  1453. dvb_unregister_adapter(&dev->adapter[chan->number]);
  1454. }
  1455. }
  1456. static int init_channel(struct ngene_channel *chan)
  1457. {
  1458. int ret = 0, nr = chan->number;
  1459. struct dvb_adapter *adapter = NULL;
  1460. struct dvb_demux *dvbdemux = &chan->demux;
  1461. struct ngene *dev = chan->dev;
  1462. struct ngene_info *ni = dev->card_info;
  1463. int io = ni->io_type[nr];
  1464. tasklet_init(&chan->demux_tasklet, demux_tasklet, (unsigned long)chan);
  1465. chan->users = 0;
  1466. chan->type = io;
  1467. chan->mode = chan->type; /* for now only one mode */
  1468. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1469. if (nr >= STREAM_AUDIOIN1)
  1470. chan->DataFormatFlags = DF_SWAP32;
  1471. if (nr == 0 || !one_adapter) {
  1472. adapter = &dev->adapter[nr];
  1473. ret = dvb_register_adapter(adapter, "nGene",
  1474. THIS_MODULE,
  1475. &chan->dev->pci_dev->dev,
  1476. adapter_nr);
  1477. if (ret < 0)
  1478. return ret;
  1479. } else {
  1480. adapter = &dev->adapter[0];
  1481. }
  1482. ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
  1483. ngene_start_feed,
  1484. ngene_stop_feed, chan);
  1485. ret = my_dvb_dmxdev_ts_card_init(&chan->dmxdev, &chan->demux,
  1486. &chan->hw_frontend,
  1487. &chan->mem_frontend, adapter);
  1488. }
  1489. if (io & NGENE_IO_TSIN) {
  1490. chan->fe = NULL;
  1491. if (ni->demod_attach[nr])
  1492. ni->demod_attach[nr](chan);
  1493. if (chan->fe) {
  1494. if (dvb_register_frontend(adapter, chan->fe) < 0) {
  1495. if (chan->fe->ops.release)
  1496. chan->fe->ops.release(chan->fe);
  1497. chan->fe = NULL;
  1498. }
  1499. }
  1500. if (chan->fe && ni->tuner_attach[nr])
  1501. if (ni->tuner_attach[nr] (chan) < 0) {
  1502. printk(KERN_ERR DEVICE_NAME
  1503. ": Tuner attach failed on channel %d!\n",
  1504. nr);
  1505. }
  1506. }
  1507. return ret;
  1508. }
  1509. static int init_channels(struct ngene *dev)
  1510. {
  1511. int i, j;
  1512. for (i = 0; i < MAX_STREAM; i++) {
  1513. if (init_channel(&dev->channel[i]) < 0) {
  1514. for (j = i - 1; j >= 0; j--)
  1515. release_channel(&dev->channel[j]);
  1516. return -1;
  1517. }
  1518. }
  1519. return 0;
  1520. }
  1521. /****************************************************************************/
  1522. /* device probe/remove calls ************************************************/
  1523. /****************************************************************************/
  1524. static void __devexit ngene_remove(struct pci_dev *pdev)
  1525. {
  1526. struct ngene *dev = (struct ngene *)pci_get_drvdata(pdev);
  1527. int i;
  1528. tasklet_kill(&dev->event_tasklet);
  1529. for (i = MAX_STREAM - 1; i >= 0; i--)
  1530. release_channel(&dev->channel[i]);
  1531. ngene_stop(dev);
  1532. ngene_release_buffers(dev);
  1533. pci_set_drvdata(pdev, NULL);
  1534. pci_disable_device(pdev);
  1535. }
  1536. static int __devinit ngene_probe(struct pci_dev *pci_dev,
  1537. const struct pci_device_id *id)
  1538. {
  1539. struct ngene *dev;
  1540. int stat = 0;
  1541. if (pci_enable_device(pci_dev) < 0)
  1542. return -ENODEV;
  1543. dev = vmalloc(sizeof(struct ngene));
  1544. if (dev == NULL) {
  1545. stat = -ENOMEM;
  1546. goto fail0;
  1547. }
  1548. memset(dev, 0, sizeof(struct ngene));
  1549. dev->pci_dev = pci_dev;
  1550. dev->card_info = (struct ngene_info *)id->driver_data;
  1551. printk(KERN_INFO DEVICE_NAME ": Found %s\n", dev->card_info->name);
  1552. pci_set_drvdata(pci_dev, dev);
  1553. /* Alloc buffers and start nGene */
  1554. stat = ngene_get_buffers(dev);
  1555. if (stat < 0)
  1556. goto fail1;
  1557. stat = ngene_start(dev);
  1558. if (stat < 0)
  1559. goto fail1;
  1560. dev->i2c_current_bus = -1;
  1561. /* Register DVB adapters and devices for both channels */
  1562. if (init_channels(dev) < 0)
  1563. goto fail2;
  1564. return 0;
  1565. fail2:
  1566. ngene_stop(dev);
  1567. fail1:
  1568. ngene_release_buffers(dev);
  1569. fail0:
  1570. pci_disable_device(pci_dev);
  1571. pci_set_drvdata(pci_dev, NULL);
  1572. return stat;
  1573. }
  1574. /****************************************************************************/
  1575. /* Card configs *************************************************************/
  1576. /****************************************************************************/
  1577. static struct stv090x_config fe_cineS2 = {
  1578. .device = STV0900,
  1579. .demod_mode = STV090x_DUAL,
  1580. .clk_mode = STV090x_CLK_EXT,
  1581. .xtal = 27000000,
  1582. .address = 0x68,
  1583. .ts1_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1584. .ts2_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1585. .repeater_level = STV090x_RPTLEVEL_16,
  1586. .adc1_range = STV090x_ADC_1Vpp,
  1587. .adc2_range = STV090x_ADC_1Vpp,
  1588. .diseqc_envelope_mode = true,
  1589. };
  1590. static struct stv6110x_config tuner_cineS2_0 = {
  1591. .addr = 0x60,
  1592. .refclk = 27000000,
  1593. .clk_div = 1,
  1594. };
  1595. static struct stv6110x_config tuner_cineS2_1 = {
  1596. .addr = 0x63,
  1597. .refclk = 27000000,
  1598. .clk_div = 1,
  1599. };
  1600. static struct ngene_info ngene_info_cineS2 = {
  1601. .type = NGENE_SIDEWINDER,
  1602. .name = "Linux4Media cineS2 DVB-S2 Twin Tuner",
  1603. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1604. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1605. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1606. .fe_config = {&fe_cineS2, &fe_cineS2},
  1607. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1608. .lnb = {0x0b, 0x08},
  1609. .tsf = {3, 3},
  1610. .fw_version = 15,
  1611. };
  1612. static struct ngene_info ngene_info_satixS2 = {
  1613. .type = NGENE_SIDEWINDER,
  1614. .name = "Mystique SaTiX-S2 Dual",
  1615. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1616. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1617. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1618. .fe_config = {&fe_cineS2, &fe_cineS2},
  1619. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1620. .lnb = {0x0b, 0x08},
  1621. .tsf = {3, 3},
  1622. .fw_version = 15,
  1623. };
  1624. static struct ngene_info ngene_info_satixS2v2 = {
  1625. .type = NGENE_SIDEWINDER,
  1626. .name = "Mystique SaTiX-S2 Dual (v2)",
  1627. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1628. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1629. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1630. .fe_config = {&fe_cineS2, &fe_cineS2},
  1631. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1632. .lnb = {0x0a, 0x08},
  1633. .tsf = {3, 3},
  1634. .fw_version = 15,
  1635. };
  1636. static struct ngene_info ngene_info_cineS2v5 = {
  1637. .type = NGENE_SIDEWINDER,
  1638. .name = "Linux4Media cineS2 DVB-S2 Twin Tuner (v5)",
  1639. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1640. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1641. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1642. .fe_config = {&fe_cineS2, &fe_cineS2},
  1643. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1644. .lnb = {0x0a, 0x08},
  1645. .tsf = {3, 3},
  1646. .fw_version = 15,
  1647. };
  1648. /****************************************************************************/
  1649. /****************************************************************************/
  1650. /* PCI Subsystem ID *********************************************************/
  1651. /****************************************************************************/
  1652. #define NGENE_ID(_subvend, _subdev, _driverdata) { \
  1653. .vendor = NGENE_VID, .device = NGENE_PID, \
  1654. .subvendor = _subvend, .subdevice = _subdev, \
  1655. .driver_data = (unsigned long) &_driverdata }
  1656. /****************************************************************************/
  1657. static const struct pci_device_id ngene_id_tbl[] __devinitdata = {
  1658. NGENE_ID(0x18c3, 0xabc3, ngene_info_cineS2),
  1659. NGENE_ID(0x18c3, 0xabc4, ngene_info_cineS2),
  1660. NGENE_ID(0x18c3, 0xdb01, ngene_info_satixS2),
  1661. NGENE_ID(0x18c3, 0xdb02, ngene_info_satixS2v2),
  1662. NGENE_ID(0x18c3, 0xdd00, ngene_info_cineS2v5),
  1663. {0}
  1664. };
  1665. MODULE_DEVICE_TABLE(pci, ngene_id_tbl);
  1666. /****************************************************************************/
  1667. /* Init/Exit ****************************************************************/
  1668. /****************************************************************************/
  1669. static pci_ers_result_t ngene_error_detected(struct pci_dev *dev,
  1670. enum pci_channel_state state)
  1671. {
  1672. printk(KERN_ERR DEVICE_NAME ": PCI error\n");
  1673. if (state == pci_channel_io_perm_failure)
  1674. return PCI_ERS_RESULT_DISCONNECT;
  1675. if (state == pci_channel_io_frozen)
  1676. return PCI_ERS_RESULT_NEED_RESET;
  1677. return PCI_ERS_RESULT_CAN_RECOVER;
  1678. }
  1679. static pci_ers_result_t ngene_link_reset(struct pci_dev *dev)
  1680. {
  1681. printk(KERN_INFO DEVICE_NAME ": link reset\n");
  1682. return 0;
  1683. }
  1684. static pci_ers_result_t ngene_slot_reset(struct pci_dev *dev)
  1685. {
  1686. printk(KERN_INFO DEVICE_NAME ": slot reset\n");
  1687. return 0;
  1688. }
  1689. static void ngene_resume(struct pci_dev *dev)
  1690. {
  1691. printk(KERN_INFO DEVICE_NAME ": resume\n");
  1692. }
  1693. static struct pci_error_handlers ngene_errors = {
  1694. .error_detected = ngene_error_detected,
  1695. .link_reset = ngene_link_reset,
  1696. .slot_reset = ngene_slot_reset,
  1697. .resume = ngene_resume,
  1698. };
  1699. static struct pci_driver ngene_pci_driver = {
  1700. .name = "ngene",
  1701. .id_table = ngene_id_tbl,
  1702. .probe = ngene_probe,
  1703. .remove = __devexit_p(ngene_remove),
  1704. .err_handler = &ngene_errors,
  1705. };
  1706. static __init int module_init_ngene(void)
  1707. {
  1708. printk(KERN_INFO
  1709. "nGene PCIE bridge driver, Copyright (C) 2005-2007 Micronas\n");
  1710. return pci_register_driver(&ngene_pci_driver);
  1711. }
  1712. static __exit void module_exit_ngene(void)
  1713. {
  1714. pci_unregister_driver(&ngene_pci_driver);
  1715. }
  1716. module_init(module_init_ngene);
  1717. module_exit(module_exit_ngene);
  1718. MODULE_DESCRIPTION("nGene");
  1719. MODULE_AUTHOR("Micronas, Ralph Metzler, Manfred Voelkel");
  1720. MODULE_LICENSE("GPL");