radeon.h 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_dynpm;
  87. extern int radeon_audio;
  88. /*
  89. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  90. * symbol;
  91. */
  92. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  93. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  94. #define RADEON_IB_POOL_SIZE 16
  95. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  96. #define RADEONFB_CONN_LIMIT 4
  97. #define RADEON_BIOS_NUM_SCRATCH 8
  98. /*
  99. * Errata workarounds.
  100. */
  101. enum radeon_pll_errata {
  102. CHIP_ERRATA_R300_CG = 0x00000001,
  103. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  104. CHIP_ERRATA_PLL_DELAY = 0x00000004
  105. };
  106. struct radeon_device;
  107. /*
  108. * BIOS.
  109. */
  110. bool radeon_get_bios(struct radeon_device *rdev);
  111. /*
  112. * Dummy page
  113. */
  114. struct radeon_dummy_page {
  115. struct page *page;
  116. dma_addr_t addr;
  117. };
  118. int radeon_dummy_page_init(struct radeon_device *rdev);
  119. void radeon_dummy_page_fini(struct radeon_device *rdev);
  120. /*
  121. * Clocks
  122. */
  123. struct radeon_clock {
  124. struct radeon_pll p1pll;
  125. struct radeon_pll p2pll;
  126. struct radeon_pll dcpll;
  127. struct radeon_pll spll;
  128. struct radeon_pll mpll;
  129. /* 10 Khz units */
  130. uint32_t default_mclk;
  131. uint32_t default_sclk;
  132. uint32_t default_dispclk;
  133. uint32_t dp_extclk;
  134. };
  135. /*
  136. * Power management
  137. */
  138. int radeon_pm_init(struct radeon_device *rdev);
  139. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  140. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  141. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  142. /*
  143. * Fences.
  144. */
  145. struct radeon_fence_driver {
  146. uint32_t scratch_reg;
  147. atomic_t seq;
  148. uint32_t last_seq;
  149. unsigned long count_timeout;
  150. wait_queue_head_t queue;
  151. rwlock_t lock;
  152. struct list_head created;
  153. struct list_head emited;
  154. struct list_head signaled;
  155. bool initialized;
  156. };
  157. struct radeon_fence {
  158. struct radeon_device *rdev;
  159. struct kref kref;
  160. struct list_head list;
  161. /* protected by radeon_fence.lock */
  162. uint32_t seq;
  163. unsigned long timeout;
  164. bool emited;
  165. bool signaled;
  166. };
  167. int radeon_fence_driver_init(struct radeon_device *rdev);
  168. void radeon_fence_driver_fini(struct radeon_device *rdev);
  169. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  170. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  171. void radeon_fence_process(struct radeon_device *rdev);
  172. bool radeon_fence_signaled(struct radeon_fence *fence);
  173. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  174. int radeon_fence_wait_next(struct radeon_device *rdev);
  175. int radeon_fence_wait_last(struct radeon_device *rdev);
  176. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  177. void radeon_fence_unref(struct radeon_fence **fence);
  178. /*
  179. * Tiling registers
  180. */
  181. struct radeon_surface_reg {
  182. struct radeon_bo *bo;
  183. };
  184. #define RADEON_GEM_MAX_SURFACES 8
  185. /*
  186. * TTM.
  187. */
  188. struct radeon_mman {
  189. struct ttm_bo_global_ref bo_global_ref;
  190. struct ttm_global_reference mem_global_ref;
  191. struct ttm_bo_device bdev;
  192. bool mem_global_referenced;
  193. bool initialized;
  194. };
  195. struct radeon_bo {
  196. /* Protected by gem.mutex */
  197. struct list_head list;
  198. /* Protected by tbo.reserved */
  199. u32 placements[3];
  200. struct ttm_placement placement;
  201. struct ttm_buffer_object tbo;
  202. struct ttm_bo_kmap_obj kmap;
  203. unsigned pin_count;
  204. void *kptr;
  205. u32 tiling_flags;
  206. u32 pitch;
  207. int surface_reg;
  208. /* Constant after initialization */
  209. struct radeon_device *rdev;
  210. struct drm_gem_object *gobj;
  211. };
  212. struct radeon_bo_list {
  213. struct list_head list;
  214. struct radeon_bo *bo;
  215. uint64_t gpu_offset;
  216. unsigned rdomain;
  217. unsigned wdomain;
  218. u32 tiling_flags;
  219. };
  220. /*
  221. * GEM objects.
  222. */
  223. struct radeon_gem {
  224. struct mutex mutex;
  225. struct list_head objects;
  226. };
  227. int radeon_gem_init(struct radeon_device *rdev);
  228. void radeon_gem_fini(struct radeon_device *rdev);
  229. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  230. int alignment, int initial_domain,
  231. bool discardable, bool kernel,
  232. struct drm_gem_object **obj);
  233. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  234. uint64_t *gpu_addr);
  235. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  236. /*
  237. * GART structures, functions & helpers
  238. */
  239. struct radeon_mc;
  240. struct radeon_gart_table_ram {
  241. volatile uint32_t *ptr;
  242. };
  243. struct radeon_gart_table_vram {
  244. struct radeon_bo *robj;
  245. volatile uint32_t *ptr;
  246. };
  247. union radeon_gart_table {
  248. struct radeon_gart_table_ram ram;
  249. struct radeon_gart_table_vram vram;
  250. };
  251. #define RADEON_GPU_PAGE_SIZE 4096
  252. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  253. struct radeon_gart {
  254. dma_addr_t table_addr;
  255. unsigned num_gpu_pages;
  256. unsigned num_cpu_pages;
  257. unsigned table_size;
  258. union radeon_gart_table table;
  259. struct page **pages;
  260. dma_addr_t *pages_addr;
  261. bool ready;
  262. };
  263. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  264. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  265. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  266. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  267. int radeon_gart_init(struct radeon_device *rdev);
  268. void radeon_gart_fini(struct radeon_device *rdev);
  269. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  270. int pages);
  271. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  272. int pages, struct page **pagelist);
  273. /*
  274. * GPU MC structures, functions & helpers
  275. */
  276. struct radeon_mc {
  277. resource_size_t aper_size;
  278. resource_size_t aper_base;
  279. resource_size_t agp_base;
  280. /* for some chips with <= 32MB we need to lie
  281. * about vram size near mc fb location */
  282. u64 mc_vram_size;
  283. u64 visible_vram_size;
  284. u64 gtt_size;
  285. u64 gtt_start;
  286. u64 gtt_end;
  287. u64 vram_start;
  288. u64 vram_end;
  289. unsigned vram_width;
  290. u64 real_vram_size;
  291. int vram_mtrr;
  292. bool vram_is_ddr;
  293. bool igp_sideport_enabled;
  294. };
  295. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  296. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  297. /*
  298. * GPU scratch registers structures, functions & helpers
  299. */
  300. struct radeon_scratch {
  301. unsigned num_reg;
  302. bool free[32];
  303. uint32_t reg[32];
  304. };
  305. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  306. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  307. /*
  308. * IRQS.
  309. */
  310. struct radeon_irq {
  311. bool installed;
  312. bool sw_int;
  313. /* FIXME: use a define max crtc rather than hardcode it */
  314. bool crtc_vblank_int[2];
  315. wait_queue_head_t vblank_queue;
  316. /* FIXME: use defines for max hpd/dacs */
  317. bool hpd[6];
  318. spinlock_t sw_lock;
  319. int sw_refcount;
  320. };
  321. int radeon_irq_kms_init(struct radeon_device *rdev);
  322. void radeon_irq_kms_fini(struct radeon_device *rdev);
  323. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  324. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  325. /*
  326. * CP & ring.
  327. */
  328. struct radeon_ib {
  329. struct list_head list;
  330. unsigned idx;
  331. uint64_t gpu_addr;
  332. struct radeon_fence *fence;
  333. uint32_t *ptr;
  334. uint32_t length_dw;
  335. bool free;
  336. };
  337. /*
  338. * locking -
  339. * mutex protects scheduled_ibs, ready, alloc_bm
  340. */
  341. struct radeon_ib_pool {
  342. struct mutex mutex;
  343. struct radeon_bo *robj;
  344. struct list_head bogus_ib;
  345. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  346. bool ready;
  347. unsigned head_id;
  348. };
  349. struct radeon_cp {
  350. struct radeon_bo *ring_obj;
  351. volatile uint32_t *ring;
  352. unsigned rptr;
  353. unsigned wptr;
  354. unsigned wptr_old;
  355. unsigned ring_size;
  356. unsigned ring_free_dw;
  357. int count_dw;
  358. uint64_t gpu_addr;
  359. uint32_t align_mask;
  360. uint32_t ptr_mask;
  361. struct mutex mutex;
  362. bool ready;
  363. };
  364. /*
  365. * R6xx+ IH ring
  366. */
  367. struct r600_ih {
  368. struct radeon_bo *ring_obj;
  369. volatile uint32_t *ring;
  370. unsigned rptr;
  371. unsigned wptr;
  372. unsigned wptr_old;
  373. unsigned ring_size;
  374. uint64_t gpu_addr;
  375. uint32_t ptr_mask;
  376. spinlock_t lock;
  377. bool enabled;
  378. };
  379. struct r600_blit {
  380. struct mutex mutex;
  381. struct radeon_bo *shader_obj;
  382. u64 shader_gpu_addr;
  383. u32 vs_offset, ps_offset;
  384. u32 state_offset;
  385. u32 state_len;
  386. u32 vb_used, vb_total;
  387. struct radeon_ib *vb_ib;
  388. };
  389. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  390. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  391. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  392. int radeon_ib_pool_init(struct radeon_device *rdev);
  393. void radeon_ib_pool_fini(struct radeon_device *rdev);
  394. int radeon_ib_test(struct radeon_device *rdev);
  395. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  396. /* Ring access between begin & end cannot sleep */
  397. void radeon_ring_free_size(struct radeon_device *rdev);
  398. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  399. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  400. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  401. int radeon_ring_test(struct radeon_device *rdev);
  402. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  403. void radeon_ring_fini(struct radeon_device *rdev);
  404. /*
  405. * CS.
  406. */
  407. struct radeon_cs_reloc {
  408. struct drm_gem_object *gobj;
  409. struct radeon_bo *robj;
  410. struct radeon_bo_list lobj;
  411. uint32_t handle;
  412. uint32_t flags;
  413. };
  414. struct radeon_cs_chunk {
  415. uint32_t chunk_id;
  416. uint32_t length_dw;
  417. int kpage_idx[2];
  418. uint32_t *kpage[2];
  419. uint32_t *kdata;
  420. void __user *user_ptr;
  421. int last_copied_page;
  422. int last_page_index;
  423. };
  424. struct radeon_cs_parser {
  425. struct device *dev;
  426. struct radeon_device *rdev;
  427. struct drm_file *filp;
  428. /* chunks */
  429. unsigned nchunks;
  430. struct radeon_cs_chunk *chunks;
  431. uint64_t *chunks_array;
  432. /* IB */
  433. unsigned idx;
  434. /* relocations */
  435. unsigned nrelocs;
  436. struct radeon_cs_reloc *relocs;
  437. struct radeon_cs_reloc **relocs_ptr;
  438. struct list_head validated;
  439. /* indices of various chunks */
  440. int chunk_ib_idx;
  441. int chunk_relocs_idx;
  442. struct radeon_ib *ib;
  443. void *track;
  444. unsigned family;
  445. int parser_error;
  446. };
  447. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  448. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  449. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  450. {
  451. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  452. u32 pg_idx, pg_offset;
  453. u32 idx_value = 0;
  454. int new_page;
  455. pg_idx = (idx * 4) / PAGE_SIZE;
  456. pg_offset = (idx * 4) % PAGE_SIZE;
  457. if (ibc->kpage_idx[0] == pg_idx)
  458. return ibc->kpage[0][pg_offset/4];
  459. if (ibc->kpage_idx[1] == pg_idx)
  460. return ibc->kpage[1][pg_offset/4];
  461. new_page = radeon_cs_update_pages(p, pg_idx);
  462. if (new_page < 0) {
  463. p->parser_error = new_page;
  464. return 0;
  465. }
  466. idx_value = ibc->kpage[new_page][pg_offset/4];
  467. return idx_value;
  468. }
  469. struct radeon_cs_packet {
  470. unsigned idx;
  471. unsigned type;
  472. unsigned reg;
  473. unsigned opcode;
  474. int count;
  475. unsigned one_reg_wr;
  476. };
  477. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  478. struct radeon_cs_packet *pkt,
  479. unsigned idx, unsigned reg);
  480. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  481. struct radeon_cs_packet *pkt);
  482. /*
  483. * AGP
  484. */
  485. int radeon_agp_init(struct radeon_device *rdev);
  486. void radeon_agp_resume(struct radeon_device *rdev);
  487. void radeon_agp_fini(struct radeon_device *rdev);
  488. /*
  489. * Writeback
  490. */
  491. struct radeon_wb {
  492. struct radeon_bo *wb_obj;
  493. volatile uint32_t *wb;
  494. uint64_t gpu_addr;
  495. };
  496. /**
  497. * struct radeon_pm - power management datas
  498. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  499. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  500. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  501. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  502. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  503. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  504. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  505. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  506. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  507. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  508. * @needed_bandwidth: current bandwidth needs
  509. *
  510. * It keeps track of various data needed to take powermanagement decision.
  511. * Bandwith need is used to determine minimun clock of the GPU and memory.
  512. * Equation between gpu/memory clock and available bandwidth is hw dependent
  513. * (type of memory, bus size, efficiency, ...)
  514. */
  515. enum radeon_pm_state {
  516. PM_STATE_DISABLED,
  517. PM_STATE_MINIMUM,
  518. PM_STATE_PAUSED,
  519. PM_STATE_ACTIVE
  520. };
  521. enum radeon_pm_action {
  522. PM_ACTION_NONE,
  523. PM_ACTION_MINIMUM,
  524. PM_ACTION_DOWNCLOCK,
  525. PM_ACTION_UPCLOCK
  526. };
  527. enum radeon_voltage_type {
  528. VOLTAGE_NONE = 0,
  529. VOLTAGE_GPIO,
  530. VOLTAGE_VDDC,
  531. VOLTAGE_SW
  532. };
  533. enum radeon_pm_state_type {
  534. POWER_STATE_TYPE_DEFAULT,
  535. POWER_STATE_TYPE_POWERSAVE,
  536. POWER_STATE_TYPE_BATTERY,
  537. POWER_STATE_TYPE_BALANCED,
  538. POWER_STATE_TYPE_PERFORMANCE,
  539. };
  540. enum radeon_pm_clock_mode_type {
  541. POWER_MODE_TYPE_DEFAULT,
  542. POWER_MODE_TYPE_LOW,
  543. POWER_MODE_TYPE_MID,
  544. POWER_MODE_TYPE_HIGH,
  545. };
  546. struct radeon_voltage {
  547. enum radeon_voltage_type type;
  548. /* gpio voltage */
  549. struct radeon_gpio_rec gpio;
  550. u32 delay; /* delay in usec from voltage drop to sclk change */
  551. bool active_high; /* voltage drop is active when bit is high */
  552. /* VDDC voltage */
  553. u8 vddc_id; /* index into vddc voltage table */
  554. u8 vddci_id; /* index into vddci voltage table */
  555. bool vddci_enabled;
  556. /* r6xx+ sw */
  557. u32 voltage;
  558. };
  559. struct radeon_pm_non_clock_info {
  560. /* pcie lanes */
  561. int pcie_lanes;
  562. /* standardized non-clock flags */
  563. u32 flags;
  564. };
  565. struct radeon_pm_clock_info {
  566. /* memory clock */
  567. u32 mclk;
  568. /* engine clock */
  569. u32 sclk;
  570. /* voltage info */
  571. struct radeon_voltage voltage;
  572. /* standardized clock flags - not sure we'll need these */
  573. u32 flags;
  574. };
  575. struct radeon_power_state {
  576. enum radeon_pm_state_type type;
  577. /* XXX: use a define for num clock modes */
  578. struct radeon_pm_clock_info clock_info[8];
  579. /* number of valid clock modes in this power state */
  580. int num_clock_modes;
  581. /* currently selected clock mode */
  582. struct radeon_pm_clock_info *current_clock_mode;
  583. struct radeon_pm_clock_info *requested_clock_mode;
  584. struct radeon_pm_clock_info *default_clock_mode;
  585. /* non clock info about this state */
  586. struct radeon_pm_non_clock_info non_clock_info;
  587. bool voltage_drop_active;
  588. };
  589. /*
  590. * Some modes are overclocked by very low value, accept them
  591. */
  592. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  593. struct radeon_pm {
  594. struct mutex mutex;
  595. struct delayed_work idle_work;
  596. enum radeon_pm_state state;
  597. enum radeon_pm_action planned_action;
  598. unsigned long action_timeout;
  599. bool downclocked;
  600. int active_crtcs;
  601. int req_vblank;
  602. fixed20_12 max_bandwidth;
  603. fixed20_12 igp_sideport_mclk;
  604. fixed20_12 igp_system_mclk;
  605. fixed20_12 igp_ht_link_clk;
  606. fixed20_12 igp_ht_link_width;
  607. fixed20_12 k8_bandwidth;
  608. fixed20_12 sideport_bandwidth;
  609. fixed20_12 ht_bandwidth;
  610. fixed20_12 core_bandwidth;
  611. fixed20_12 sclk;
  612. fixed20_12 needed_bandwidth;
  613. /* XXX: use a define for num power modes */
  614. struct radeon_power_state power_state[8];
  615. /* number of valid power states */
  616. int num_power_states;
  617. struct radeon_power_state *current_power_state;
  618. struct radeon_power_state *requested_power_state;
  619. struct radeon_power_state *default_power_state;
  620. };
  621. /*
  622. * Benchmarking
  623. */
  624. void radeon_benchmark(struct radeon_device *rdev);
  625. /*
  626. * Testing
  627. */
  628. void radeon_test_moves(struct radeon_device *rdev);
  629. /*
  630. * Debugfs
  631. */
  632. int radeon_debugfs_add_files(struct radeon_device *rdev,
  633. struct drm_info_list *files,
  634. unsigned nfiles);
  635. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  636. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  637. int r100_debugfs_cp_init(struct radeon_device *rdev);
  638. /*
  639. * ASIC specific functions.
  640. */
  641. struct radeon_asic {
  642. int (*init)(struct radeon_device *rdev);
  643. void (*fini)(struct radeon_device *rdev);
  644. int (*resume)(struct radeon_device *rdev);
  645. int (*suspend)(struct radeon_device *rdev);
  646. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  647. int (*gpu_reset)(struct radeon_device *rdev);
  648. void (*gart_tlb_flush)(struct radeon_device *rdev);
  649. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  650. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  651. void (*cp_fini)(struct radeon_device *rdev);
  652. void (*cp_disable)(struct radeon_device *rdev);
  653. void (*cp_commit)(struct radeon_device *rdev);
  654. void (*ring_start)(struct radeon_device *rdev);
  655. int (*ring_test)(struct radeon_device *rdev);
  656. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  657. int (*irq_set)(struct radeon_device *rdev);
  658. int (*irq_process)(struct radeon_device *rdev);
  659. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  660. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  661. int (*cs_parse)(struct radeon_cs_parser *p);
  662. int (*copy_blit)(struct radeon_device *rdev,
  663. uint64_t src_offset,
  664. uint64_t dst_offset,
  665. unsigned num_pages,
  666. struct radeon_fence *fence);
  667. int (*copy_dma)(struct radeon_device *rdev,
  668. uint64_t src_offset,
  669. uint64_t dst_offset,
  670. unsigned num_pages,
  671. struct radeon_fence *fence);
  672. int (*copy)(struct radeon_device *rdev,
  673. uint64_t src_offset,
  674. uint64_t dst_offset,
  675. unsigned num_pages,
  676. struct radeon_fence *fence);
  677. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  678. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  679. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  680. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  681. int (*get_pcie_lanes)(struct radeon_device *rdev);
  682. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  683. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  684. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  685. uint32_t tiling_flags, uint32_t pitch,
  686. uint32_t offset, uint32_t obj_size);
  687. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  688. void (*bandwidth_update)(struct radeon_device *rdev);
  689. void (*hpd_init)(struct radeon_device *rdev);
  690. void (*hpd_fini)(struct radeon_device *rdev);
  691. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  692. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  693. /* ioctl hw specific callback. Some hw might want to perform special
  694. * operation on specific ioctl. For instance on wait idle some hw
  695. * might want to perform and HDP flush through MMIO as it seems that
  696. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  697. * through ring.
  698. */
  699. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  700. };
  701. /*
  702. * Asic structures
  703. */
  704. struct r100_asic {
  705. const unsigned *reg_safe_bm;
  706. unsigned reg_safe_bm_size;
  707. u32 hdp_cntl;
  708. };
  709. struct r300_asic {
  710. const unsigned *reg_safe_bm;
  711. unsigned reg_safe_bm_size;
  712. u32 resync_scratch;
  713. u32 hdp_cntl;
  714. };
  715. struct r600_asic {
  716. unsigned max_pipes;
  717. unsigned max_tile_pipes;
  718. unsigned max_simds;
  719. unsigned max_backends;
  720. unsigned max_gprs;
  721. unsigned max_threads;
  722. unsigned max_stack_entries;
  723. unsigned max_hw_contexts;
  724. unsigned max_gs_threads;
  725. unsigned sx_max_export_size;
  726. unsigned sx_max_export_pos_size;
  727. unsigned sx_max_export_smx_size;
  728. unsigned sq_num_cf_insts;
  729. unsigned tiling_nbanks;
  730. unsigned tiling_npipes;
  731. unsigned tiling_group_size;
  732. };
  733. struct rv770_asic {
  734. unsigned max_pipes;
  735. unsigned max_tile_pipes;
  736. unsigned max_simds;
  737. unsigned max_backends;
  738. unsigned max_gprs;
  739. unsigned max_threads;
  740. unsigned max_stack_entries;
  741. unsigned max_hw_contexts;
  742. unsigned max_gs_threads;
  743. unsigned sx_max_export_size;
  744. unsigned sx_max_export_pos_size;
  745. unsigned sx_max_export_smx_size;
  746. unsigned sq_num_cf_insts;
  747. unsigned sx_num_of_sets;
  748. unsigned sc_prim_fifo_size;
  749. unsigned sc_hiz_tile_fifo_size;
  750. unsigned sc_earlyz_tile_fifo_fize;
  751. unsigned tiling_nbanks;
  752. unsigned tiling_npipes;
  753. unsigned tiling_group_size;
  754. };
  755. union radeon_asic_config {
  756. struct r300_asic r300;
  757. struct r100_asic r100;
  758. struct r600_asic r600;
  759. struct rv770_asic rv770;
  760. };
  761. /*
  762. * IOCTL.
  763. */
  764. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  765. struct drm_file *filp);
  766. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  767. struct drm_file *filp);
  768. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  769. struct drm_file *file_priv);
  770. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  771. struct drm_file *file_priv);
  772. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  773. struct drm_file *file_priv);
  774. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  775. struct drm_file *file_priv);
  776. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  777. struct drm_file *filp);
  778. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  779. struct drm_file *filp);
  780. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  781. struct drm_file *filp);
  782. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  783. struct drm_file *filp);
  784. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  785. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  786. struct drm_file *filp);
  787. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  788. struct drm_file *filp);
  789. /*
  790. * Core structure, functions and helpers.
  791. */
  792. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  793. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  794. struct radeon_device {
  795. struct device *dev;
  796. struct drm_device *ddev;
  797. struct pci_dev *pdev;
  798. /* ASIC */
  799. union radeon_asic_config config;
  800. enum radeon_family family;
  801. unsigned long flags;
  802. int usec_timeout;
  803. enum radeon_pll_errata pll_errata;
  804. int num_gb_pipes;
  805. int num_z_pipes;
  806. int disp_priority;
  807. /* BIOS */
  808. uint8_t *bios;
  809. bool is_atom_bios;
  810. uint16_t bios_header_start;
  811. struct radeon_bo *stollen_vga_memory;
  812. struct fb_info *fbdev_info;
  813. struct radeon_bo *fbdev_rbo;
  814. struct radeon_framebuffer *fbdev_rfb;
  815. /* Register mmio */
  816. resource_size_t rmmio_base;
  817. resource_size_t rmmio_size;
  818. void *rmmio;
  819. radeon_rreg_t mc_rreg;
  820. radeon_wreg_t mc_wreg;
  821. radeon_rreg_t pll_rreg;
  822. radeon_wreg_t pll_wreg;
  823. uint32_t pcie_reg_mask;
  824. radeon_rreg_t pciep_rreg;
  825. radeon_wreg_t pciep_wreg;
  826. struct radeon_clock clock;
  827. struct radeon_mc mc;
  828. struct radeon_gart gart;
  829. struct radeon_mode_info mode_info;
  830. struct radeon_scratch scratch;
  831. struct radeon_mman mman;
  832. struct radeon_fence_driver fence_drv;
  833. struct radeon_cp cp;
  834. struct radeon_ib_pool ib_pool;
  835. struct radeon_irq irq;
  836. struct radeon_asic *asic;
  837. struct radeon_gem gem;
  838. struct radeon_pm pm;
  839. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  840. struct mutex cs_mutex;
  841. struct radeon_wb wb;
  842. struct radeon_dummy_page dummy_page;
  843. bool gpu_lockup;
  844. bool shutdown;
  845. bool suspend;
  846. bool need_dma32;
  847. bool accel_working;
  848. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  849. const struct firmware *me_fw; /* all family ME firmware */
  850. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  851. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  852. struct r600_blit r600_blit;
  853. int msi_enabled; /* msi enabled */
  854. struct r600_ih ih; /* r6/700 interrupt ring */
  855. struct workqueue_struct *wq;
  856. struct work_struct hotplug_work;
  857. int num_crtc; /* number of crtcs */
  858. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  859. /* audio stuff */
  860. struct timer_list audio_timer;
  861. int audio_channels;
  862. int audio_rate;
  863. int audio_bits_per_sample;
  864. uint8_t audio_status_bits;
  865. uint8_t audio_category_code;
  866. };
  867. int radeon_device_init(struct radeon_device *rdev,
  868. struct drm_device *ddev,
  869. struct pci_dev *pdev,
  870. uint32_t flags);
  871. void radeon_device_fini(struct radeon_device *rdev);
  872. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  873. /* r600 blit */
  874. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  875. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  876. void r600_kms_blit_copy(struct radeon_device *rdev,
  877. u64 src_gpu_addr, u64 dst_gpu_addr,
  878. int size_bytes);
  879. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  880. {
  881. if (reg < rdev->rmmio_size)
  882. return readl(((void __iomem *)rdev->rmmio) + reg);
  883. else {
  884. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  885. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  886. }
  887. }
  888. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  889. {
  890. if (reg < rdev->rmmio_size)
  891. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  892. else {
  893. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  894. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  895. }
  896. }
  897. /*
  898. * Cast helper
  899. */
  900. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  901. /*
  902. * Registers read & write functions.
  903. */
  904. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  905. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  906. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  907. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  908. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  909. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  910. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  911. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  912. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  913. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  914. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  915. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  916. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  917. #define WREG32_P(reg, val, mask) \
  918. do { \
  919. uint32_t tmp_ = RREG32(reg); \
  920. tmp_ &= (mask); \
  921. tmp_ |= ((val) & ~(mask)); \
  922. WREG32(reg, tmp_); \
  923. } while (0)
  924. #define WREG32_PLL_P(reg, val, mask) \
  925. do { \
  926. uint32_t tmp_ = RREG32_PLL(reg); \
  927. tmp_ &= (mask); \
  928. tmp_ |= ((val) & ~(mask)); \
  929. WREG32_PLL(reg, tmp_); \
  930. } while (0)
  931. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  932. /*
  933. * Indirect registers accessor
  934. */
  935. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  936. {
  937. uint32_t r;
  938. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  939. r = RREG32(RADEON_PCIE_DATA);
  940. return r;
  941. }
  942. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  943. {
  944. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  945. WREG32(RADEON_PCIE_DATA, (v));
  946. }
  947. void r100_pll_errata_after_index(struct radeon_device *rdev);
  948. /*
  949. * ASICs helpers.
  950. */
  951. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  952. (rdev->pdev->device == 0x5969))
  953. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  954. (rdev->family == CHIP_RV200) || \
  955. (rdev->family == CHIP_RS100) || \
  956. (rdev->family == CHIP_RS200) || \
  957. (rdev->family == CHIP_RV250) || \
  958. (rdev->family == CHIP_RV280) || \
  959. (rdev->family == CHIP_RS300))
  960. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  961. (rdev->family == CHIP_RV350) || \
  962. (rdev->family == CHIP_R350) || \
  963. (rdev->family == CHIP_RV380) || \
  964. (rdev->family == CHIP_R420) || \
  965. (rdev->family == CHIP_R423) || \
  966. (rdev->family == CHIP_RV410) || \
  967. (rdev->family == CHIP_RS400) || \
  968. (rdev->family == CHIP_RS480))
  969. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  970. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  971. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  972. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  973. /*
  974. * BIOS helpers.
  975. */
  976. #define RBIOS8(i) (rdev->bios[i])
  977. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  978. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  979. int radeon_combios_init(struct radeon_device *rdev);
  980. void radeon_combios_fini(struct radeon_device *rdev);
  981. int radeon_atombios_init(struct radeon_device *rdev);
  982. void radeon_atombios_fini(struct radeon_device *rdev);
  983. /*
  984. * RING helpers.
  985. */
  986. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  987. {
  988. #if DRM_DEBUG_CODE
  989. if (rdev->cp.count_dw <= 0) {
  990. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  991. }
  992. #endif
  993. rdev->cp.ring[rdev->cp.wptr++] = v;
  994. rdev->cp.wptr &= rdev->cp.ptr_mask;
  995. rdev->cp.count_dw--;
  996. rdev->cp.ring_free_dw--;
  997. }
  998. /*
  999. * ASICs macro.
  1000. */
  1001. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1002. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1003. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1004. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1005. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1006. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1007. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  1008. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1009. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1010. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1011. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1012. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1013. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1014. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1015. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1016. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1017. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1018. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1019. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1020. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1021. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1022. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1023. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1024. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1025. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1026. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1027. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1028. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1029. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1030. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1031. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1032. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1033. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1034. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1035. /* Common functions */
  1036. /* AGP */
  1037. extern void radeon_agp_disable(struct radeon_device *rdev);
  1038. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1039. extern void radeon_gart_restore(struct radeon_device *rdev);
  1040. extern int radeon_modeset_init(struct radeon_device *rdev);
  1041. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1042. extern bool radeon_card_posted(struct radeon_device *rdev);
  1043. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1044. extern int radeon_clocks_init(struct radeon_device *rdev);
  1045. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1046. extern void radeon_scratch_init(struct radeon_device *rdev);
  1047. extern void radeon_surface_init(struct radeon_device *rdev);
  1048. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1049. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1050. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1051. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1052. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1053. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1054. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1055. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1056. struct r100_mc_save {
  1057. u32 GENMO_WT;
  1058. u32 CRTC_EXT_CNTL;
  1059. u32 CRTC_GEN_CNTL;
  1060. u32 CRTC2_GEN_CNTL;
  1061. u32 CUR_OFFSET;
  1062. u32 CUR2_OFFSET;
  1063. };
  1064. extern void r100_cp_disable(struct radeon_device *rdev);
  1065. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  1066. extern void r100_cp_fini(struct radeon_device *rdev);
  1067. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  1068. extern int r100_pci_gart_init(struct radeon_device *rdev);
  1069. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  1070. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  1071. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  1072. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  1073. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  1074. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  1075. extern void r100_ib_fini(struct radeon_device *rdev);
  1076. extern int r100_ib_init(struct radeon_device *rdev);
  1077. extern void r100_irq_disable(struct radeon_device *rdev);
  1078. extern int r100_irq_set(struct radeon_device *rdev);
  1079. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  1080. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  1081. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  1082. extern void r100_wb_disable(struct radeon_device *rdev);
  1083. extern void r100_wb_fini(struct radeon_device *rdev);
  1084. extern int r100_wb_init(struct radeon_device *rdev);
  1085. extern void r100_hdp_reset(struct radeon_device *rdev);
  1086. extern int r100_rb2d_reset(struct radeon_device *rdev);
  1087. extern int r100_cp_reset(struct radeon_device *rdev);
  1088. extern void r100_vga_render_disable(struct radeon_device *rdev);
  1089. extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1090. struct radeon_cs_packet *pkt,
  1091. struct radeon_bo *robj);
  1092. extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1093. struct radeon_cs_packet *pkt,
  1094. const unsigned *auth, unsigned n,
  1095. radeon_packet0_check_t check);
  1096. extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1097. struct radeon_cs_packet *pkt,
  1098. unsigned idx);
  1099. extern void r100_enable_bm(struct radeon_device *rdev);
  1100. extern void r100_set_common_regs(struct radeon_device *rdev);
  1101. /* rv200,rv250,rv280 */
  1102. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1103. /* r300,r350,rv350,rv370,rv380 */
  1104. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1105. extern void r300_mc_program(struct radeon_device *rdev);
  1106. extern void r300_mc_init(struct radeon_device *rdev);
  1107. extern void r300_clock_startup(struct radeon_device *rdev);
  1108. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1109. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1110. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1111. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1112. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1113. /* r420,r423,rv410 */
  1114. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1115. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1116. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1117. extern void r420_pipes_init(struct radeon_device *rdev);
  1118. /* rv515 */
  1119. struct rv515_mc_save {
  1120. u32 d1vga_control;
  1121. u32 d2vga_control;
  1122. u32 vga_render_control;
  1123. u32 vga_hdp_control;
  1124. u32 d1crtc_control;
  1125. u32 d2crtc_control;
  1126. };
  1127. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1128. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1129. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1130. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1131. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1132. extern void rv515_clock_startup(struct radeon_device *rdev);
  1133. extern void rv515_debugfs(struct radeon_device *rdev);
  1134. extern int rv515_suspend(struct radeon_device *rdev);
  1135. /* rs400 */
  1136. extern int rs400_gart_init(struct radeon_device *rdev);
  1137. extern int rs400_gart_enable(struct radeon_device *rdev);
  1138. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1139. extern void rs400_gart_disable(struct radeon_device *rdev);
  1140. extern void rs400_gart_fini(struct radeon_device *rdev);
  1141. /* rs600 */
  1142. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1143. extern int rs600_irq_set(struct radeon_device *rdev);
  1144. extern void rs600_irq_disable(struct radeon_device *rdev);
  1145. /* rs690, rs740 */
  1146. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1147. struct drm_display_mode *mode1,
  1148. struct drm_display_mode *mode2);
  1149. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1150. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1151. extern bool r600_card_posted(struct radeon_device *rdev);
  1152. extern void r600_cp_stop(struct radeon_device *rdev);
  1153. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1154. extern int r600_cp_resume(struct radeon_device *rdev);
  1155. extern void r600_cp_fini(struct radeon_device *rdev);
  1156. extern int r600_count_pipe_bits(uint32_t val);
  1157. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1158. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1159. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1160. extern int r600_ib_test(struct radeon_device *rdev);
  1161. extern int r600_ring_test(struct radeon_device *rdev);
  1162. extern void r600_wb_fini(struct radeon_device *rdev);
  1163. extern int r600_wb_enable(struct radeon_device *rdev);
  1164. extern void r600_wb_disable(struct radeon_device *rdev);
  1165. extern void r600_scratch_init(struct radeon_device *rdev);
  1166. extern int r600_blit_init(struct radeon_device *rdev);
  1167. extern void r600_blit_fini(struct radeon_device *rdev);
  1168. extern int r600_init_microcode(struct radeon_device *rdev);
  1169. extern int r600_gpu_reset(struct radeon_device *rdev);
  1170. /* r600 irq */
  1171. extern int r600_irq_init(struct radeon_device *rdev);
  1172. extern void r600_irq_fini(struct radeon_device *rdev);
  1173. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1174. extern int r600_irq_set(struct radeon_device *rdev);
  1175. extern void r600_irq_suspend(struct radeon_device *rdev);
  1176. /* r600 audio */
  1177. extern int r600_audio_init(struct radeon_device *rdev);
  1178. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1179. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1180. extern void r600_audio_fini(struct radeon_device *rdev);
  1181. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1182. extern void r600_hdmi_enable(struct drm_encoder *encoder, int enable);
  1183. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1184. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1185. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
  1186. int channels,
  1187. int rate,
  1188. int bps,
  1189. uint8_t status_bits,
  1190. uint8_t category_code);
  1191. /* evergreen */
  1192. struct evergreen_mc_save {
  1193. u32 vga_control[6];
  1194. u32 vga_render_control;
  1195. u32 vga_hdp_control;
  1196. u32 crtc_control[6];
  1197. };
  1198. #include "radeon_object.h"
  1199. #endif