r300.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_drm.h"
  34. #include "r100_track.h"
  35. #include "r300d.h"
  36. #include "rv350d.h"
  37. #include "r300_reg_safe.h"
  38. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  39. *
  40. * GPU Errata:
  41. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  42. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  43. * However, scheduling such write to the ring seems harmless, i suspect
  44. * the CP read collide with the flush somehow, or maybe the MC, hard to
  45. * tell. (Jerome Glisse)
  46. */
  47. /*
  48. * rv370,rv380 PCIE GART
  49. */
  50. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  51. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  52. {
  53. uint32_t tmp;
  54. int i;
  55. /* Workaround HW bug do flush 2 times */
  56. for (i = 0; i < 2; i++) {
  57. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  58. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  59. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  60. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  61. }
  62. mb();
  63. }
  64. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  65. {
  66. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  67. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  68. return -EINVAL;
  69. }
  70. addr = (lower_32_bits(addr) >> 8) |
  71. ((upper_32_bits(addr) & 0xff) << 24) |
  72. 0xc;
  73. /* on x86 we want this to be CPU endian, on powerpc
  74. * on powerpc without HW swappers, it'll get swapped on way
  75. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  76. writel(addr, ((void __iomem *)ptr) + (i * 4));
  77. return 0;
  78. }
  79. int rv370_pcie_gart_init(struct radeon_device *rdev)
  80. {
  81. int r;
  82. if (rdev->gart.table.vram.robj) {
  83. WARN(1, "RV370 PCIE GART already initialized.\n");
  84. return 0;
  85. }
  86. /* Initialize common gart structure */
  87. r = radeon_gart_init(rdev);
  88. if (r)
  89. return r;
  90. r = rv370_debugfs_pcie_gart_info_init(rdev);
  91. if (r)
  92. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  93. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  94. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  95. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  96. return radeon_gart_table_vram_alloc(rdev);
  97. }
  98. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  99. {
  100. uint32_t table_addr;
  101. uint32_t tmp;
  102. int r;
  103. if (rdev->gart.table.vram.robj == NULL) {
  104. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  105. return -EINVAL;
  106. }
  107. r = radeon_gart_table_vram_pin(rdev);
  108. if (r)
  109. return r;
  110. radeon_gart_restore(rdev);
  111. /* discard memory request outside of configured range */
  112. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  113. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  114. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  115. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  119. table_addr = rdev->gart.table_addr;
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  121. /* FIXME: setup default page */
  122. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  123. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  124. /* Clear error */
  125. WREG32_PCIE(0x18, 0);
  126. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  127. tmp |= RADEON_PCIE_TX_GART_EN;
  128. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  129. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  130. rv370_pcie_gart_tlb_flush(rdev);
  131. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  132. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  133. rdev->gart.ready = true;
  134. return 0;
  135. }
  136. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  137. {
  138. u32 tmp;
  139. int r;
  140. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  141. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  142. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  143. if (rdev->gart.table.vram.robj) {
  144. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  145. if (likely(r == 0)) {
  146. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  147. radeon_bo_unpin(rdev->gart.table.vram.robj);
  148. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  149. }
  150. }
  151. }
  152. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  153. {
  154. rv370_pcie_gart_disable(rdev);
  155. radeon_gart_table_vram_free(rdev);
  156. radeon_gart_fini(rdev);
  157. }
  158. void r300_fence_ring_emit(struct radeon_device *rdev,
  159. struct radeon_fence *fence)
  160. {
  161. /* Who ever call radeon_fence_emit should call ring_lock and ask
  162. * for enough space (today caller are ib schedule and buffer move) */
  163. /* Write SC register so SC & US assert idle */
  164. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  165. radeon_ring_write(rdev, 0);
  166. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  167. radeon_ring_write(rdev, 0);
  168. /* Flush 3D cache */
  169. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  170. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  171. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  172. radeon_ring_write(rdev, R300_ZC_FLUSH);
  173. /* Wait until IDLE & CLEAN */
  174. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  175. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  176. RADEON_WAIT_2D_IDLECLEAN |
  177. RADEON_WAIT_DMA_GUI_IDLE));
  178. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  179. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  180. RADEON_HDP_READ_BUFFER_INVALIDATE);
  181. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  182. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  183. /* Emit fence sequence & fire IRQ */
  184. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  185. radeon_ring_write(rdev, fence->seq);
  186. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  187. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  188. }
  189. void r300_ring_start(struct radeon_device *rdev)
  190. {
  191. unsigned gb_tile_config;
  192. int r;
  193. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  194. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  195. switch(rdev->num_gb_pipes) {
  196. case 2:
  197. gb_tile_config |= R300_PIPE_COUNT_R300;
  198. break;
  199. case 3:
  200. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  201. break;
  202. case 4:
  203. gb_tile_config |= R300_PIPE_COUNT_R420;
  204. break;
  205. case 1:
  206. default:
  207. gb_tile_config |= R300_PIPE_COUNT_RV350;
  208. break;
  209. }
  210. r = radeon_ring_lock(rdev, 64);
  211. if (r) {
  212. return;
  213. }
  214. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  215. radeon_ring_write(rdev,
  216. RADEON_ISYNC_ANY2D_IDLE3D |
  217. RADEON_ISYNC_ANY3D_IDLE2D |
  218. RADEON_ISYNC_WAIT_IDLEGUI |
  219. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  220. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  221. radeon_ring_write(rdev, gb_tile_config);
  222. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  223. radeon_ring_write(rdev,
  224. RADEON_WAIT_2D_IDLECLEAN |
  225. RADEON_WAIT_3D_IDLECLEAN);
  226. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  227. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  228. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  229. radeon_ring_write(rdev, 0);
  230. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  231. radeon_ring_write(rdev, 0);
  232. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  233. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  234. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  235. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  236. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  237. radeon_ring_write(rdev,
  238. RADEON_WAIT_2D_IDLECLEAN |
  239. RADEON_WAIT_3D_IDLECLEAN);
  240. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  241. radeon_ring_write(rdev, 0);
  242. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  243. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  244. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  245. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  246. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  247. radeon_ring_write(rdev,
  248. ((6 << R300_MS_X0_SHIFT) |
  249. (6 << R300_MS_Y0_SHIFT) |
  250. (6 << R300_MS_X1_SHIFT) |
  251. (6 << R300_MS_Y1_SHIFT) |
  252. (6 << R300_MS_X2_SHIFT) |
  253. (6 << R300_MS_Y2_SHIFT) |
  254. (6 << R300_MSBD0_Y_SHIFT) |
  255. (6 << R300_MSBD0_X_SHIFT)));
  256. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  257. radeon_ring_write(rdev,
  258. ((6 << R300_MS_X3_SHIFT) |
  259. (6 << R300_MS_Y3_SHIFT) |
  260. (6 << R300_MS_X4_SHIFT) |
  261. (6 << R300_MS_Y4_SHIFT) |
  262. (6 << R300_MS_X5_SHIFT) |
  263. (6 << R300_MS_Y5_SHIFT) |
  264. (6 << R300_MSBD1_SHIFT)));
  265. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  266. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  267. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  268. radeon_ring_write(rdev,
  269. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  270. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  271. radeon_ring_write(rdev,
  272. R300_GEOMETRY_ROUND_NEAREST |
  273. R300_COLOR_ROUND_NEAREST);
  274. radeon_ring_unlock_commit(rdev);
  275. }
  276. void r300_errata(struct radeon_device *rdev)
  277. {
  278. rdev->pll_errata = 0;
  279. if (rdev->family == CHIP_R300 &&
  280. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  281. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  282. }
  283. }
  284. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  285. {
  286. unsigned i;
  287. uint32_t tmp;
  288. for (i = 0; i < rdev->usec_timeout; i++) {
  289. /* read MC_STATUS */
  290. tmp = RREG32(RADEON_MC_STATUS);
  291. if (tmp & R300_MC_IDLE) {
  292. return 0;
  293. }
  294. DRM_UDELAY(1);
  295. }
  296. return -1;
  297. }
  298. void r300_gpu_init(struct radeon_device *rdev)
  299. {
  300. uint32_t gb_tile_config, tmp;
  301. r100_hdp_reset(rdev);
  302. /* FIXME: rv380 one pipes ? */
  303. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  304. /* r300,r350 */
  305. rdev->num_gb_pipes = 2;
  306. } else {
  307. /* rv350,rv370,rv380 */
  308. rdev->num_gb_pipes = 1;
  309. }
  310. rdev->num_z_pipes = 1;
  311. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  312. switch (rdev->num_gb_pipes) {
  313. case 2:
  314. gb_tile_config |= R300_PIPE_COUNT_R300;
  315. break;
  316. case 3:
  317. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  318. break;
  319. case 4:
  320. gb_tile_config |= R300_PIPE_COUNT_R420;
  321. break;
  322. default:
  323. case 1:
  324. gb_tile_config |= R300_PIPE_COUNT_RV350;
  325. break;
  326. }
  327. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  328. if (r100_gui_wait_for_idle(rdev)) {
  329. printk(KERN_WARNING "Failed to wait GUI idle while "
  330. "programming pipes. Bad things might happen.\n");
  331. }
  332. tmp = RREG32(R300_DST_PIPE_CONFIG);
  333. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  334. WREG32(R300_RB2D_DSTCACHE_MODE,
  335. R300_DC_AUTOFLUSH_ENABLE |
  336. R300_DC_DC_DISABLE_IGNORE_PE);
  337. if (r100_gui_wait_for_idle(rdev)) {
  338. printk(KERN_WARNING "Failed to wait GUI idle while "
  339. "programming pipes. Bad things might happen.\n");
  340. }
  341. if (r300_mc_wait_for_idle(rdev)) {
  342. printk(KERN_WARNING "Failed to wait MC idle while "
  343. "programming pipes. Bad things might happen.\n");
  344. }
  345. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  346. rdev->num_gb_pipes, rdev->num_z_pipes);
  347. }
  348. int r300_ga_reset(struct radeon_device *rdev)
  349. {
  350. uint32_t tmp;
  351. bool reinit_cp;
  352. int i;
  353. reinit_cp = rdev->cp.ready;
  354. rdev->cp.ready = false;
  355. for (i = 0; i < rdev->usec_timeout; i++) {
  356. WREG32(RADEON_CP_CSQ_MODE, 0);
  357. WREG32(RADEON_CP_CSQ_CNTL, 0);
  358. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  359. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  360. udelay(200);
  361. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  362. /* Wait to prevent race in RBBM_STATUS */
  363. mdelay(1);
  364. tmp = RREG32(RADEON_RBBM_STATUS);
  365. if (tmp & ((1 << 20) | (1 << 26))) {
  366. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  367. /* GA still busy soft reset it */
  368. WREG32(0x429C, 0x200);
  369. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  370. WREG32(R300_RE_SCISSORS_TL, 0);
  371. WREG32(R300_RE_SCISSORS_BR, 0);
  372. WREG32(0x24AC, 0);
  373. }
  374. /* Wait to prevent race in RBBM_STATUS */
  375. mdelay(1);
  376. tmp = RREG32(RADEON_RBBM_STATUS);
  377. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  378. break;
  379. }
  380. }
  381. for (i = 0; i < rdev->usec_timeout; i++) {
  382. tmp = RREG32(RADEON_RBBM_STATUS);
  383. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  384. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  385. tmp);
  386. if (reinit_cp) {
  387. return r100_cp_init(rdev, rdev->cp.ring_size);
  388. }
  389. return 0;
  390. }
  391. DRM_UDELAY(1);
  392. }
  393. tmp = RREG32(RADEON_RBBM_STATUS);
  394. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  395. return -1;
  396. }
  397. int r300_gpu_reset(struct radeon_device *rdev)
  398. {
  399. uint32_t status;
  400. /* reset order likely matter */
  401. status = RREG32(RADEON_RBBM_STATUS);
  402. /* reset HDP */
  403. r100_hdp_reset(rdev);
  404. /* reset rb2d */
  405. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  406. r100_rb2d_reset(rdev);
  407. }
  408. /* reset GA */
  409. if (status & ((1 << 20) | (1 << 26))) {
  410. r300_ga_reset(rdev);
  411. }
  412. /* reset CP */
  413. status = RREG32(RADEON_RBBM_STATUS);
  414. if (status & (1 << 16)) {
  415. r100_cp_reset(rdev);
  416. }
  417. /* Check if GPU is idle */
  418. status = RREG32(RADEON_RBBM_STATUS);
  419. if (status & RADEON_RBBM_ACTIVE) {
  420. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  421. return -1;
  422. }
  423. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  424. return 0;
  425. }
  426. /*
  427. * r300,r350,rv350,rv380 VRAM info
  428. */
  429. void r300_mc_init(struct radeon_device *rdev)
  430. {
  431. uint32_t tmp;
  432. /* DDR for all card after R300 & IGP */
  433. rdev->mc.vram_is_ddr = true;
  434. tmp = RREG32(RADEON_MEM_CNTL);
  435. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  436. switch (tmp) {
  437. case 0: rdev->mc.vram_width = 64; break;
  438. case 1: rdev->mc.vram_width = 128; break;
  439. case 2: rdev->mc.vram_width = 256; break;
  440. default: rdev->mc.vram_width = 128; break;
  441. }
  442. r100_vram_init_sizes(rdev);
  443. if (!(rdev->flags & RADEON_IS_AGP))
  444. radeon_gtt_location(rdev, &rdev->mc);
  445. }
  446. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  447. {
  448. uint32_t link_width_cntl, mask;
  449. if (rdev->flags & RADEON_IS_IGP)
  450. return;
  451. if (!(rdev->flags & RADEON_IS_PCIE))
  452. return;
  453. /* FIXME wait for idle */
  454. switch (lanes) {
  455. case 0:
  456. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  457. break;
  458. case 1:
  459. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  460. break;
  461. case 2:
  462. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  463. break;
  464. case 4:
  465. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  466. break;
  467. case 8:
  468. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  469. break;
  470. case 12:
  471. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  472. break;
  473. case 16:
  474. default:
  475. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  476. break;
  477. }
  478. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  479. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  480. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  481. return;
  482. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  483. RADEON_PCIE_LC_RECONFIG_NOW |
  484. RADEON_PCIE_LC_RECONFIG_LATER |
  485. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  486. link_width_cntl |= mask;
  487. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  488. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  489. RADEON_PCIE_LC_RECONFIG_NOW));
  490. /* wait for lane set to complete */
  491. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  492. while (link_width_cntl == 0xffffffff)
  493. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  494. }
  495. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  496. {
  497. u32 link_width_cntl;
  498. if (rdev->flags & RADEON_IS_IGP)
  499. return 0;
  500. if (!(rdev->flags & RADEON_IS_PCIE))
  501. return 0;
  502. /* FIXME wait for idle */
  503. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  504. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  505. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  506. return 0;
  507. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  508. return 1;
  509. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  510. return 2;
  511. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  512. return 4;
  513. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  514. return 8;
  515. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  516. default:
  517. return 16;
  518. }
  519. }
  520. #if defined(CONFIG_DEBUG_FS)
  521. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  522. {
  523. struct drm_info_node *node = (struct drm_info_node *) m->private;
  524. struct drm_device *dev = node->minor->dev;
  525. struct radeon_device *rdev = dev->dev_private;
  526. uint32_t tmp;
  527. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  528. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  529. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  530. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  531. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  532. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  533. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  534. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  535. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  536. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  537. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  538. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  539. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  540. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  541. return 0;
  542. }
  543. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  544. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  545. };
  546. #endif
  547. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  548. {
  549. #if defined(CONFIG_DEBUG_FS)
  550. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  551. #else
  552. return 0;
  553. #endif
  554. }
  555. static int r300_packet0_check(struct radeon_cs_parser *p,
  556. struct radeon_cs_packet *pkt,
  557. unsigned idx, unsigned reg)
  558. {
  559. struct radeon_cs_reloc *reloc;
  560. struct r100_cs_track *track;
  561. volatile uint32_t *ib;
  562. uint32_t tmp, tile_flags = 0;
  563. unsigned i;
  564. int r;
  565. u32 idx_value;
  566. ib = p->ib->ptr;
  567. track = (struct r100_cs_track *)p->track;
  568. idx_value = radeon_get_ib_value(p, idx);
  569. switch(reg) {
  570. case AVIVO_D1MODE_VLINE_START_END:
  571. case RADEON_CRTC_GUI_TRIG_VLINE:
  572. r = r100_cs_packet_parse_vline(p);
  573. if (r) {
  574. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  575. idx, reg);
  576. r100_cs_dump_packet(p, pkt);
  577. return r;
  578. }
  579. break;
  580. case RADEON_DST_PITCH_OFFSET:
  581. case RADEON_SRC_PITCH_OFFSET:
  582. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  583. if (r)
  584. return r;
  585. break;
  586. case R300_RB3D_COLOROFFSET0:
  587. case R300_RB3D_COLOROFFSET1:
  588. case R300_RB3D_COLOROFFSET2:
  589. case R300_RB3D_COLOROFFSET3:
  590. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  591. r = r100_cs_packet_next_reloc(p, &reloc);
  592. if (r) {
  593. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  594. idx, reg);
  595. r100_cs_dump_packet(p, pkt);
  596. return r;
  597. }
  598. track->cb[i].robj = reloc->robj;
  599. track->cb[i].offset = idx_value;
  600. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  601. break;
  602. case R300_ZB_DEPTHOFFSET:
  603. r = r100_cs_packet_next_reloc(p, &reloc);
  604. if (r) {
  605. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  606. idx, reg);
  607. r100_cs_dump_packet(p, pkt);
  608. return r;
  609. }
  610. track->zb.robj = reloc->robj;
  611. track->zb.offset = idx_value;
  612. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  613. break;
  614. case R300_TX_OFFSET_0:
  615. case R300_TX_OFFSET_0+4:
  616. case R300_TX_OFFSET_0+8:
  617. case R300_TX_OFFSET_0+12:
  618. case R300_TX_OFFSET_0+16:
  619. case R300_TX_OFFSET_0+20:
  620. case R300_TX_OFFSET_0+24:
  621. case R300_TX_OFFSET_0+28:
  622. case R300_TX_OFFSET_0+32:
  623. case R300_TX_OFFSET_0+36:
  624. case R300_TX_OFFSET_0+40:
  625. case R300_TX_OFFSET_0+44:
  626. case R300_TX_OFFSET_0+48:
  627. case R300_TX_OFFSET_0+52:
  628. case R300_TX_OFFSET_0+56:
  629. case R300_TX_OFFSET_0+60:
  630. i = (reg - R300_TX_OFFSET_0) >> 2;
  631. r = r100_cs_packet_next_reloc(p, &reloc);
  632. if (r) {
  633. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  634. idx, reg);
  635. r100_cs_dump_packet(p, pkt);
  636. return r;
  637. }
  638. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  639. tile_flags |= R300_TXO_MACRO_TILE;
  640. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  641. tile_flags |= R300_TXO_MICRO_TILE;
  642. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  643. tmp |= tile_flags;
  644. ib[idx] = tmp;
  645. track->textures[i].robj = reloc->robj;
  646. break;
  647. /* Tracked registers */
  648. case 0x2084:
  649. /* VAP_VF_CNTL */
  650. track->vap_vf_cntl = idx_value;
  651. break;
  652. case 0x20B4:
  653. /* VAP_VTX_SIZE */
  654. track->vtx_size = idx_value & 0x7F;
  655. break;
  656. case 0x2134:
  657. /* VAP_VF_MAX_VTX_INDX */
  658. track->max_indx = idx_value & 0x00FFFFFFUL;
  659. break;
  660. case 0x43E4:
  661. /* SC_SCISSOR1 */
  662. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  663. if (p->rdev->family < CHIP_RV515) {
  664. track->maxy -= 1440;
  665. }
  666. break;
  667. case 0x4E00:
  668. /* RB3D_CCTL */
  669. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  670. break;
  671. case 0x4E38:
  672. case 0x4E3C:
  673. case 0x4E40:
  674. case 0x4E44:
  675. /* RB3D_COLORPITCH0 */
  676. /* RB3D_COLORPITCH1 */
  677. /* RB3D_COLORPITCH2 */
  678. /* RB3D_COLORPITCH3 */
  679. r = r100_cs_packet_next_reloc(p, &reloc);
  680. if (r) {
  681. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  682. idx, reg);
  683. r100_cs_dump_packet(p, pkt);
  684. return r;
  685. }
  686. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  687. tile_flags |= R300_COLOR_TILE_ENABLE;
  688. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  689. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  690. tmp = idx_value & ~(0x7 << 16);
  691. tmp |= tile_flags;
  692. ib[idx] = tmp;
  693. i = (reg - 0x4E38) >> 2;
  694. track->cb[i].pitch = idx_value & 0x3FFE;
  695. switch (((idx_value >> 21) & 0xF)) {
  696. case 9:
  697. case 11:
  698. case 12:
  699. track->cb[i].cpp = 1;
  700. break;
  701. case 3:
  702. case 4:
  703. case 13:
  704. case 15:
  705. track->cb[i].cpp = 2;
  706. break;
  707. case 6:
  708. track->cb[i].cpp = 4;
  709. break;
  710. case 10:
  711. track->cb[i].cpp = 8;
  712. break;
  713. case 7:
  714. track->cb[i].cpp = 16;
  715. break;
  716. default:
  717. DRM_ERROR("Invalid color buffer format (%d) !\n",
  718. ((idx_value >> 21) & 0xF));
  719. return -EINVAL;
  720. }
  721. break;
  722. case 0x4F00:
  723. /* ZB_CNTL */
  724. if (idx_value & 2) {
  725. track->z_enabled = true;
  726. } else {
  727. track->z_enabled = false;
  728. }
  729. break;
  730. case 0x4F10:
  731. /* ZB_FORMAT */
  732. switch ((idx_value & 0xF)) {
  733. case 0:
  734. case 1:
  735. track->zb.cpp = 2;
  736. break;
  737. case 2:
  738. track->zb.cpp = 4;
  739. break;
  740. default:
  741. DRM_ERROR("Invalid z buffer format (%d) !\n",
  742. (idx_value & 0xF));
  743. return -EINVAL;
  744. }
  745. break;
  746. case 0x4F24:
  747. /* ZB_DEPTHPITCH */
  748. r = r100_cs_packet_next_reloc(p, &reloc);
  749. if (r) {
  750. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  751. idx, reg);
  752. r100_cs_dump_packet(p, pkt);
  753. return r;
  754. }
  755. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  756. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  757. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  758. tile_flags |= R300_DEPTHMICROTILE_TILED;;
  759. tmp = idx_value & ~(0x7 << 16);
  760. tmp |= tile_flags;
  761. ib[idx] = tmp;
  762. track->zb.pitch = idx_value & 0x3FFC;
  763. break;
  764. case 0x4104:
  765. for (i = 0; i < 16; i++) {
  766. bool enabled;
  767. enabled = !!(idx_value & (1 << i));
  768. track->textures[i].enabled = enabled;
  769. }
  770. break;
  771. case 0x44C0:
  772. case 0x44C4:
  773. case 0x44C8:
  774. case 0x44CC:
  775. case 0x44D0:
  776. case 0x44D4:
  777. case 0x44D8:
  778. case 0x44DC:
  779. case 0x44E0:
  780. case 0x44E4:
  781. case 0x44E8:
  782. case 0x44EC:
  783. case 0x44F0:
  784. case 0x44F4:
  785. case 0x44F8:
  786. case 0x44FC:
  787. /* TX_FORMAT1_[0-15] */
  788. i = (reg - 0x44C0) >> 2;
  789. tmp = (idx_value >> 25) & 0x3;
  790. track->textures[i].tex_coord_type = tmp;
  791. switch ((idx_value & 0x1F)) {
  792. case R300_TX_FORMAT_X8:
  793. case R300_TX_FORMAT_Y4X4:
  794. case R300_TX_FORMAT_Z3Y3X2:
  795. track->textures[i].cpp = 1;
  796. break;
  797. case R300_TX_FORMAT_X16:
  798. case R300_TX_FORMAT_Y8X8:
  799. case R300_TX_FORMAT_Z5Y6X5:
  800. case R300_TX_FORMAT_Z6Y5X5:
  801. case R300_TX_FORMAT_W4Z4Y4X4:
  802. case R300_TX_FORMAT_W1Z5Y5X5:
  803. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  804. case R300_TX_FORMAT_B8G8_B8G8:
  805. case R300_TX_FORMAT_G8R8_G8B8:
  806. track->textures[i].cpp = 2;
  807. break;
  808. case R300_TX_FORMAT_Y16X16:
  809. case R300_TX_FORMAT_Z11Y11X10:
  810. case R300_TX_FORMAT_Z10Y11X11:
  811. case R300_TX_FORMAT_W8Z8Y8X8:
  812. case R300_TX_FORMAT_W2Z10Y10X10:
  813. case 0x17:
  814. case R300_TX_FORMAT_FL_I32:
  815. case 0x1e:
  816. track->textures[i].cpp = 4;
  817. break;
  818. case R300_TX_FORMAT_W16Z16Y16X16:
  819. case R300_TX_FORMAT_FL_R16G16B16A16:
  820. case R300_TX_FORMAT_FL_I32A32:
  821. track->textures[i].cpp = 8;
  822. break;
  823. case R300_TX_FORMAT_FL_R32G32B32A32:
  824. track->textures[i].cpp = 16;
  825. break;
  826. case R300_TX_FORMAT_DXT1:
  827. track->textures[i].cpp = 1;
  828. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  829. break;
  830. case R300_TX_FORMAT_ATI2N:
  831. if (p->rdev->family < CHIP_R420) {
  832. DRM_ERROR("Invalid texture format %u\n",
  833. (idx_value & 0x1F));
  834. return -EINVAL;
  835. }
  836. /* The same rules apply as for DXT3/5. */
  837. /* Pass through. */
  838. case R300_TX_FORMAT_DXT3:
  839. case R300_TX_FORMAT_DXT5:
  840. track->textures[i].cpp = 1;
  841. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  842. break;
  843. default:
  844. DRM_ERROR("Invalid texture format %u\n",
  845. (idx_value & 0x1F));
  846. return -EINVAL;
  847. break;
  848. }
  849. break;
  850. case 0x4400:
  851. case 0x4404:
  852. case 0x4408:
  853. case 0x440C:
  854. case 0x4410:
  855. case 0x4414:
  856. case 0x4418:
  857. case 0x441C:
  858. case 0x4420:
  859. case 0x4424:
  860. case 0x4428:
  861. case 0x442C:
  862. case 0x4430:
  863. case 0x4434:
  864. case 0x4438:
  865. case 0x443C:
  866. /* TX_FILTER0_[0-15] */
  867. i = (reg - 0x4400) >> 2;
  868. tmp = idx_value & 0x7;
  869. if (tmp == 2 || tmp == 4 || tmp == 6) {
  870. track->textures[i].roundup_w = false;
  871. }
  872. tmp = (idx_value >> 3) & 0x7;
  873. if (tmp == 2 || tmp == 4 || tmp == 6) {
  874. track->textures[i].roundup_h = false;
  875. }
  876. break;
  877. case 0x4500:
  878. case 0x4504:
  879. case 0x4508:
  880. case 0x450C:
  881. case 0x4510:
  882. case 0x4514:
  883. case 0x4518:
  884. case 0x451C:
  885. case 0x4520:
  886. case 0x4524:
  887. case 0x4528:
  888. case 0x452C:
  889. case 0x4530:
  890. case 0x4534:
  891. case 0x4538:
  892. case 0x453C:
  893. /* TX_FORMAT2_[0-15] */
  894. i = (reg - 0x4500) >> 2;
  895. tmp = idx_value & 0x3FFF;
  896. track->textures[i].pitch = tmp + 1;
  897. if (p->rdev->family >= CHIP_RV515) {
  898. tmp = ((idx_value >> 15) & 1) << 11;
  899. track->textures[i].width_11 = tmp;
  900. tmp = ((idx_value >> 16) & 1) << 11;
  901. track->textures[i].height_11 = tmp;
  902. /* ATI1N */
  903. if (idx_value & (1 << 14)) {
  904. /* The same rules apply as for DXT1. */
  905. track->textures[i].compress_format =
  906. R100_TRACK_COMP_DXT1;
  907. }
  908. } else if (idx_value & (1 << 14)) {
  909. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  910. return -EINVAL;
  911. }
  912. break;
  913. case 0x4480:
  914. case 0x4484:
  915. case 0x4488:
  916. case 0x448C:
  917. case 0x4490:
  918. case 0x4494:
  919. case 0x4498:
  920. case 0x449C:
  921. case 0x44A0:
  922. case 0x44A4:
  923. case 0x44A8:
  924. case 0x44AC:
  925. case 0x44B0:
  926. case 0x44B4:
  927. case 0x44B8:
  928. case 0x44BC:
  929. /* TX_FORMAT0_[0-15] */
  930. i = (reg - 0x4480) >> 2;
  931. tmp = idx_value & 0x7FF;
  932. track->textures[i].width = tmp + 1;
  933. tmp = (idx_value >> 11) & 0x7FF;
  934. track->textures[i].height = tmp + 1;
  935. tmp = (idx_value >> 26) & 0xF;
  936. track->textures[i].num_levels = tmp;
  937. tmp = idx_value & (1 << 31);
  938. track->textures[i].use_pitch = !!tmp;
  939. tmp = (idx_value >> 22) & 0xF;
  940. track->textures[i].txdepth = tmp;
  941. break;
  942. case R300_ZB_ZPASS_ADDR:
  943. r = r100_cs_packet_next_reloc(p, &reloc);
  944. if (r) {
  945. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  946. idx, reg);
  947. r100_cs_dump_packet(p, pkt);
  948. return r;
  949. }
  950. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  951. break;
  952. case 0x4e0c:
  953. /* RB3D_COLOR_CHANNEL_MASK */
  954. track->color_channel_mask = idx_value;
  955. break;
  956. case 0x4d1c:
  957. /* ZB_BW_CNTL */
  958. track->fastfill = !!(idx_value & (1 << 2));
  959. break;
  960. case 0x4e04:
  961. /* RB3D_BLENDCNTL */
  962. track->blend_read_enable = !!(idx_value & (1 << 2));
  963. break;
  964. case 0x4be8:
  965. /* valid register only on RV530 */
  966. if (p->rdev->family == CHIP_RV530)
  967. break;
  968. /* fallthrough do not move */
  969. default:
  970. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  971. reg, idx);
  972. return -EINVAL;
  973. }
  974. return 0;
  975. }
  976. static int r300_packet3_check(struct radeon_cs_parser *p,
  977. struct radeon_cs_packet *pkt)
  978. {
  979. struct radeon_cs_reloc *reloc;
  980. struct r100_cs_track *track;
  981. volatile uint32_t *ib;
  982. unsigned idx;
  983. int r;
  984. ib = p->ib->ptr;
  985. idx = pkt->idx + 1;
  986. track = (struct r100_cs_track *)p->track;
  987. switch(pkt->opcode) {
  988. case PACKET3_3D_LOAD_VBPNTR:
  989. r = r100_packet3_load_vbpntr(p, pkt, idx);
  990. if (r)
  991. return r;
  992. break;
  993. case PACKET3_INDX_BUFFER:
  994. r = r100_cs_packet_next_reloc(p, &reloc);
  995. if (r) {
  996. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  997. r100_cs_dump_packet(p, pkt);
  998. return r;
  999. }
  1000. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1001. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1002. if (r) {
  1003. return r;
  1004. }
  1005. break;
  1006. /* Draw packet */
  1007. case PACKET3_3D_DRAW_IMMD:
  1008. /* Number of dwords is vtx_size * (num_vertices - 1)
  1009. * PRIM_WALK must be equal to 3 vertex data in embedded
  1010. * in cmd stream */
  1011. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1012. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1013. return -EINVAL;
  1014. }
  1015. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1016. track->immd_dwords = pkt->count - 1;
  1017. r = r100_cs_track_check(p->rdev, track);
  1018. if (r) {
  1019. return r;
  1020. }
  1021. break;
  1022. case PACKET3_3D_DRAW_IMMD_2:
  1023. /* Number of dwords is vtx_size * (num_vertices - 1)
  1024. * PRIM_WALK must be equal to 3 vertex data in embedded
  1025. * in cmd stream */
  1026. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1027. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1028. return -EINVAL;
  1029. }
  1030. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1031. track->immd_dwords = pkt->count;
  1032. r = r100_cs_track_check(p->rdev, track);
  1033. if (r) {
  1034. return r;
  1035. }
  1036. break;
  1037. case PACKET3_3D_DRAW_VBUF:
  1038. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1039. r = r100_cs_track_check(p->rdev, track);
  1040. if (r) {
  1041. return r;
  1042. }
  1043. break;
  1044. case PACKET3_3D_DRAW_VBUF_2:
  1045. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1046. r = r100_cs_track_check(p->rdev, track);
  1047. if (r) {
  1048. return r;
  1049. }
  1050. break;
  1051. case PACKET3_3D_DRAW_INDX:
  1052. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1053. r = r100_cs_track_check(p->rdev, track);
  1054. if (r) {
  1055. return r;
  1056. }
  1057. break;
  1058. case PACKET3_3D_DRAW_INDX_2:
  1059. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1060. r = r100_cs_track_check(p->rdev, track);
  1061. if (r) {
  1062. return r;
  1063. }
  1064. break;
  1065. case PACKET3_NOP:
  1066. break;
  1067. default:
  1068. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1069. return -EINVAL;
  1070. }
  1071. return 0;
  1072. }
  1073. int r300_cs_parse(struct radeon_cs_parser *p)
  1074. {
  1075. struct radeon_cs_packet pkt;
  1076. struct r100_cs_track *track;
  1077. int r;
  1078. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1079. r100_cs_track_clear(p->rdev, track);
  1080. p->track = track;
  1081. do {
  1082. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1083. if (r) {
  1084. return r;
  1085. }
  1086. p->idx += pkt.count + 2;
  1087. switch (pkt.type) {
  1088. case PACKET_TYPE0:
  1089. r = r100_cs_parse_packet0(p, &pkt,
  1090. p->rdev->config.r300.reg_safe_bm,
  1091. p->rdev->config.r300.reg_safe_bm_size,
  1092. &r300_packet0_check);
  1093. break;
  1094. case PACKET_TYPE2:
  1095. break;
  1096. case PACKET_TYPE3:
  1097. r = r300_packet3_check(p, &pkt);
  1098. break;
  1099. default:
  1100. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1101. return -EINVAL;
  1102. }
  1103. if (r) {
  1104. return r;
  1105. }
  1106. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1107. return 0;
  1108. }
  1109. void r300_set_reg_safe(struct radeon_device *rdev)
  1110. {
  1111. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1112. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1113. }
  1114. void r300_mc_program(struct radeon_device *rdev)
  1115. {
  1116. struct r100_mc_save save;
  1117. int r;
  1118. r = r100_debugfs_mc_info_init(rdev);
  1119. if (r) {
  1120. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1121. }
  1122. /* Stops all mc clients */
  1123. r100_mc_stop(rdev, &save);
  1124. if (rdev->flags & RADEON_IS_AGP) {
  1125. WREG32(R_00014C_MC_AGP_LOCATION,
  1126. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1127. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1128. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1129. WREG32(R_00015C_AGP_BASE_2,
  1130. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1131. } else {
  1132. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1133. WREG32(R_000170_AGP_BASE, 0);
  1134. WREG32(R_00015C_AGP_BASE_2, 0);
  1135. }
  1136. /* Wait for mc idle */
  1137. if (r300_mc_wait_for_idle(rdev))
  1138. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1139. /* Program MC, should be a 32bits limited address space */
  1140. WREG32(R_000148_MC_FB_LOCATION,
  1141. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1142. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1143. r100_mc_resume(rdev, &save);
  1144. }
  1145. void r300_clock_startup(struct radeon_device *rdev)
  1146. {
  1147. u32 tmp;
  1148. if (radeon_dynclks != -1 && radeon_dynclks)
  1149. radeon_legacy_set_clock_gating(rdev, 1);
  1150. /* We need to force on some of the block */
  1151. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1152. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1153. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1154. tmp |= S_00000D_FORCE_VAP(1);
  1155. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1156. }
  1157. static int r300_startup(struct radeon_device *rdev)
  1158. {
  1159. int r;
  1160. /* set common regs */
  1161. r100_set_common_regs(rdev);
  1162. /* program mc */
  1163. r300_mc_program(rdev);
  1164. /* Resume clock */
  1165. r300_clock_startup(rdev);
  1166. /* Initialize GPU configuration (# pipes, ...) */
  1167. r300_gpu_init(rdev);
  1168. /* Initialize GART (initialize after TTM so we can allocate
  1169. * memory through TTM but finalize after TTM) */
  1170. if (rdev->flags & RADEON_IS_PCIE) {
  1171. r = rv370_pcie_gart_enable(rdev);
  1172. if (r)
  1173. return r;
  1174. }
  1175. if (rdev->family == CHIP_R300 ||
  1176. rdev->family == CHIP_R350 ||
  1177. rdev->family == CHIP_RV350)
  1178. r100_enable_bm(rdev);
  1179. if (rdev->flags & RADEON_IS_PCI) {
  1180. r = r100_pci_gart_enable(rdev);
  1181. if (r)
  1182. return r;
  1183. }
  1184. /* Enable IRQ */
  1185. r100_irq_set(rdev);
  1186. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1187. /* 1M ring buffer */
  1188. r = r100_cp_init(rdev, 1024 * 1024);
  1189. if (r) {
  1190. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1191. return r;
  1192. }
  1193. r = r100_wb_init(rdev);
  1194. if (r)
  1195. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1196. r = r100_ib_init(rdev);
  1197. if (r) {
  1198. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1199. return r;
  1200. }
  1201. return 0;
  1202. }
  1203. int r300_resume(struct radeon_device *rdev)
  1204. {
  1205. /* Make sur GART are not working */
  1206. if (rdev->flags & RADEON_IS_PCIE)
  1207. rv370_pcie_gart_disable(rdev);
  1208. if (rdev->flags & RADEON_IS_PCI)
  1209. r100_pci_gart_disable(rdev);
  1210. /* Resume clock before doing reset */
  1211. r300_clock_startup(rdev);
  1212. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1213. if (radeon_gpu_reset(rdev)) {
  1214. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1215. RREG32(R_000E40_RBBM_STATUS),
  1216. RREG32(R_0007C0_CP_STAT));
  1217. }
  1218. /* post */
  1219. radeon_combios_asic_init(rdev->ddev);
  1220. /* Resume clock after posting */
  1221. r300_clock_startup(rdev);
  1222. /* Initialize surface registers */
  1223. radeon_surface_init(rdev);
  1224. return r300_startup(rdev);
  1225. }
  1226. int r300_suspend(struct radeon_device *rdev)
  1227. {
  1228. r100_cp_disable(rdev);
  1229. r100_wb_disable(rdev);
  1230. r100_irq_disable(rdev);
  1231. if (rdev->flags & RADEON_IS_PCIE)
  1232. rv370_pcie_gart_disable(rdev);
  1233. if (rdev->flags & RADEON_IS_PCI)
  1234. r100_pci_gart_disable(rdev);
  1235. return 0;
  1236. }
  1237. void r300_fini(struct radeon_device *rdev)
  1238. {
  1239. r100_cp_fini(rdev);
  1240. r100_wb_fini(rdev);
  1241. r100_ib_fini(rdev);
  1242. radeon_gem_fini(rdev);
  1243. if (rdev->flags & RADEON_IS_PCIE)
  1244. rv370_pcie_gart_fini(rdev);
  1245. if (rdev->flags & RADEON_IS_PCI)
  1246. r100_pci_gart_fini(rdev);
  1247. radeon_agp_fini(rdev);
  1248. radeon_irq_kms_fini(rdev);
  1249. radeon_fence_driver_fini(rdev);
  1250. radeon_bo_fini(rdev);
  1251. radeon_atombios_fini(rdev);
  1252. kfree(rdev->bios);
  1253. rdev->bios = NULL;
  1254. }
  1255. int r300_init(struct radeon_device *rdev)
  1256. {
  1257. int r;
  1258. /* Disable VGA */
  1259. r100_vga_render_disable(rdev);
  1260. /* Initialize scratch registers */
  1261. radeon_scratch_init(rdev);
  1262. /* Initialize surface registers */
  1263. radeon_surface_init(rdev);
  1264. /* TODO: disable VGA need to use VGA request */
  1265. /* BIOS*/
  1266. if (!radeon_get_bios(rdev)) {
  1267. if (ASIC_IS_AVIVO(rdev))
  1268. return -EINVAL;
  1269. }
  1270. if (rdev->is_atom_bios) {
  1271. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1272. return -EINVAL;
  1273. } else {
  1274. r = radeon_combios_init(rdev);
  1275. if (r)
  1276. return r;
  1277. }
  1278. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1279. if (radeon_gpu_reset(rdev)) {
  1280. dev_warn(rdev->dev,
  1281. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1282. RREG32(R_000E40_RBBM_STATUS),
  1283. RREG32(R_0007C0_CP_STAT));
  1284. }
  1285. /* check if cards are posted or not */
  1286. if (radeon_boot_test_post_card(rdev) == false)
  1287. return -EINVAL;
  1288. /* Set asic errata */
  1289. r300_errata(rdev);
  1290. /* Initialize clocks */
  1291. radeon_get_clock_info(rdev->ddev);
  1292. /* Initialize power management */
  1293. radeon_pm_init(rdev);
  1294. /* initialize AGP */
  1295. if (rdev->flags & RADEON_IS_AGP) {
  1296. r = radeon_agp_init(rdev);
  1297. if (r) {
  1298. radeon_agp_disable(rdev);
  1299. }
  1300. }
  1301. /* initialize memory controller */
  1302. r300_mc_init(rdev);
  1303. /* Fence driver */
  1304. r = radeon_fence_driver_init(rdev);
  1305. if (r)
  1306. return r;
  1307. r = radeon_irq_kms_init(rdev);
  1308. if (r)
  1309. return r;
  1310. /* Memory manager */
  1311. r = radeon_bo_init(rdev);
  1312. if (r)
  1313. return r;
  1314. if (rdev->flags & RADEON_IS_PCIE) {
  1315. r = rv370_pcie_gart_init(rdev);
  1316. if (r)
  1317. return r;
  1318. }
  1319. if (rdev->flags & RADEON_IS_PCI) {
  1320. r = r100_pci_gart_init(rdev);
  1321. if (r)
  1322. return r;
  1323. }
  1324. r300_set_reg_safe(rdev);
  1325. rdev->accel_working = true;
  1326. r = r300_startup(rdev);
  1327. if (r) {
  1328. /* Somethings want wront with the accel init stop accel */
  1329. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1330. r100_cp_fini(rdev);
  1331. r100_wb_fini(rdev);
  1332. r100_ib_fini(rdev);
  1333. radeon_irq_kms_fini(rdev);
  1334. if (rdev->flags & RADEON_IS_PCIE)
  1335. rv370_pcie_gart_fini(rdev);
  1336. if (rdev->flags & RADEON_IS_PCI)
  1337. r100_pci_gart_fini(rdev);
  1338. radeon_agp_fini(rdev);
  1339. rdev->accel_working = false;
  1340. }
  1341. return 0;
  1342. }