ehci.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /*
  22. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  23. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  24. * the host controller implementation.
  25. *
  26. * To facilitate the strongest possible byte-order checking from "sparse"
  27. * and so on, we use __leXX unless that's not practical.
  28. */
  29. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  30. typedef __u32 __bitwise __hc32;
  31. typedef __u16 __bitwise __hc16;
  32. #else
  33. #define __hc32 __le32
  34. #define __hc16 __le16
  35. #endif
  36. /* statistics can be kept for tuning/monitoring */
  37. struct ehci_stats {
  38. /* irq usage */
  39. unsigned long normal;
  40. unsigned long error;
  41. unsigned long iaa;
  42. unsigned long lost_iaa;
  43. /* termination of urbs from core */
  44. unsigned long complete;
  45. unsigned long unlink;
  46. };
  47. /* ehci_hcd->lock guards shared data against other CPUs:
  48. * ehci_hcd: async, unlink, periodic (and shadow), ...
  49. * usb_host_endpoint: hcpriv
  50. * ehci_qh: qh_next, qtd_list
  51. * ehci_qtd: qtd_list
  52. *
  53. * Also, hold this lock when talking to HC registers or
  54. * when updating hw_* fields in shared qh/qtd/... structures.
  55. */
  56. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  57. /*
  58. * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
  59. * controller may be doing DMA. Lower values mean there's no DMA.
  60. */
  61. enum ehci_rh_state {
  62. EHCI_RH_HALTED,
  63. EHCI_RH_SUSPENDED,
  64. EHCI_RH_RUNNING,
  65. EHCI_RH_STOPPING
  66. };
  67. /*
  68. * Timer events, ordered by increasing delay length.
  69. * Always update event_delays_ns[] and event_handlers[] (defined in
  70. * ehci-timer.c) in parallel with this list.
  71. */
  72. enum ehci_hrtimer_event {
  73. EHCI_HRTIMER_NUM_EVENTS /* Must come last */
  74. };
  75. #define EHCI_HRTIMER_NO_EVENT 99
  76. struct ehci_hcd { /* one per controller */
  77. /* timing support */
  78. enum ehci_hrtimer_event next_hrtimer_event;
  79. unsigned enabled_hrtimer_events;
  80. ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
  81. struct hrtimer hrtimer;
  82. /* glue to PCI and HCD framework */
  83. struct ehci_caps __iomem *caps;
  84. struct ehci_regs __iomem *regs;
  85. struct ehci_dbg_port __iomem *debug;
  86. __u32 hcs_params; /* cached register copy */
  87. spinlock_t lock;
  88. enum ehci_rh_state rh_state;
  89. /* async schedule support */
  90. struct ehci_qh *async;
  91. struct ehci_qh *dummy; /* For AMD quirk use */
  92. struct ehci_qh *async_unlink;
  93. struct ehci_qh *async_unlink_last;
  94. struct ehci_qh *qh_scan_next;
  95. unsigned scanning : 1;
  96. /* periodic schedule support */
  97. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  98. unsigned periodic_size;
  99. __hc32 *periodic; /* hw periodic table */
  100. dma_addr_t periodic_dma;
  101. unsigned i_thresh; /* uframes HC might cache */
  102. union ehci_shadow *pshadow; /* mirror hw periodic table */
  103. int next_uframe; /* scan periodic, start here */
  104. unsigned periodic_sched; /* periodic activity count */
  105. unsigned uframe_periodic_max; /* max periodic time per uframe */
  106. /* list of itds & sitds completed while clock_frame was still active */
  107. struct list_head cached_itd_list;
  108. struct list_head cached_sitd_list;
  109. unsigned clock_frame;
  110. /* per root hub port */
  111. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  112. /* bit vectors (one bit per port) */
  113. unsigned long bus_suspended; /* which ports were
  114. already suspended at the start of a bus suspend */
  115. unsigned long companion_ports; /* which ports are
  116. dedicated to the companion controller */
  117. unsigned long owned_ports; /* which ports are
  118. owned by the companion during a bus suspend */
  119. unsigned long port_c_suspend; /* which ports have
  120. the change-suspend feature turned on */
  121. unsigned long suspended_ports; /* which ports are
  122. suspended */
  123. unsigned long resuming_ports; /* which ports have
  124. started to resume */
  125. /* per-HC memory pools (could be per-bus, but ...) */
  126. struct dma_pool *qh_pool; /* qh per active urb */
  127. struct dma_pool *qtd_pool; /* one or more per qh */
  128. struct dma_pool *itd_pool; /* itd per iso urb */
  129. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  130. struct timer_list iaa_watchdog;
  131. struct timer_list watchdog;
  132. unsigned long actions;
  133. unsigned periodic_stamp;
  134. unsigned random_frame;
  135. unsigned long next_statechange;
  136. ktime_t last_periodic_enable;
  137. u32 command;
  138. /* SILICON QUIRKS */
  139. unsigned no_selective_suspend:1;
  140. unsigned has_fsl_port_bug:1; /* FreeScale */
  141. unsigned big_endian_mmio:1;
  142. unsigned big_endian_desc:1;
  143. unsigned big_endian_capbase:1;
  144. unsigned has_amcc_usb23:1;
  145. unsigned need_io_watchdog:1;
  146. unsigned broken_periodic:1;
  147. unsigned amd_pll_fix:1;
  148. unsigned fs_i_thresh:1; /* Intel iso scheduling */
  149. unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
  150. unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
  151. unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
  152. /* required for usb32 quirk */
  153. #define OHCI_CTRL_HCFS (3 << 6)
  154. #define OHCI_USB_OPER (2 << 6)
  155. #define OHCI_USB_SUSPEND (3 << 6)
  156. #define OHCI_HCCTRL_OFFSET 0x4
  157. #define OHCI_HCCTRL_LEN 0x4
  158. __hc32 *ohci_hcctrl_reg;
  159. unsigned has_hostpc:1;
  160. unsigned has_lpm:1; /* support link power management */
  161. unsigned has_ppcd:1; /* support per-port change bits */
  162. u8 sbrn; /* packed release number */
  163. /* irq statistics */
  164. #ifdef EHCI_STATS
  165. struct ehci_stats stats;
  166. # define COUNT(x) do { (x)++; } while (0)
  167. #else
  168. # define COUNT(x) do {} while (0)
  169. #endif
  170. /* debug files */
  171. #ifdef DEBUG
  172. struct dentry *debug_dir;
  173. #endif
  174. };
  175. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  176. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  177. {
  178. return (struct ehci_hcd *) (hcd->hcd_priv);
  179. }
  180. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  181. {
  182. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  183. }
  184. static inline void
  185. iaa_watchdog_start(struct ehci_hcd *ehci)
  186. {
  187. WARN_ON(timer_pending(&ehci->iaa_watchdog));
  188. mod_timer(&ehci->iaa_watchdog,
  189. jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
  190. }
  191. static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
  192. {
  193. del_timer(&ehci->iaa_watchdog);
  194. }
  195. enum ehci_timer_action {
  196. TIMER_IO_WATCHDOG,
  197. TIMER_ASYNC_SHRINK,
  198. TIMER_ASYNC_OFF,
  199. };
  200. static inline void
  201. timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
  202. {
  203. clear_bit (action, &ehci->actions);
  204. }
  205. static void free_cached_lists(struct ehci_hcd *ehci);
  206. /*-------------------------------------------------------------------------*/
  207. #include <linux/usb/ehci_def.h>
  208. /*-------------------------------------------------------------------------*/
  209. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  210. /*
  211. * EHCI Specification 0.95 Section 3.5
  212. * QTD: describe data transfer components (buffer, direction, ...)
  213. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  214. *
  215. * These are associated only with "QH" (Queue Head) structures,
  216. * used with control, bulk, and interrupt transfers.
  217. */
  218. struct ehci_qtd {
  219. /* first part defined by EHCI spec */
  220. __hc32 hw_next; /* see EHCI 3.5.1 */
  221. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  222. __hc32 hw_token; /* see EHCI 3.5.3 */
  223. #define QTD_TOGGLE (1 << 31) /* data toggle */
  224. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  225. #define QTD_IOC (1 << 15) /* interrupt on complete */
  226. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  227. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  228. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  229. #define QTD_STS_HALT (1 << 6) /* halted on error */
  230. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  231. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  232. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  233. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  234. #define QTD_STS_STS (1 << 1) /* split transaction state */
  235. #define QTD_STS_PING (1 << 0) /* issue PING? */
  236. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  237. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  238. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  239. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  240. __hc32 hw_buf_hi [5]; /* Appendix B */
  241. /* the rest is HCD-private */
  242. dma_addr_t qtd_dma; /* qtd address */
  243. struct list_head qtd_list; /* sw qtd list */
  244. struct urb *urb; /* qtd's urb */
  245. size_t length; /* length of buffer */
  246. } __attribute__ ((aligned (32)));
  247. /* mask NakCnt+T in qh->hw_alt_next */
  248. #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
  249. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  250. /*-------------------------------------------------------------------------*/
  251. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  252. #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  253. /*
  254. * Now the following defines are not converted using the
  255. * cpu_to_le32() macro anymore, since we have to support
  256. * "dynamic" switching between be and le support, so that the driver
  257. * can be used on one system with SoC EHCI controller using big-endian
  258. * descriptors as well as a normal little-endian PCI EHCI controller.
  259. */
  260. /* values for that type tag */
  261. #define Q_TYPE_ITD (0 << 1)
  262. #define Q_TYPE_QH (1 << 1)
  263. #define Q_TYPE_SITD (2 << 1)
  264. #define Q_TYPE_FSTN (3 << 1)
  265. /* next async queue entry, or pointer to interrupt/periodic QH */
  266. #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  267. /* for periodic/async schedules and qtd lists, mark end of list */
  268. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  269. /*
  270. * Entries in periodic shadow table are pointers to one of four kinds
  271. * of data structure. That's dictated by the hardware; a type tag is
  272. * encoded in the low bits of the hardware's periodic schedule. Use
  273. * Q_NEXT_TYPE to get the tag.
  274. *
  275. * For entries in the async schedule, the type tag always says "qh".
  276. */
  277. union ehci_shadow {
  278. struct ehci_qh *qh; /* Q_TYPE_QH */
  279. struct ehci_itd *itd; /* Q_TYPE_ITD */
  280. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  281. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  282. __hc32 *hw_next; /* (all types) */
  283. void *ptr;
  284. };
  285. /*-------------------------------------------------------------------------*/
  286. /*
  287. * EHCI Specification 0.95 Section 3.6
  288. * QH: describes control/bulk/interrupt endpoints
  289. * See Fig 3-7 "Queue Head Structure Layout".
  290. *
  291. * These appear in both the async and (for interrupt) periodic schedules.
  292. */
  293. /* first part defined by EHCI spec */
  294. struct ehci_qh_hw {
  295. __hc32 hw_next; /* see EHCI 3.6.1 */
  296. __hc32 hw_info1; /* see EHCI 3.6.2 */
  297. #define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
  298. #define QH_HEAD (1 << 15) /* Head of async reclamation list */
  299. #define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
  300. #define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
  301. #define QH_LOW_SPEED (1 << 12)
  302. #define QH_FULL_SPEED (0 << 12)
  303. #define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
  304. __hc32 hw_info2; /* see EHCI 3.6.2 */
  305. #define QH_SMASK 0x000000ff
  306. #define QH_CMASK 0x0000ff00
  307. #define QH_HUBADDR 0x007f0000
  308. #define QH_HUBPORT 0x3f800000
  309. #define QH_MULT 0xc0000000
  310. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  311. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  312. __hc32 hw_qtd_next;
  313. __hc32 hw_alt_next;
  314. __hc32 hw_token;
  315. __hc32 hw_buf [5];
  316. __hc32 hw_buf_hi [5];
  317. } __attribute__ ((aligned(32)));
  318. struct ehci_qh {
  319. struct ehci_qh_hw *hw;
  320. /* the rest is HCD-private */
  321. dma_addr_t qh_dma; /* address of qh */
  322. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  323. struct list_head qtd_list; /* sw qtd list */
  324. struct ehci_qtd *dummy;
  325. struct ehci_qh *unlink_next; /* next on unlink list */
  326. unsigned long unlink_time;
  327. unsigned stamp;
  328. u8 needs_rescan; /* Dequeue during giveback */
  329. u8 qh_state;
  330. #define QH_STATE_LINKED 1 /* HC sees this */
  331. #define QH_STATE_UNLINK 2 /* HC may still see this */
  332. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  333. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
  334. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  335. u8 xacterrs; /* XactErr retry counter */
  336. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  337. /* periodic schedule info */
  338. u8 usecs; /* intr bandwidth */
  339. u8 gap_uf; /* uframes split/csplit gap */
  340. u8 c_usecs; /* ... split completion bw */
  341. u16 tt_usecs; /* tt downstream bandwidth */
  342. unsigned short period; /* polling interval */
  343. unsigned short start; /* where polling starts */
  344. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  345. struct usb_device *dev; /* access to TT */
  346. unsigned is_out:1; /* bulk or intr OUT */
  347. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  348. };
  349. /*-------------------------------------------------------------------------*/
  350. /* description of one iso transaction (up to 3 KB data if highspeed) */
  351. struct ehci_iso_packet {
  352. /* These will be copied to iTD when scheduling */
  353. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  354. __hc32 transaction; /* itd->hw_transaction[i] |= */
  355. u8 cross; /* buf crosses pages */
  356. /* for full speed OUT splits */
  357. u32 buf1;
  358. };
  359. /* temporary schedule data for packets from iso urbs (both speeds)
  360. * each packet is one logical usb transaction to the device (not TT),
  361. * beginning at stream->next_uframe
  362. */
  363. struct ehci_iso_sched {
  364. struct list_head td_list;
  365. unsigned span;
  366. struct ehci_iso_packet packet [0];
  367. };
  368. /*
  369. * ehci_iso_stream - groups all (s)itds for this endpoint.
  370. * acts like a qh would, if EHCI had them for ISO.
  371. */
  372. struct ehci_iso_stream {
  373. /* first field matches ehci_hq, but is NULL */
  374. struct ehci_qh_hw *hw;
  375. u32 refcount;
  376. u8 bEndpointAddress;
  377. u8 highspeed;
  378. struct list_head td_list; /* queued itds/sitds */
  379. struct list_head free_list; /* list of unused itds/sitds */
  380. struct usb_device *udev;
  381. struct usb_host_endpoint *ep;
  382. /* output of (re)scheduling */
  383. int next_uframe;
  384. __hc32 splits;
  385. /* the rest is derived from the endpoint descriptor,
  386. * trusting urb->interval == f(epdesc->bInterval) and
  387. * including the extra info for hw_bufp[0..2]
  388. */
  389. u8 usecs, c_usecs;
  390. u16 interval;
  391. u16 tt_usecs;
  392. u16 maxp;
  393. u16 raw_mask;
  394. unsigned bandwidth;
  395. /* This is used to initialize iTD's hw_bufp fields */
  396. __hc32 buf0;
  397. __hc32 buf1;
  398. __hc32 buf2;
  399. /* this is used to initialize sITD's tt info */
  400. __hc32 address;
  401. };
  402. /*-------------------------------------------------------------------------*/
  403. /*
  404. * EHCI Specification 0.95 Section 3.3
  405. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  406. *
  407. * Schedule records for high speed iso xfers
  408. */
  409. struct ehci_itd {
  410. /* first part defined by EHCI spec */
  411. __hc32 hw_next; /* see EHCI 3.3.1 */
  412. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  413. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  414. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  415. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  416. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  417. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  418. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  419. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  420. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  421. __hc32 hw_bufp_hi [7]; /* Appendix B */
  422. /* the rest is HCD-private */
  423. dma_addr_t itd_dma; /* for this itd */
  424. union ehci_shadow itd_next; /* ptr to periodic q entry */
  425. struct urb *urb;
  426. struct ehci_iso_stream *stream; /* endpoint's queue */
  427. struct list_head itd_list; /* list of stream's itds */
  428. /* any/all hw_transactions here may be used by that urb */
  429. unsigned frame; /* where scheduled */
  430. unsigned pg;
  431. unsigned index[8]; /* in urb->iso_frame_desc */
  432. } __attribute__ ((aligned (32)));
  433. /*-------------------------------------------------------------------------*/
  434. /*
  435. * EHCI Specification 0.95 Section 3.4
  436. * siTD, aka split-transaction isochronous Transfer Descriptor
  437. * ... describe full speed iso xfers through TT in hubs
  438. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  439. */
  440. struct ehci_sitd {
  441. /* first part defined by EHCI spec */
  442. __hc32 hw_next;
  443. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  444. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  445. __hc32 hw_uframe; /* EHCI table 3-10 */
  446. __hc32 hw_results; /* EHCI table 3-11 */
  447. #define SITD_IOC (1 << 31) /* interrupt on completion */
  448. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  449. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  450. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  451. #define SITD_STS_ERR (1 << 6) /* error from TT */
  452. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  453. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  454. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  455. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  456. #define SITD_STS_STS (1 << 1) /* split transaction state */
  457. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  458. __hc32 hw_buf [2]; /* EHCI table 3-12 */
  459. __hc32 hw_backpointer; /* EHCI table 3-13 */
  460. __hc32 hw_buf_hi [2]; /* Appendix B */
  461. /* the rest is HCD-private */
  462. dma_addr_t sitd_dma;
  463. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  464. struct urb *urb;
  465. struct ehci_iso_stream *stream; /* endpoint's queue */
  466. struct list_head sitd_list; /* list of stream's sitds */
  467. unsigned frame;
  468. unsigned index;
  469. } __attribute__ ((aligned (32)));
  470. /*-------------------------------------------------------------------------*/
  471. /*
  472. * EHCI Specification 0.96 Section 3.7
  473. * Periodic Frame Span Traversal Node (FSTN)
  474. *
  475. * Manages split interrupt transactions (using TT) that span frame boundaries
  476. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  477. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  478. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  479. */
  480. struct ehci_fstn {
  481. __hc32 hw_next; /* any periodic q entry */
  482. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  483. /* the rest is HCD-private */
  484. dma_addr_t fstn_dma;
  485. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  486. } __attribute__ ((aligned (32)));
  487. /*-------------------------------------------------------------------------*/
  488. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  489. #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
  490. ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
  491. #define ehci_prepare_ports_for_controller_resume(ehci) \
  492. ehci_adjust_port_wakeup_flags(ehci, false, false);
  493. /*-------------------------------------------------------------------------*/
  494. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  495. /*
  496. * Some EHCI controllers have a Transaction Translator built into the
  497. * root hub. This is a non-standard feature. Each controller will need
  498. * to add code to the following inline functions, and call them as
  499. * needed (mostly in root hub code).
  500. */
  501. #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
  502. /* Returns the speed of a device attached to a port on the root hub. */
  503. static inline unsigned int
  504. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  505. {
  506. if (ehci_is_TDI(ehci)) {
  507. switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
  508. case 0:
  509. return 0;
  510. case 1:
  511. return USB_PORT_STAT_LOW_SPEED;
  512. case 2:
  513. default:
  514. return USB_PORT_STAT_HIGH_SPEED;
  515. }
  516. }
  517. return USB_PORT_STAT_HIGH_SPEED;
  518. }
  519. #else
  520. #define ehci_is_TDI(e) (0)
  521. #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
  522. #endif
  523. /*-------------------------------------------------------------------------*/
  524. #ifdef CONFIG_PPC_83xx
  525. /* Some Freescale processors have an erratum in which the TT
  526. * port number in the queue head was 0..N-1 instead of 1..N.
  527. */
  528. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  529. #else
  530. #define ehci_has_fsl_portno_bug(e) (0)
  531. #endif
  532. /*
  533. * While most USB host controllers implement their registers in
  534. * little-endian format, a minority (celleb companion chip) implement
  535. * them in big endian format.
  536. *
  537. * This attempts to support either format at compile time without a
  538. * runtime penalty, or both formats with the additional overhead
  539. * of checking a flag bit.
  540. *
  541. * ehci_big_endian_capbase is a special quirk for controllers that
  542. * implement the HC capability registers as separate registers and not
  543. * as fields of a 32-bit register.
  544. */
  545. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  546. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  547. #define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
  548. #else
  549. #define ehci_big_endian_mmio(e) 0
  550. #define ehci_big_endian_capbase(e) 0
  551. #endif
  552. /*
  553. * Big-endian read/write functions are arch-specific.
  554. * Other arches can be added if/when they're needed.
  555. */
  556. #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
  557. #define readl_be(addr) __raw_readl((__force unsigned *)addr)
  558. #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
  559. #endif
  560. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  561. __u32 __iomem * regs)
  562. {
  563. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  564. return ehci_big_endian_mmio(ehci) ?
  565. readl_be(regs) :
  566. readl(regs);
  567. #else
  568. return readl(regs);
  569. #endif
  570. }
  571. static inline void ehci_writel(const struct ehci_hcd *ehci,
  572. const unsigned int val, __u32 __iomem *regs)
  573. {
  574. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  575. ehci_big_endian_mmio(ehci) ?
  576. writel_be(val, regs) :
  577. writel(val, regs);
  578. #else
  579. writel(val, regs);
  580. #endif
  581. }
  582. /*
  583. * On certain ppc-44x SoC there is a HW issue, that could only worked around with
  584. * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
  585. * Other common bits are dependent on has_amcc_usb23 quirk flag.
  586. */
  587. #ifdef CONFIG_44x
  588. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  589. {
  590. u32 hc_control;
  591. hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
  592. if (operational)
  593. hc_control |= OHCI_USB_OPER;
  594. else
  595. hc_control |= OHCI_USB_SUSPEND;
  596. writel_be(hc_control, ehci->ohci_hcctrl_reg);
  597. (void) readl_be(ehci->ohci_hcctrl_reg);
  598. }
  599. #else
  600. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  601. { }
  602. #endif
  603. /*-------------------------------------------------------------------------*/
  604. /*
  605. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  606. * format, but also its DMA data structures (descriptors).
  607. *
  608. * EHCI controllers accessed through PCI work normally (little-endian
  609. * everywhere), so we won't bother supporting a BE-only mode for now.
  610. */
  611. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  612. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  613. /* cpu to ehci */
  614. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  615. {
  616. return ehci_big_endian_desc(ehci)
  617. ? (__force __hc32)cpu_to_be32(x)
  618. : (__force __hc32)cpu_to_le32(x);
  619. }
  620. /* ehci to cpu */
  621. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  622. {
  623. return ehci_big_endian_desc(ehci)
  624. ? be32_to_cpu((__force __be32)x)
  625. : le32_to_cpu((__force __le32)x);
  626. }
  627. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  628. {
  629. return ehci_big_endian_desc(ehci)
  630. ? be32_to_cpup((__force __be32 *)x)
  631. : le32_to_cpup((__force __le32 *)x);
  632. }
  633. #else
  634. /* cpu to ehci */
  635. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  636. {
  637. return cpu_to_le32(x);
  638. }
  639. /* ehci to cpu */
  640. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  641. {
  642. return le32_to_cpu(x);
  643. }
  644. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  645. {
  646. return le32_to_cpup(x);
  647. }
  648. #endif
  649. /*-------------------------------------------------------------------------*/
  650. #ifdef CONFIG_PCI
  651. /* For working around the MosChip frame-index-register bug */
  652. static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
  653. #else
  654. static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
  655. {
  656. return ehci_readl(ehci, &ehci->regs->frame_index);
  657. }
  658. #endif
  659. /*-------------------------------------------------------------------------*/
  660. #ifndef DEBUG
  661. #define STUB_DEBUG_FILES
  662. #endif /* DEBUG */
  663. /*-------------------------------------------------------------------------*/
  664. #endif /* __LINUX_EHCI_HCD_H */