sc92031.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621
  1. /* Silan SC92031 PCI Fast Ethernet Adapter driver
  2. *
  3. * Based on vendor drivers:
  4. * Silan Fast Ethernet Netcard Driver:
  5. * MODULE_AUTHOR ("gaoyonghong");
  6. * MODULE_DESCRIPTION ("SILAN Fast Ethernet driver");
  7. * MODULE_LICENSE("GPL");
  8. * 8139D Fast Ethernet driver:
  9. * (C) 2002 by gaoyonghong
  10. * MODULE_AUTHOR ("gaoyonghong");
  11. * MODULE_DESCRIPTION ("Rsltek 8139D PCI Fast Ethernet Adapter driver");
  12. * MODULE_LICENSE("GPL");
  13. * Both are almost identical and seem to be based on pci-skeleton.c
  14. *
  15. * Rewritten for 2.6 by Cesar Eduardo Barros
  16. */
  17. /* Note about set_mac_address: I don't know how to change the hardware
  18. * matching, so you need to enable IFF_PROMISC when using it.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/delay.h>
  23. #include <linux/pci.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/ethtool.h>
  28. #include <linux/crc32.h>
  29. #include <asm/irq.h>
  30. #define PCI_VENDOR_ID_SILAN 0x1904
  31. #define PCI_DEVICE_ID_SILAN_SC92031 0x2031
  32. #define PCI_DEVICE_ID_SILAN_8139D 0x8139
  33. #define SC92031_NAME "sc92031"
  34. #define SC92031_DESCRIPTION "Silan SC92031 PCI Fast Ethernet Adapter driver"
  35. #define SC92031_VERSION "2.0c"
  36. /* BAR 0 is MMIO, BAR 1 is PIO */
  37. #ifndef SC92031_USE_BAR
  38. #define SC92031_USE_BAR 0
  39. #endif
  40. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast). */
  41. static int multicast_filter_limit = 64;
  42. module_param(multicast_filter_limit, int, 0);
  43. MODULE_PARM_DESC(multicast_filter_limit,
  44. "Maximum number of filtered multicast addresses");
  45. static int media;
  46. module_param(media, int, 0);
  47. MODULE_PARM_DESC(media, "Media type (0x00 = autodetect,"
  48. " 0x01 = 10M half, 0x02 = 10M full,"
  49. " 0x04 = 100M half, 0x08 = 100M full)");
  50. /* Size of the in-memory receive ring. */
  51. #define RX_BUF_LEN_IDX 3 /* 0==8K, 1==16K, 2==32K, 3==64K ,4==128K*/
  52. #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
  53. /* Number of Tx descriptor registers. */
  54. #define NUM_TX_DESC 4
  55. /* max supported ethernet frame size -- must be at least (dev->mtu+14+4).*/
  56. #define MAX_ETH_FRAME_SIZE 1536
  57. /* Size of the Tx bounce buffers -- must be at least (dev->mtu+14+4). */
  58. #define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
  59. #define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
  60. /* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
  61. #define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
  62. /* Time in jiffies before concluding the transmitter is hung. */
  63. #define TX_TIMEOUT (4*HZ)
  64. #define SILAN_STATS_NUM 2 /* number of ETHTOOL_GSTATS */
  65. /* media options */
  66. #define AUTOSELECT 0x00
  67. #define M10_HALF 0x01
  68. #define M10_FULL 0x02
  69. #define M100_HALF 0x04
  70. #define M100_FULL 0x08
  71. /* Symbolic offsets to registers. */
  72. enum silan_registers {
  73. Config0 = 0x00, // Config0
  74. Config1 = 0x04, // Config1
  75. RxBufWPtr = 0x08, // Rx buffer writer poiter
  76. IntrStatus = 0x0C, // Interrupt status
  77. IntrMask = 0x10, // Interrupt mask
  78. RxbufAddr = 0x14, // Rx buffer start address
  79. RxBufRPtr = 0x18, // Rx buffer read pointer
  80. Txstatusall = 0x1C, // Transmit status of all descriptors
  81. TxStatus0 = 0x20, // Transmit status (Four 32bit registers).
  82. TxAddr0 = 0x30, // Tx descriptors (also four 32bit).
  83. RxConfig = 0x40, // Rx configuration
  84. MAC0 = 0x44, // Ethernet hardware address.
  85. MAR0 = 0x4C, // Multicast filter.
  86. RxStatus0 = 0x54, // Rx status
  87. TxConfig = 0x5C, // Tx configuration
  88. PhyCtrl = 0x60, // physical control
  89. FlowCtrlConfig = 0x64, // flow control
  90. Miicmd0 = 0x68, // Mii command0 register
  91. Miicmd1 = 0x6C, // Mii command1 register
  92. Miistatus = 0x70, // Mii status register
  93. Timercnt = 0x74, // Timer counter register
  94. TimerIntr = 0x78, // Timer interrupt register
  95. PMConfig = 0x7C, // Power Manager configuration
  96. CRC0 = 0x80, // Power Manager CRC ( Two 32bit regisers)
  97. Wakeup0 = 0x88, // power Manager wakeup( Eight 64bit regiser)
  98. LSBCRC0 = 0xC8, // power Manager LSBCRC(Two 32bit regiser)
  99. TestD0 = 0xD0,
  100. TestD4 = 0xD4,
  101. TestD8 = 0xD8,
  102. };
  103. #define MII_BMCR 0 // Basic mode control register
  104. #define MII_BMSR 1 // Basic mode status register
  105. #define MII_JAB 16
  106. #define MII_OutputStatus 24
  107. #define BMCR_FULLDPLX 0x0100 // Full duplex
  108. #define BMCR_ANRESTART 0x0200 // Auto negotiation restart
  109. #define BMCR_ANENABLE 0x1000 // Enable auto negotiation
  110. #define BMCR_SPEED100 0x2000 // Select 100Mbps
  111. #define BMSR_LSTATUS 0x0004 // Link status
  112. #define PHY_16_JAB_ENB 0x1000
  113. #define PHY_16_PORT_ENB 0x1
  114. enum IntrStatusBits {
  115. LinkFail = 0x80000000,
  116. LinkOK = 0x40000000,
  117. TimeOut = 0x20000000,
  118. RxOverflow = 0x0040,
  119. RxOK = 0x0020,
  120. TxOK = 0x0001,
  121. IntrBits = LinkFail|LinkOK|TimeOut|RxOverflow|RxOK|TxOK,
  122. };
  123. enum TxStatusBits {
  124. TxCarrierLost = 0x20000000,
  125. TxAborted = 0x10000000,
  126. TxOutOfWindow = 0x08000000,
  127. TxNccShift = 22,
  128. EarlyTxThresShift = 16,
  129. TxStatOK = 0x8000,
  130. TxUnderrun = 0x4000,
  131. TxOwn = 0x2000,
  132. };
  133. enum RxStatusBits {
  134. RxStatesOK = 0x80000,
  135. RxBadAlign = 0x40000,
  136. RxHugeFrame = 0x20000,
  137. RxSmallFrame = 0x10000,
  138. RxCRCOK = 0x8000,
  139. RxCrlFrame = 0x4000,
  140. Rx_Broadcast = 0x2000,
  141. Rx_Multicast = 0x1000,
  142. RxAddrMatch = 0x0800,
  143. MiiErr = 0x0400,
  144. };
  145. enum RxConfigBits {
  146. RxFullDx = 0x80000000,
  147. RxEnb = 0x40000000,
  148. RxSmall = 0x20000000,
  149. RxHuge = 0x10000000,
  150. RxErr = 0x08000000,
  151. RxAllphys = 0x04000000,
  152. RxMulticast = 0x02000000,
  153. RxBroadcast = 0x01000000,
  154. RxLoopBack = (1 << 23) | (1 << 22),
  155. LowThresholdShift = 12,
  156. HighThresholdShift = 2,
  157. };
  158. enum TxConfigBits {
  159. TxFullDx = 0x80000000,
  160. TxEnb = 0x40000000,
  161. TxEnbPad = 0x20000000,
  162. TxEnbHuge = 0x10000000,
  163. TxEnbFCS = 0x08000000,
  164. TxNoBackOff = 0x04000000,
  165. TxEnbPrem = 0x02000000,
  166. TxCareLostCrs = 0x1000000,
  167. TxExdCollNum = 0xf00000,
  168. TxDataRate = 0x80000,
  169. };
  170. enum PhyCtrlconfigbits {
  171. PhyCtrlAne = 0x80000000,
  172. PhyCtrlSpd100 = 0x40000000,
  173. PhyCtrlSpd10 = 0x20000000,
  174. PhyCtrlPhyBaseAddr = 0x1f000000,
  175. PhyCtrlDux = 0x800000,
  176. PhyCtrlReset = 0x400000,
  177. };
  178. enum FlowCtrlConfigBits {
  179. FlowCtrlFullDX = 0x80000000,
  180. FlowCtrlEnb = 0x40000000,
  181. };
  182. enum Config0Bits {
  183. Cfg0_Reset = 0x80000000,
  184. Cfg0_Anaoff = 0x40000000,
  185. Cfg0_LDPS = 0x20000000,
  186. };
  187. enum Config1Bits {
  188. Cfg1_EarlyRx = 1 << 31,
  189. Cfg1_EarlyTx = 1 << 30,
  190. //rx buffer size
  191. Cfg1_Rcv8K = 0x0,
  192. Cfg1_Rcv16K = 0x1,
  193. Cfg1_Rcv32K = 0x3,
  194. Cfg1_Rcv64K = 0x7,
  195. Cfg1_Rcv128K = 0xf,
  196. };
  197. enum MiiCmd0Bits {
  198. Mii_Divider = 0x20000000,
  199. Mii_WRITE = 0x400000,
  200. Mii_READ = 0x200000,
  201. Mii_SCAN = 0x100000,
  202. Mii_Tamod = 0x80000,
  203. Mii_Drvmod = 0x40000,
  204. Mii_mdc = 0x20000,
  205. Mii_mdoen = 0x10000,
  206. Mii_mdo = 0x8000,
  207. Mii_mdi = 0x4000,
  208. };
  209. enum MiiStatusBits {
  210. Mii_StatusBusy = 0x80000000,
  211. };
  212. enum PMConfigBits {
  213. PM_Enable = 1 << 31,
  214. PM_LongWF = 1 << 30,
  215. PM_Magic = 1 << 29,
  216. PM_LANWake = 1 << 28,
  217. PM_LWPTN = (1 << 27 | 1<< 26),
  218. PM_LinkUp = 1 << 25,
  219. PM_WakeUp = 1 << 24,
  220. };
  221. /* Locking rules:
  222. * priv->lock protects most of the fields of priv and most of the
  223. * hardware registers. It does not have to protect against softirqs
  224. * between sc92031_disable_interrupts and sc92031_enable_interrupts;
  225. * it also does not need to be used in ->open and ->stop while the
  226. * device interrupts are off.
  227. * Not having to protect against softirqs is very useful due to heavy
  228. * use of mdelay() at _sc92031_reset.
  229. * Functions prefixed with _sc92031_ must be called with the lock held;
  230. * functions prefixed with sc92031_ must be called without the lock held.
  231. * Use mmiowb() before unlocking if the hardware was written to.
  232. */
  233. /* Locking rules for the interrupt:
  234. * - the interrupt and the tasklet never run at the same time
  235. * - neither run between sc92031_disable_interrupts and
  236. * sc92031_enable_interrupt
  237. */
  238. struct sc92031_priv {
  239. spinlock_t lock;
  240. /* iomap.h cookie */
  241. void __iomem *port_base;
  242. /* pci device structure */
  243. struct pci_dev *pdev;
  244. /* tasklet */
  245. struct tasklet_struct tasklet;
  246. /* CPU address of rx ring */
  247. void *rx_ring;
  248. /* PCI address of rx ring */
  249. dma_addr_t rx_ring_dma_addr;
  250. /* PCI address of rx ring read pointer */
  251. dma_addr_t rx_ring_tail;
  252. /* tx ring write index */
  253. unsigned tx_head;
  254. /* tx ring read index */
  255. unsigned tx_tail;
  256. /* CPU address of tx bounce buffer */
  257. void *tx_bufs;
  258. /* PCI address of tx bounce buffer */
  259. dma_addr_t tx_bufs_dma_addr;
  260. /* copies of some hardware registers */
  261. u32 intr_status;
  262. atomic_t intr_mask;
  263. u32 rx_config;
  264. u32 tx_config;
  265. u32 pm_config;
  266. /* copy of some flags from dev->flags */
  267. unsigned int mc_flags;
  268. /* for ETHTOOL_GSTATS */
  269. u64 tx_timeouts;
  270. u64 rx_loss;
  271. /* for dev->get_stats */
  272. long rx_value;
  273. };
  274. /* I don't know which registers can be safely read; however, I can guess
  275. * MAC0 is one of them. */
  276. static inline void _sc92031_dummy_read(void __iomem *port_base)
  277. {
  278. ioread32(port_base + MAC0);
  279. }
  280. static u32 _sc92031_mii_wait(void __iomem *port_base)
  281. {
  282. u32 mii_status;
  283. do {
  284. udelay(10);
  285. mii_status = ioread32(port_base + Miistatus);
  286. } while (mii_status & Mii_StatusBusy);
  287. return mii_status;
  288. }
  289. static u32 _sc92031_mii_cmd(void __iomem *port_base, u32 cmd0, u32 cmd1)
  290. {
  291. iowrite32(Mii_Divider, port_base + Miicmd0);
  292. _sc92031_mii_wait(port_base);
  293. iowrite32(cmd1, port_base + Miicmd1);
  294. iowrite32(Mii_Divider | cmd0, port_base + Miicmd0);
  295. return _sc92031_mii_wait(port_base);
  296. }
  297. static void _sc92031_mii_scan(void __iomem *port_base)
  298. {
  299. _sc92031_mii_cmd(port_base, Mii_SCAN, 0x1 << 6);
  300. }
  301. static u16 _sc92031_mii_read(void __iomem *port_base, unsigned reg)
  302. {
  303. return _sc92031_mii_cmd(port_base, Mii_READ, reg << 6) >> 13;
  304. }
  305. static void _sc92031_mii_write(void __iomem *port_base, unsigned reg, u16 val)
  306. {
  307. _sc92031_mii_cmd(port_base, Mii_WRITE, (reg << 6) | ((u32)val << 11));
  308. }
  309. static void sc92031_disable_interrupts(struct net_device *dev)
  310. {
  311. struct sc92031_priv *priv = netdev_priv(dev);
  312. void __iomem *port_base = priv->port_base;
  313. /* tell the tasklet/interrupt not to enable interrupts */
  314. atomic_set(&priv->intr_mask, 0);
  315. wmb();
  316. /* stop interrupts */
  317. iowrite32(0, port_base + IntrMask);
  318. _sc92031_dummy_read(port_base);
  319. mmiowb();
  320. /* wait for any concurrent interrupt/tasklet to finish */
  321. synchronize_irq(dev->irq);
  322. tasklet_disable(&priv->tasklet);
  323. }
  324. static void sc92031_enable_interrupts(struct net_device *dev)
  325. {
  326. struct sc92031_priv *priv = netdev_priv(dev);
  327. void __iomem *port_base = priv->port_base;
  328. tasklet_enable(&priv->tasklet);
  329. atomic_set(&priv->intr_mask, IntrBits);
  330. wmb();
  331. iowrite32(IntrBits, port_base + IntrMask);
  332. mmiowb();
  333. }
  334. static void _sc92031_disable_tx_rx(struct net_device *dev)
  335. {
  336. struct sc92031_priv *priv = netdev_priv(dev);
  337. void __iomem *port_base = priv->port_base;
  338. priv->rx_config &= ~RxEnb;
  339. priv->tx_config &= ~TxEnb;
  340. iowrite32(priv->rx_config, port_base + RxConfig);
  341. iowrite32(priv->tx_config, port_base + TxConfig);
  342. }
  343. static void _sc92031_enable_tx_rx(struct net_device *dev)
  344. {
  345. struct sc92031_priv *priv = netdev_priv(dev);
  346. void __iomem *port_base = priv->port_base;
  347. priv->rx_config |= RxEnb;
  348. priv->tx_config |= TxEnb;
  349. iowrite32(priv->rx_config, port_base + RxConfig);
  350. iowrite32(priv->tx_config, port_base + TxConfig);
  351. }
  352. static void _sc92031_tx_clear(struct net_device *dev)
  353. {
  354. struct sc92031_priv *priv = netdev_priv(dev);
  355. while (priv->tx_head - priv->tx_tail > 0) {
  356. priv->tx_tail++;
  357. dev->stats.tx_dropped++;
  358. }
  359. priv->tx_head = priv->tx_tail = 0;
  360. }
  361. static void _sc92031_set_mar(struct net_device *dev)
  362. {
  363. struct sc92031_priv *priv = netdev_priv(dev);
  364. void __iomem *port_base = priv->port_base;
  365. u32 mar0 = 0, mar1 = 0;
  366. if ((dev->flags & IFF_PROMISC)
  367. || dev->mc_count > multicast_filter_limit
  368. || (dev->flags & IFF_ALLMULTI))
  369. mar0 = mar1 = 0xffffffff;
  370. else if (dev->flags & IFF_MULTICAST) {
  371. struct dev_mc_list *mc_list;
  372. for (mc_list = dev->mc_list; mc_list; mc_list = mc_list->next) {
  373. u32 crc;
  374. unsigned bit = 0;
  375. crc = ~ether_crc(ETH_ALEN, mc_list->dmi_addr);
  376. crc >>= 24;
  377. if (crc & 0x01) bit |= 0x02;
  378. if (crc & 0x02) bit |= 0x01;
  379. if (crc & 0x10) bit |= 0x20;
  380. if (crc & 0x20) bit |= 0x10;
  381. if (crc & 0x40) bit |= 0x08;
  382. if (crc & 0x80) bit |= 0x04;
  383. if (bit > 31)
  384. mar0 |= 0x1 << (bit - 32);
  385. else
  386. mar1 |= 0x1 << bit;
  387. }
  388. }
  389. iowrite32(mar0, port_base + MAR0);
  390. iowrite32(mar1, port_base + MAR0 + 4);
  391. }
  392. static void _sc92031_set_rx_config(struct net_device *dev)
  393. {
  394. struct sc92031_priv *priv = netdev_priv(dev);
  395. void __iomem *port_base = priv->port_base;
  396. unsigned int old_mc_flags;
  397. u32 rx_config_bits = 0;
  398. old_mc_flags = priv->mc_flags;
  399. if (dev->flags & IFF_PROMISC)
  400. rx_config_bits |= RxSmall | RxHuge | RxErr | RxBroadcast
  401. | RxMulticast | RxAllphys;
  402. if (dev->flags & (IFF_ALLMULTI | IFF_MULTICAST))
  403. rx_config_bits |= RxMulticast;
  404. if (dev->flags & IFF_BROADCAST)
  405. rx_config_bits |= RxBroadcast;
  406. priv->rx_config &= ~(RxSmall | RxHuge | RxErr | RxBroadcast
  407. | RxMulticast | RxAllphys);
  408. priv->rx_config |= rx_config_bits;
  409. priv->mc_flags = dev->flags & (IFF_PROMISC | IFF_ALLMULTI
  410. | IFF_MULTICAST | IFF_BROADCAST);
  411. if (netif_carrier_ok(dev) && priv->mc_flags != old_mc_flags)
  412. iowrite32(priv->rx_config, port_base + RxConfig);
  413. }
  414. static bool _sc92031_check_media(struct net_device *dev)
  415. {
  416. struct sc92031_priv *priv = netdev_priv(dev);
  417. void __iomem *port_base = priv->port_base;
  418. u16 bmsr;
  419. bmsr = _sc92031_mii_read(port_base, MII_BMSR);
  420. rmb();
  421. if (bmsr & BMSR_LSTATUS) {
  422. bool speed_100, duplex_full;
  423. u32 flow_ctrl_config = 0;
  424. u16 output_status = _sc92031_mii_read(port_base,
  425. MII_OutputStatus);
  426. _sc92031_mii_scan(port_base);
  427. speed_100 = output_status & 0x2;
  428. duplex_full = output_status & 0x4;
  429. /* Initial Tx/Rx configuration */
  430. priv->rx_config = (0x40 << LowThresholdShift) | (0x1c0 << HighThresholdShift);
  431. priv->tx_config = 0x48800000;
  432. /* NOTE: vendor driver had dead code here to enable tx padding */
  433. if (!speed_100)
  434. priv->tx_config |= 0x80000;
  435. // configure rx mode
  436. _sc92031_set_rx_config(dev);
  437. if (duplex_full) {
  438. priv->rx_config |= RxFullDx;
  439. priv->tx_config |= TxFullDx;
  440. flow_ctrl_config = FlowCtrlFullDX | FlowCtrlEnb;
  441. } else {
  442. priv->rx_config &= ~RxFullDx;
  443. priv->tx_config &= ~TxFullDx;
  444. }
  445. _sc92031_set_mar(dev);
  446. _sc92031_set_rx_config(dev);
  447. _sc92031_enable_tx_rx(dev);
  448. iowrite32(flow_ctrl_config, port_base + FlowCtrlConfig);
  449. netif_carrier_on(dev);
  450. if (printk_ratelimit())
  451. printk(KERN_INFO "%s: link up, %sMbps, %s-duplex\n",
  452. dev->name,
  453. speed_100 ? "100" : "10",
  454. duplex_full ? "full" : "half");
  455. return true;
  456. } else {
  457. _sc92031_mii_scan(port_base);
  458. netif_carrier_off(dev);
  459. _sc92031_disable_tx_rx(dev);
  460. if (printk_ratelimit())
  461. printk(KERN_INFO "%s: link down\n", dev->name);
  462. return false;
  463. }
  464. }
  465. static void _sc92031_phy_reset(struct net_device *dev)
  466. {
  467. struct sc92031_priv *priv = netdev_priv(dev);
  468. void __iomem *port_base = priv->port_base;
  469. u32 phy_ctrl;
  470. phy_ctrl = ioread32(port_base + PhyCtrl);
  471. phy_ctrl &= ~(PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10);
  472. phy_ctrl |= PhyCtrlAne | PhyCtrlReset;
  473. switch (media) {
  474. default:
  475. case AUTOSELECT:
  476. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  477. break;
  478. case M10_HALF:
  479. phy_ctrl |= PhyCtrlSpd10;
  480. break;
  481. case M10_FULL:
  482. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd10;
  483. break;
  484. case M100_HALF:
  485. phy_ctrl |= PhyCtrlSpd100;
  486. break;
  487. case M100_FULL:
  488. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  489. break;
  490. }
  491. iowrite32(phy_ctrl, port_base + PhyCtrl);
  492. mdelay(10);
  493. phy_ctrl &= ~PhyCtrlReset;
  494. iowrite32(phy_ctrl, port_base + PhyCtrl);
  495. mdelay(1);
  496. _sc92031_mii_write(port_base, MII_JAB,
  497. PHY_16_JAB_ENB | PHY_16_PORT_ENB);
  498. _sc92031_mii_scan(port_base);
  499. netif_carrier_off(dev);
  500. netif_stop_queue(dev);
  501. }
  502. static void _sc92031_reset(struct net_device *dev)
  503. {
  504. struct sc92031_priv *priv = netdev_priv(dev);
  505. void __iomem *port_base = priv->port_base;
  506. /* disable PM */
  507. iowrite32(0, port_base + PMConfig);
  508. /* soft reset the chip */
  509. iowrite32(Cfg0_Reset, port_base + Config0);
  510. mdelay(200);
  511. iowrite32(0, port_base + Config0);
  512. mdelay(10);
  513. /* disable interrupts */
  514. iowrite32(0, port_base + IntrMask);
  515. /* clear multicast address */
  516. iowrite32(0, port_base + MAR0);
  517. iowrite32(0, port_base + MAR0 + 4);
  518. /* init rx ring */
  519. iowrite32(priv->rx_ring_dma_addr, port_base + RxbufAddr);
  520. priv->rx_ring_tail = priv->rx_ring_dma_addr;
  521. /* init tx ring */
  522. _sc92031_tx_clear(dev);
  523. /* clear old register values */
  524. priv->intr_status = 0;
  525. atomic_set(&priv->intr_mask, 0);
  526. priv->rx_config = 0;
  527. priv->tx_config = 0;
  528. priv->mc_flags = 0;
  529. /* configure rx buffer size */
  530. /* NOTE: vendor driver had dead code here to enable early tx/rx */
  531. iowrite32(Cfg1_Rcv64K, port_base + Config1);
  532. _sc92031_phy_reset(dev);
  533. _sc92031_check_media(dev);
  534. /* calculate rx fifo overflow */
  535. priv->rx_value = 0;
  536. /* enable PM */
  537. iowrite32(priv->pm_config, port_base + PMConfig);
  538. /* clear intr register */
  539. ioread32(port_base + IntrStatus);
  540. }
  541. static void _sc92031_tx_tasklet(struct net_device *dev)
  542. {
  543. struct sc92031_priv *priv = netdev_priv(dev);
  544. void __iomem *port_base = priv->port_base;
  545. unsigned old_tx_tail;
  546. unsigned entry;
  547. u32 tx_status;
  548. old_tx_tail = priv->tx_tail;
  549. while (priv->tx_head - priv->tx_tail > 0) {
  550. entry = priv->tx_tail % NUM_TX_DESC;
  551. tx_status = ioread32(port_base + TxStatus0 + entry * 4);
  552. if (!(tx_status & (TxStatOK | TxUnderrun | TxAborted)))
  553. break;
  554. priv->tx_tail++;
  555. if (tx_status & TxStatOK) {
  556. dev->stats.tx_bytes += tx_status & 0x1fff;
  557. dev->stats.tx_packets++;
  558. /* Note: TxCarrierLost is always asserted at 100mbps. */
  559. dev->stats.collisions += (tx_status >> 22) & 0xf;
  560. }
  561. if (tx_status & (TxOutOfWindow | TxAborted)) {
  562. dev->stats.tx_errors++;
  563. if (tx_status & TxAborted)
  564. dev->stats.tx_aborted_errors++;
  565. if (tx_status & TxCarrierLost)
  566. dev->stats.tx_carrier_errors++;
  567. if (tx_status & TxOutOfWindow)
  568. dev->stats.tx_window_errors++;
  569. }
  570. if (tx_status & TxUnderrun)
  571. dev->stats.tx_fifo_errors++;
  572. }
  573. if (priv->tx_tail != old_tx_tail)
  574. if (netif_queue_stopped(dev))
  575. netif_wake_queue(dev);
  576. }
  577. static void _sc92031_rx_tasklet_error(struct net_device *dev,
  578. u32 rx_status, unsigned rx_size)
  579. {
  580. if(rx_size > (MAX_ETH_FRAME_SIZE + 4) || rx_size < 16) {
  581. dev->stats.rx_errors++;
  582. dev->stats.rx_length_errors++;
  583. }
  584. if (!(rx_status & RxStatesOK)) {
  585. dev->stats.rx_errors++;
  586. if (rx_status & (RxHugeFrame | RxSmallFrame))
  587. dev->stats.rx_length_errors++;
  588. if (rx_status & RxBadAlign)
  589. dev->stats.rx_frame_errors++;
  590. if (!(rx_status & RxCRCOK))
  591. dev->stats.rx_crc_errors++;
  592. } else {
  593. struct sc92031_priv *priv = netdev_priv(dev);
  594. priv->rx_loss++;
  595. }
  596. }
  597. static void _sc92031_rx_tasklet(struct net_device *dev)
  598. {
  599. struct sc92031_priv *priv = netdev_priv(dev);
  600. void __iomem *port_base = priv->port_base;
  601. dma_addr_t rx_ring_head;
  602. unsigned rx_len;
  603. unsigned rx_ring_offset;
  604. void *rx_ring = priv->rx_ring;
  605. rx_ring_head = ioread32(port_base + RxBufWPtr);
  606. rmb();
  607. /* rx_ring_head is only 17 bits in the RxBufWPtr register.
  608. * we need to change it to 32 bits physical address
  609. */
  610. rx_ring_head &= (dma_addr_t)(RX_BUF_LEN - 1);
  611. rx_ring_head |= priv->rx_ring_dma_addr & ~(dma_addr_t)(RX_BUF_LEN - 1);
  612. if (rx_ring_head < priv->rx_ring_dma_addr)
  613. rx_ring_head += RX_BUF_LEN;
  614. if (rx_ring_head >= priv->rx_ring_tail)
  615. rx_len = rx_ring_head - priv->rx_ring_tail;
  616. else
  617. rx_len = RX_BUF_LEN - (priv->rx_ring_tail - rx_ring_head);
  618. if (!rx_len)
  619. return;
  620. if (unlikely(rx_len > RX_BUF_LEN)) {
  621. if (printk_ratelimit())
  622. printk(KERN_ERR "%s: rx packets length > rx buffer\n",
  623. dev->name);
  624. return;
  625. }
  626. rx_ring_offset = (priv->rx_ring_tail - priv->rx_ring_dma_addr) % RX_BUF_LEN;
  627. while (rx_len) {
  628. u32 rx_status;
  629. unsigned rx_size, rx_size_align, pkt_size;
  630. struct sk_buff *skb;
  631. rx_status = le32_to_cpup((__le32 *)(rx_ring + rx_ring_offset));
  632. rmb();
  633. rx_size = rx_status >> 20;
  634. rx_size_align = (rx_size + 3) & ~3; // for 4 bytes aligned
  635. pkt_size = rx_size - 4; // Omit the four octet CRC from the length.
  636. rx_ring_offset = (rx_ring_offset + 4) % RX_BUF_LEN;
  637. if (unlikely(rx_status == 0
  638. || rx_size > (MAX_ETH_FRAME_SIZE + 4)
  639. || rx_size < 16
  640. || !(rx_status & RxStatesOK))) {
  641. _sc92031_rx_tasklet_error(dev, rx_status, rx_size);
  642. break;
  643. }
  644. if (unlikely(rx_size_align + 4 > rx_len)) {
  645. if (printk_ratelimit())
  646. printk(KERN_ERR "%s: rx_len is too small\n", dev->name);
  647. break;
  648. }
  649. rx_len -= rx_size_align + 4;
  650. skb = netdev_alloc_skb(dev, pkt_size + NET_IP_ALIGN);
  651. if (unlikely(!skb)) {
  652. if (printk_ratelimit())
  653. printk(KERN_ERR "%s: Couldn't allocate a skb_buff for a packet of size %u\n",
  654. dev->name, pkt_size);
  655. goto next;
  656. }
  657. skb_reserve(skb, NET_IP_ALIGN);
  658. if ((rx_ring_offset + pkt_size) > RX_BUF_LEN) {
  659. memcpy(skb_put(skb, RX_BUF_LEN - rx_ring_offset),
  660. rx_ring + rx_ring_offset, RX_BUF_LEN - rx_ring_offset);
  661. memcpy(skb_put(skb, pkt_size - (RX_BUF_LEN - rx_ring_offset)),
  662. rx_ring, pkt_size - (RX_BUF_LEN - rx_ring_offset));
  663. } else {
  664. memcpy(skb_put(skb, pkt_size), rx_ring + rx_ring_offset, pkt_size);
  665. }
  666. skb->protocol = eth_type_trans(skb, dev);
  667. netif_rx(skb);
  668. dev->stats.rx_bytes += pkt_size;
  669. dev->stats.rx_packets++;
  670. if (rx_status & Rx_Multicast)
  671. dev->stats.multicast++;
  672. next:
  673. rx_ring_offset = (rx_ring_offset + rx_size_align) % RX_BUF_LEN;
  674. }
  675. mb();
  676. priv->rx_ring_tail = rx_ring_head;
  677. iowrite32(priv->rx_ring_tail, port_base + RxBufRPtr);
  678. }
  679. static void _sc92031_link_tasklet(struct net_device *dev)
  680. {
  681. if (_sc92031_check_media(dev))
  682. netif_wake_queue(dev);
  683. else {
  684. netif_stop_queue(dev);
  685. dev->stats.tx_carrier_errors++;
  686. }
  687. }
  688. static void sc92031_tasklet(unsigned long data)
  689. {
  690. struct net_device *dev = (struct net_device *)data;
  691. struct sc92031_priv *priv = netdev_priv(dev);
  692. void __iomem *port_base = priv->port_base;
  693. u32 intr_status, intr_mask;
  694. intr_status = priv->intr_status;
  695. spin_lock(&priv->lock);
  696. if (unlikely(!netif_running(dev)))
  697. goto out;
  698. if (intr_status & TxOK)
  699. _sc92031_tx_tasklet(dev);
  700. if (intr_status & RxOK)
  701. _sc92031_rx_tasklet(dev);
  702. if (intr_status & RxOverflow)
  703. dev->stats.rx_errors++;
  704. if (intr_status & TimeOut) {
  705. dev->stats.rx_errors++;
  706. dev->stats.rx_length_errors++;
  707. }
  708. if (intr_status & (LinkFail | LinkOK))
  709. _sc92031_link_tasklet(dev);
  710. out:
  711. intr_mask = atomic_read(&priv->intr_mask);
  712. rmb();
  713. iowrite32(intr_mask, port_base + IntrMask);
  714. mmiowb();
  715. spin_unlock(&priv->lock);
  716. }
  717. static irqreturn_t sc92031_interrupt(int irq, void *dev_id)
  718. {
  719. struct net_device *dev = dev_id;
  720. struct sc92031_priv *priv = netdev_priv(dev);
  721. void __iomem *port_base = priv->port_base;
  722. u32 intr_status, intr_mask;
  723. /* mask interrupts before clearing IntrStatus */
  724. iowrite32(0, port_base + IntrMask);
  725. _sc92031_dummy_read(port_base);
  726. intr_status = ioread32(port_base + IntrStatus);
  727. if (unlikely(intr_status == 0xffffffff))
  728. return IRQ_NONE; // hardware has gone missing
  729. intr_status &= IntrBits;
  730. if (!intr_status)
  731. goto out_none;
  732. priv->intr_status = intr_status;
  733. tasklet_schedule(&priv->tasklet);
  734. return IRQ_HANDLED;
  735. out_none:
  736. intr_mask = atomic_read(&priv->intr_mask);
  737. rmb();
  738. iowrite32(intr_mask, port_base + IntrMask);
  739. mmiowb();
  740. return IRQ_NONE;
  741. }
  742. static struct net_device_stats *sc92031_get_stats(struct net_device *dev)
  743. {
  744. struct sc92031_priv *priv = netdev_priv(dev);
  745. void __iomem *port_base = priv->port_base;
  746. // FIXME I do not understand what is this trying to do.
  747. if (netif_running(dev)) {
  748. int temp;
  749. spin_lock_bh(&priv->lock);
  750. /* Update the error count. */
  751. temp = (ioread32(port_base + RxStatus0) >> 16) & 0xffff;
  752. if (temp == 0xffff) {
  753. priv->rx_value += temp;
  754. dev->stats.rx_fifo_errors = priv->rx_value;
  755. } else
  756. dev->stats.rx_fifo_errors = temp + priv->rx_value;
  757. spin_unlock_bh(&priv->lock);
  758. }
  759. return &dev->stats;
  760. }
  761. static int sc92031_start_xmit(struct sk_buff *skb, struct net_device *dev)
  762. {
  763. struct sc92031_priv *priv = netdev_priv(dev);
  764. void __iomem *port_base = priv->port_base;
  765. unsigned len;
  766. unsigned entry;
  767. u32 tx_status;
  768. if (unlikely(skb->len > TX_BUF_SIZE)) {
  769. dev->stats.tx_dropped++;
  770. goto out;
  771. }
  772. spin_lock(&priv->lock);
  773. if (unlikely(!netif_carrier_ok(dev))) {
  774. dev->stats.tx_dropped++;
  775. goto out_unlock;
  776. }
  777. BUG_ON(priv->tx_head - priv->tx_tail >= NUM_TX_DESC);
  778. entry = priv->tx_head++ % NUM_TX_DESC;
  779. skb_copy_and_csum_dev(skb, priv->tx_bufs + entry * TX_BUF_SIZE);
  780. len = skb->len;
  781. if (len < ETH_ZLEN) {
  782. memset(priv->tx_bufs + entry * TX_BUF_SIZE + len,
  783. 0, ETH_ZLEN - len);
  784. len = ETH_ZLEN;
  785. }
  786. wmb();
  787. if (len < 100)
  788. tx_status = len;
  789. else if (len < 300)
  790. tx_status = 0x30000 | len;
  791. else
  792. tx_status = 0x50000 | len;
  793. iowrite32(priv->tx_bufs_dma_addr + entry * TX_BUF_SIZE,
  794. port_base + TxAddr0 + entry * 4);
  795. iowrite32(tx_status, port_base + TxStatus0 + entry * 4);
  796. mmiowb();
  797. dev->trans_start = jiffies;
  798. if (priv->tx_head - priv->tx_tail >= NUM_TX_DESC)
  799. netif_stop_queue(dev);
  800. out_unlock:
  801. spin_unlock(&priv->lock);
  802. out:
  803. dev_kfree_skb(skb);
  804. return NETDEV_TX_OK;
  805. }
  806. static int sc92031_open(struct net_device *dev)
  807. {
  808. int err;
  809. struct sc92031_priv *priv = netdev_priv(dev);
  810. struct pci_dev *pdev = priv->pdev;
  811. priv->rx_ring = pci_alloc_consistent(pdev, RX_BUF_LEN,
  812. &priv->rx_ring_dma_addr);
  813. if (unlikely(!priv->rx_ring)) {
  814. err = -ENOMEM;
  815. goto out_alloc_rx_ring;
  816. }
  817. priv->tx_bufs = pci_alloc_consistent(pdev, TX_BUF_TOT_LEN,
  818. &priv->tx_bufs_dma_addr);
  819. if (unlikely(!priv->tx_bufs)) {
  820. err = -ENOMEM;
  821. goto out_alloc_tx_bufs;
  822. }
  823. priv->tx_head = priv->tx_tail = 0;
  824. err = request_irq(pdev->irq, sc92031_interrupt,
  825. IRQF_SHARED, dev->name, dev);
  826. if (unlikely(err < 0))
  827. goto out_request_irq;
  828. priv->pm_config = 0;
  829. /* Interrupts already disabled by sc92031_stop or sc92031_probe */
  830. spin_lock_bh(&priv->lock);
  831. _sc92031_reset(dev);
  832. mmiowb();
  833. spin_unlock_bh(&priv->lock);
  834. sc92031_enable_interrupts(dev);
  835. if (netif_carrier_ok(dev))
  836. netif_start_queue(dev);
  837. else
  838. netif_tx_disable(dev);
  839. return 0;
  840. out_request_irq:
  841. pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
  842. priv->tx_bufs_dma_addr);
  843. out_alloc_tx_bufs:
  844. pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
  845. priv->rx_ring_dma_addr);
  846. out_alloc_rx_ring:
  847. return err;
  848. }
  849. static int sc92031_stop(struct net_device *dev)
  850. {
  851. struct sc92031_priv *priv = netdev_priv(dev);
  852. struct pci_dev *pdev = priv->pdev;
  853. netif_tx_disable(dev);
  854. /* Disable interrupts, stop Tx and Rx. */
  855. sc92031_disable_interrupts(dev);
  856. spin_lock_bh(&priv->lock);
  857. _sc92031_disable_tx_rx(dev);
  858. _sc92031_tx_clear(dev);
  859. mmiowb();
  860. spin_unlock_bh(&priv->lock);
  861. free_irq(pdev->irq, dev);
  862. pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
  863. priv->tx_bufs_dma_addr);
  864. pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
  865. priv->rx_ring_dma_addr);
  866. return 0;
  867. }
  868. static void sc92031_set_multicast_list(struct net_device *dev)
  869. {
  870. struct sc92031_priv *priv = netdev_priv(dev);
  871. spin_lock_bh(&priv->lock);
  872. _sc92031_set_mar(dev);
  873. _sc92031_set_rx_config(dev);
  874. mmiowb();
  875. spin_unlock_bh(&priv->lock);
  876. }
  877. static void sc92031_tx_timeout(struct net_device *dev)
  878. {
  879. struct sc92031_priv *priv = netdev_priv(dev);
  880. /* Disable interrupts by clearing the interrupt mask.*/
  881. sc92031_disable_interrupts(dev);
  882. spin_lock(&priv->lock);
  883. priv->tx_timeouts++;
  884. _sc92031_reset(dev);
  885. mmiowb();
  886. spin_unlock(&priv->lock);
  887. /* enable interrupts */
  888. sc92031_enable_interrupts(dev);
  889. if (netif_carrier_ok(dev))
  890. netif_wake_queue(dev);
  891. }
  892. #ifdef CONFIG_NET_POLL_CONTROLLER
  893. static void sc92031_poll_controller(struct net_device *dev)
  894. {
  895. disable_irq(dev->irq);
  896. if (sc92031_interrupt(dev->irq, dev) != IRQ_NONE)
  897. sc92031_tasklet((unsigned long)dev);
  898. enable_irq(dev->irq);
  899. }
  900. #endif
  901. static int sc92031_ethtool_get_settings(struct net_device *dev,
  902. struct ethtool_cmd *cmd)
  903. {
  904. struct sc92031_priv *priv = netdev_priv(dev);
  905. void __iomem *port_base = priv->port_base;
  906. u8 phy_address;
  907. u32 phy_ctrl;
  908. u16 output_status;
  909. spin_lock_bh(&priv->lock);
  910. phy_address = ioread32(port_base + Miicmd1) >> 27;
  911. phy_ctrl = ioread32(port_base + PhyCtrl);
  912. output_status = _sc92031_mii_read(port_base, MII_OutputStatus);
  913. _sc92031_mii_scan(port_base);
  914. mmiowb();
  915. spin_unlock_bh(&priv->lock);
  916. cmd->supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full
  917. | SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full
  918. | SUPPORTED_Autoneg | SUPPORTED_TP | SUPPORTED_MII;
  919. cmd->advertising = ADVERTISED_TP | ADVERTISED_MII;
  920. if ((phy_ctrl & (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  921. == (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  922. cmd->advertising |= ADVERTISED_Autoneg;
  923. if ((phy_ctrl & PhyCtrlSpd10) == PhyCtrlSpd10)
  924. cmd->advertising |= ADVERTISED_10baseT_Half;
  925. if ((phy_ctrl & (PhyCtrlSpd10 | PhyCtrlDux))
  926. == (PhyCtrlSpd10 | PhyCtrlDux))
  927. cmd->advertising |= ADVERTISED_10baseT_Full;
  928. if ((phy_ctrl & PhyCtrlSpd100) == PhyCtrlSpd100)
  929. cmd->advertising |= ADVERTISED_100baseT_Half;
  930. if ((phy_ctrl & (PhyCtrlSpd100 | PhyCtrlDux))
  931. == (PhyCtrlSpd100 | PhyCtrlDux))
  932. cmd->advertising |= ADVERTISED_100baseT_Full;
  933. if (phy_ctrl & PhyCtrlAne)
  934. cmd->advertising |= ADVERTISED_Autoneg;
  935. cmd->speed = (output_status & 0x2) ? SPEED_100 : SPEED_10;
  936. cmd->duplex = (output_status & 0x4) ? DUPLEX_FULL : DUPLEX_HALF;
  937. cmd->port = PORT_MII;
  938. cmd->phy_address = phy_address;
  939. cmd->transceiver = XCVR_INTERNAL;
  940. cmd->autoneg = (phy_ctrl & PhyCtrlAne) ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  941. return 0;
  942. }
  943. static int sc92031_ethtool_set_settings(struct net_device *dev,
  944. struct ethtool_cmd *cmd)
  945. {
  946. struct sc92031_priv *priv = netdev_priv(dev);
  947. void __iomem *port_base = priv->port_base;
  948. u32 phy_ctrl;
  949. u32 old_phy_ctrl;
  950. if (!(cmd->speed == SPEED_10 || cmd->speed == SPEED_100))
  951. return -EINVAL;
  952. if (!(cmd->duplex == DUPLEX_HALF || cmd->duplex == DUPLEX_FULL))
  953. return -EINVAL;
  954. if (!(cmd->port == PORT_MII))
  955. return -EINVAL;
  956. if (!(cmd->phy_address == 0x1f))
  957. return -EINVAL;
  958. if (!(cmd->transceiver == XCVR_INTERNAL))
  959. return -EINVAL;
  960. if (!(cmd->autoneg == AUTONEG_DISABLE || cmd->autoneg == AUTONEG_ENABLE))
  961. return -EINVAL;
  962. if (cmd->autoneg == AUTONEG_ENABLE) {
  963. if (!(cmd->advertising & (ADVERTISED_Autoneg
  964. | ADVERTISED_100baseT_Full
  965. | ADVERTISED_100baseT_Half
  966. | ADVERTISED_10baseT_Full
  967. | ADVERTISED_10baseT_Half)))
  968. return -EINVAL;
  969. phy_ctrl = PhyCtrlAne;
  970. // FIXME: I'm not sure what the original code was trying to do
  971. if (cmd->advertising & ADVERTISED_Autoneg)
  972. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  973. if (cmd->advertising & ADVERTISED_100baseT_Full)
  974. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  975. if (cmd->advertising & ADVERTISED_100baseT_Half)
  976. phy_ctrl |= PhyCtrlSpd100;
  977. if (cmd->advertising & ADVERTISED_10baseT_Full)
  978. phy_ctrl |= PhyCtrlSpd10 | PhyCtrlDux;
  979. if (cmd->advertising & ADVERTISED_10baseT_Half)
  980. phy_ctrl |= PhyCtrlSpd10;
  981. } else {
  982. // FIXME: Whole branch guessed
  983. phy_ctrl = 0;
  984. if (cmd->speed == SPEED_10)
  985. phy_ctrl |= PhyCtrlSpd10;
  986. else /* cmd->speed == SPEED_100 */
  987. phy_ctrl |= PhyCtrlSpd100;
  988. if (cmd->duplex == DUPLEX_FULL)
  989. phy_ctrl |= PhyCtrlDux;
  990. }
  991. spin_lock_bh(&priv->lock);
  992. old_phy_ctrl = ioread32(port_base + PhyCtrl);
  993. phy_ctrl |= old_phy_ctrl & ~(PhyCtrlAne | PhyCtrlDux
  994. | PhyCtrlSpd100 | PhyCtrlSpd10);
  995. if (phy_ctrl != old_phy_ctrl)
  996. iowrite32(phy_ctrl, port_base + PhyCtrl);
  997. spin_unlock_bh(&priv->lock);
  998. return 0;
  999. }
  1000. static void sc92031_ethtool_get_drvinfo(struct net_device *dev,
  1001. struct ethtool_drvinfo *drvinfo)
  1002. {
  1003. struct sc92031_priv *priv = netdev_priv(dev);
  1004. struct pci_dev *pdev = priv->pdev;
  1005. strcpy(drvinfo->driver, SC92031_NAME);
  1006. strcpy(drvinfo->version, SC92031_VERSION);
  1007. strcpy(drvinfo->bus_info, pci_name(pdev));
  1008. }
  1009. static void sc92031_ethtool_get_wol(struct net_device *dev,
  1010. struct ethtool_wolinfo *wolinfo)
  1011. {
  1012. struct sc92031_priv *priv = netdev_priv(dev);
  1013. void __iomem *port_base = priv->port_base;
  1014. u32 pm_config;
  1015. spin_lock_bh(&priv->lock);
  1016. pm_config = ioread32(port_base + PMConfig);
  1017. spin_unlock_bh(&priv->lock);
  1018. // FIXME: Guessed
  1019. wolinfo->supported = WAKE_PHY | WAKE_MAGIC
  1020. | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1021. wolinfo->wolopts = 0;
  1022. if (pm_config & PM_LinkUp)
  1023. wolinfo->wolopts |= WAKE_PHY;
  1024. if (pm_config & PM_Magic)
  1025. wolinfo->wolopts |= WAKE_MAGIC;
  1026. if (pm_config & PM_WakeUp)
  1027. // FIXME: Guessed
  1028. wolinfo->wolopts |= WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1029. }
  1030. static int sc92031_ethtool_set_wol(struct net_device *dev,
  1031. struct ethtool_wolinfo *wolinfo)
  1032. {
  1033. struct sc92031_priv *priv = netdev_priv(dev);
  1034. void __iomem *port_base = priv->port_base;
  1035. u32 pm_config;
  1036. spin_lock_bh(&priv->lock);
  1037. pm_config = ioread32(port_base + PMConfig)
  1038. & ~(PM_LinkUp | PM_Magic | PM_WakeUp);
  1039. if (wolinfo->wolopts & WAKE_PHY)
  1040. pm_config |= PM_LinkUp;
  1041. if (wolinfo->wolopts & WAKE_MAGIC)
  1042. pm_config |= PM_Magic;
  1043. // FIXME: Guessed
  1044. if (wolinfo->wolopts & (WAKE_UCAST | WAKE_MCAST | WAKE_BCAST))
  1045. pm_config |= PM_WakeUp;
  1046. priv->pm_config = pm_config;
  1047. iowrite32(pm_config, port_base + PMConfig);
  1048. mmiowb();
  1049. spin_unlock_bh(&priv->lock);
  1050. return 0;
  1051. }
  1052. static int sc92031_ethtool_nway_reset(struct net_device *dev)
  1053. {
  1054. int err = 0;
  1055. struct sc92031_priv *priv = netdev_priv(dev);
  1056. void __iomem *port_base = priv->port_base;
  1057. u16 bmcr;
  1058. spin_lock_bh(&priv->lock);
  1059. bmcr = _sc92031_mii_read(port_base, MII_BMCR);
  1060. if (!(bmcr & BMCR_ANENABLE)) {
  1061. err = -EINVAL;
  1062. goto out;
  1063. }
  1064. _sc92031_mii_write(port_base, MII_BMCR, bmcr | BMCR_ANRESTART);
  1065. out:
  1066. _sc92031_mii_scan(port_base);
  1067. mmiowb();
  1068. spin_unlock_bh(&priv->lock);
  1069. return err;
  1070. }
  1071. static const char sc92031_ethtool_stats_strings[SILAN_STATS_NUM][ETH_GSTRING_LEN] = {
  1072. "tx_timeout",
  1073. "rx_loss",
  1074. };
  1075. static void sc92031_ethtool_get_strings(struct net_device *dev,
  1076. u32 stringset, u8 *data)
  1077. {
  1078. if (stringset == ETH_SS_STATS)
  1079. memcpy(data, sc92031_ethtool_stats_strings,
  1080. SILAN_STATS_NUM * ETH_GSTRING_LEN);
  1081. }
  1082. static int sc92031_ethtool_get_sset_count(struct net_device *dev, int sset)
  1083. {
  1084. switch (sset) {
  1085. case ETH_SS_STATS:
  1086. return SILAN_STATS_NUM;
  1087. default:
  1088. return -EOPNOTSUPP;
  1089. }
  1090. }
  1091. static void sc92031_ethtool_get_ethtool_stats(struct net_device *dev,
  1092. struct ethtool_stats *stats, u64 *data)
  1093. {
  1094. struct sc92031_priv *priv = netdev_priv(dev);
  1095. spin_lock_bh(&priv->lock);
  1096. data[0] = priv->tx_timeouts;
  1097. data[1] = priv->rx_loss;
  1098. spin_unlock_bh(&priv->lock);
  1099. }
  1100. static const struct ethtool_ops sc92031_ethtool_ops = {
  1101. .get_settings = sc92031_ethtool_get_settings,
  1102. .set_settings = sc92031_ethtool_set_settings,
  1103. .get_drvinfo = sc92031_ethtool_get_drvinfo,
  1104. .get_wol = sc92031_ethtool_get_wol,
  1105. .set_wol = sc92031_ethtool_set_wol,
  1106. .nway_reset = sc92031_ethtool_nway_reset,
  1107. .get_link = ethtool_op_get_link,
  1108. .get_strings = sc92031_ethtool_get_strings,
  1109. .get_sset_count = sc92031_ethtool_get_sset_count,
  1110. .get_ethtool_stats = sc92031_ethtool_get_ethtool_stats,
  1111. };
  1112. static const struct net_device_ops sc92031_netdev_ops = {
  1113. .ndo_get_stats = sc92031_get_stats,
  1114. .ndo_start_xmit = sc92031_start_xmit,
  1115. .ndo_open = sc92031_open,
  1116. .ndo_stop = sc92031_stop,
  1117. .ndo_set_multicast_list = sc92031_set_multicast_list,
  1118. .ndo_change_mtu = eth_change_mtu,
  1119. .ndo_validate_addr = eth_validate_addr,
  1120. .ndo_set_mac_address = eth_mac_addr,
  1121. .ndo_tx_timeout = sc92031_tx_timeout,
  1122. #ifdef CONFIG_NET_POLL_CONTROLLER
  1123. .ndo_poll_controller = sc92031_poll_controller,
  1124. #endif
  1125. };
  1126. static int __devinit sc92031_probe(struct pci_dev *pdev,
  1127. const struct pci_device_id *id)
  1128. {
  1129. int err;
  1130. void __iomem* port_base;
  1131. struct net_device *dev;
  1132. struct sc92031_priv *priv;
  1133. u32 mac0, mac1;
  1134. err = pci_enable_device(pdev);
  1135. if (unlikely(err < 0))
  1136. goto out_enable_device;
  1137. pci_set_master(pdev);
  1138. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1139. if (unlikely(err < 0))
  1140. goto out_set_dma_mask;
  1141. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1142. if (unlikely(err < 0))
  1143. goto out_set_dma_mask;
  1144. err = pci_request_regions(pdev, SC92031_NAME);
  1145. if (unlikely(err < 0))
  1146. goto out_request_regions;
  1147. port_base = pci_iomap(pdev, SC92031_USE_BAR, 0);
  1148. if (unlikely(!port_base)) {
  1149. err = -EIO;
  1150. goto out_iomap;
  1151. }
  1152. dev = alloc_etherdev(sizeof(struct sc92031_priv));
  1153. if (unlikely(!dev)) {
  1154. err = -ENOMEM;
  1155. goto out_alloc_etherdev;
  1156. }
  1157. pci_set_drvdata(pdev, dev);
  1158. SET_NETDEV_DEV(dev, &pdev->dev);
  1159. #if SC92031_USE_BAR == 0
  1160. dev->mem_start = pci_resource_start(pdev, SC92031_USE_BAR);
  1161. dev->mem_end = pci_resource_end(pdev, SC92031_USE_BAR);
  1162. #elif SC92031_USE_BAR == 1
  1163. dev->base_addr = pci_resource_start(pdev, SC92031_USE_BAR);
  1164. #endif
  1165. dev->irq = pdev->irq;
  1166. /* faked with skb_copy_and_csum_dev */
  1167. dev->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_HIGHDMA;
  1168. dev->netdev_ops = &sc92031_netdev_ops;
  1169. dev->watchdog_timeo = TX_TIMEOUT;
  1170. dev->ethtool_ops = &sc92031_ethtool_ops;
  1171. priv = netdev_priv(dev);
  1172. spin_lock_init(&priv->lock);
  1173. priv->port_base = port_base;
  1174. priv->pdev = pdev;
  1175. tasklet_init(&priv->tasklet, sc92031_tasklet, (unsigned long)dev);
  1176. /* Fudge tasklet count so the call to sc92031_enable_interrupts at
  1177. * sc92031_open will work correctly */
  1178. tasklet_disable_nosync(&priv->tasklet);
  1179. /* PCI PM Wakeup */
  1180. iowrite32((~PM_LongWF & ~PM_LWPTN) | PM_Enable, port_base + PMConfig);
  1181. mac0 = ioread32(port_base + MAC0);
  1182. mac1 = ioread32(port_base + MAC0 + 4);
  1183. dev->dev_addr[0] = dev->perm_addr[0] = mac0 >> 24;
  1184. dev->dev_addr[1] = dev->perm_addr[1] = mac0 >> 16;
  1185. dev->dev_addr[2] = dev->perm_addr[2] = mac0 >> 8;
  1186. dev->dev_addr[3] = dev->perm_addr[3] = mac0;
  1187. dev->dev_addr[4] = dev->perm_addr[4] = mac1 >> 8;
  1188. dev->dev_addr[5] = dev->perm_addr[5] = mac1;
  1189. err = register_netdev(dev);
  1190. if (err < 0)
  1191. goto out_register_netdev;
  1192. return 0;
  1193. out_register_netdev:
  1194. free_netdev(dev);
  1195. out_alloc_etherdev:
  1196. pci_iounmap(pdev, port_base);
  1197. out_iomap:
  1198. pci_release_regions(pdev);
  1199. out_request_regions:
  1200. out_set_dma_mask:
  1201. pci_disable_device(pdev);
  1202. out_enable_device:
  1203. return err;
  1204. }
  1205. static void __devexit sc92031_remove(struct pci_dev *pdev)
  1206. {
  1207. struct net_device *dev = pci_get_drvdata(pdev);
  1208. struct sc92031_priv *priv = netdev_priv(dev);
  1209. void __iomem* port_base = priv->port_base;
  1210. unregister_netdev(dev);
  1211. free_netdev(dev);
  1212. pci_iounmap(pdev, port_base);
  1213. pci_release_regions(pdev);
  1214. pci_disable_device(pdev);
  1215. }
  1216. static int sc92031_suspend(struct pci_dev *pdev, pm_message_t state)
  1217. {
  1218. struct net_device *dev = pci_get_drvdata(pdev);
  1219. struct sc92031_priv *priv = netdev_priv(dev);
  1220. pci_save_state(pdev);
  1221. if (!netif_running(dev))
  1222. goto out;
  1223. netif_device_detach(dev);
  1224. /* Disable interrupts, stop Tx and Rx. */
  1225. sc92031_disable_interrupts(dev);
  1226. spin_lock_bh(&priv->lock);
  1227. _sc92031_disable_tx_rx(dev);
  1228. _sc92031_tx_clear(dev);
  1229. mmiowb();
  1230. spin_unlock_bh(&priv->lock);
  1231. out:
  1232. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1233. return 0;
  1234. }
  1235. static int sc92031_resume(struct pci_dev *pdev)
  1236. {
  1237. struct net_device *dev = pci_get_drvdata(pdev);
  1238. struct sc92031_priv *priv = netdev_priv(dev);
  1239. pci_restore_state(pdev);
  1240. pci_set_power_state(pdev, PCI_D0);
  1241. if (!netif_running(dev))
  1242. goto out;
  1243. /* Interrupts already disabled by sc92031_suspend */
  1244. spin_lock_bh(&priv->lock);
  1245. _sc92031_reset(dev);
  1246. mmiowb();
  1247. spin_unlock_bh(&priv->lock);
  1248. sc92031_enable_interrupts(dev);
  1249. netif_device_attach(dev);
  1250. if (netif_carrier_ok(dev))
  1251. netif_wake_queue(dev);
  1252. else
  1253. netif_tx_disable(dev);
  1254. out:
  1255. return 0;
  1256. }
  1257. static struct pci_device_id sc92031_pci_device_id_table[] __devinitdata = {
  1258. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, PCI_DEVICE_ID_SILAN_SC92031) },
  1259. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, PCI_DEVICE_ID_SILAN_8139D) },
  1260. { 0, }
  1261. };
  1262. MODULE_DEVICE_TABLE(pci, sc92031_pci_device_id_table);
  1263. static struct pci_driver sc92031_pci_driver = {
  1264. .name = SC92031_NAME,
  1265. .id_table = sc92031_pci_device_id_table,
  1266. .probe = sc92031_probe,
  1267. .remove = __devexit_p(sc92031_remove),
  1268. .suspend = sc92031_suspend,
  1269. .resume = sc92031_resume,
  1270. };
  1271. static int __init sc92031_init(void)
  1272. {
  1273. printk(KERN_INFO SC92031_DESCRIPTION " " SC92031_VERSION "\n");
  1274. return pci_register_driver(&sc92031_pci_driver);
  1275. }
  1276. static void __exit sc92031_exit(void)
  1277. {
  1278. pci_unregister_driver(&sc92031_pci_driver);
  1279. }
  1280. module_init(sc92031_init);
  1281. module_exit(sc92031_exit);
  1282. MODULE_LICENSE("GPL");
  1283. MODULE_AUTHOR("Cesar Eduardo Barros <cesarb@cesarb.net>");
  1284. MODULE_DESCRIPTION(SC92031_DESCRIPTION);
  1285. MODULE_VERSION(SC92031_VERSION);