netxen_nic_hw.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. #include <net/ip.h>
  37. #define MASK(n) ((1ULL<<(n))-1)
  38. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  39. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  40. #define MS_WIN(addr) (addr & 0x0ffc0000)
  41. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  42. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  43. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  44. #define CRB_WINDOW_2M (0x130060)
  45. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  46. #define CRB_INDIRECT_2M (0x1e0000UL)
  47. #define CRB_WIN_LOCK_TIMEOUT 100000000
  48. static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
  49. {{{0, 0, 0, 0} } }, /* 0: PCI */
  50. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  51. {1, 0x0110000, 0x0120000, 0x130000},
  52. {1, 0x0120000, 0x0122000, 0x124000},
  53. {1, 0x0130000, 0x0132000, 0x126000},
  54. {1, 0x0140000, 0x0142000, 0x128000},
  55. {1, 0x0150000, 0x0152000, 0x12a000},
  56. {1, 0x0160000, 0x0170000, 0x110000},
  57. {1, 0x0170000, 0x0172000, 0x12e000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {0, 0x0000000, 0x0000000, 0x000000},
  63. {0, 0x0000000, 0x0000000, 0x000000},
  64. {1, 0x01e0000, 0x01e0800, 0x122000},
  65. {0, 0x0000000, 0x0000000, 0x000000} } },
  66. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  67. {{{0, 0, 0, 0} } }, /* 3: */
  68. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  69. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  70. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  71. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  72. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  88. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  104. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  120. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  136. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  137. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  138. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  139. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  140. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  141. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  142. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  143. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  144. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  145. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  146. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  147. {{{0, 0, 0, 0} } }, /* 23: */
  148. {{{0, 0, 0, 0} } }, /* 24: */
  149. {{{0, 0, 0, 0} } }, /* 25: */
  150. {{{0, 0, 0, 0} } }, /* 26: */
  151. {{{0, 0, 0, 0} } }, /* 27: */
  152. {{{0, 0, 0, 0} } }, /* 28: */
  153. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  154. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  155. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  156. {{{0} } }, /* 32: PCI */
  157. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  158. {1, 0x2110000, 0x2120000, 0x130000},
  159. {1, 0x2120000, 0x2122000, 0x124000},
  160. {1, 0x2130000, 0x2132000, 0x126000},
  161. {1, 0x2140000, 0x2142000, 0x128000},
  162. {1, 0x2150000, 0x2152000, 0x12a000},
  163. {1, 0x2160000, 0x2170000, 0x110000},
  164. {1, 0x2170000, 0x2172000, 0x12e000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000} } },
  173. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  174. {{{0} } }, /* 35: */
  175. {{{0} } }, /* 36: */
  176. {{{0} } }, /* 37: */
  177. {{{0} } }, /* 38: */
  178. {{{0} } }, /* 39: */
  179. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  180. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  181. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  182. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  183. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  184. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  185. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  186. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  187. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  188. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  189. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  190. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  191. {{{0} } }, /* 52: */
  192. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  193. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  194. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  195. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  196. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  197. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  198. {{{0} } }, /* 59: I2C0 */
  199. {{{0} } }, /* 60: I2C1 */
  200. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  201. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  202. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  203. };
  204. /*
  205. * top 12 bits of crb internal address (hub, agent)
  206. */
  207. static unsigned crb_hub_agt[64] =
  208. {
  209. 0,
  210. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  211. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  212. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  213. 0,
  214. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  215. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  216. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  217. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  218. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  219. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  220. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  221. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  225. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  234. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  236. 0,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  241. 0,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  244. 0,
  245. 0,
  246. 0,
  247. 0,
  248. 0,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  250. 0,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  261. 0,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  266. 0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  270. 0,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  272. 0,
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define ADDR_IN_RANGE(addr, low, high) \
  276. (((addr) <= (high)) && ((addr) >= (low)))
  277. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  278. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  279. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  280. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  281. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  282. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  283. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  284. {
  285. struct netxen_adapter *adapter = netdev_priv(netdev);
  286. struct sockaddr *addr = p;
  287. if (netif_running(netdev))
  288. return -EBUSY;
  289. if (!is_valid_ether_addr(addr->sa_data))
  290. return -EADDRNOTAVAIL;
  291. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  292. /* For P3, MAC addr is not set in NIU */
  293. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  294. if (adapter->macaddr_set)
  295. adapter->macaddr_set(adapter, addr->sa_data);
  296. return 0;
  297. }
  298. #define NETXEN_UNICAST_ADDR(port, index) \
  299. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  300. #define NETXEN_MCAST_ADDR(port, index) \
  301. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  302. #define MAC_HI(addr) \
  303. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  304. #define MAC_LO(addr) \
  305. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  306. static int
  307. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  308. {
  309. u32 val = 0;
  310. u16 port = adapter->physical_port;
  311. u8 *addr = adapter->netdev->dev_addr;
  312. if (adapter->mc_enabled)
  313. return 0;
  314. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  315. val |= (1UL << (28+port));
  316. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  317. /* add broadcast addr to filter */
  318. val = 0xffffff;
  319. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  320. netxen_crb_writelit_adapter(adapter,
  321. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  322. /* add station addr to filter */
  323. val = MAC_HI(addr);
  324. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  325. val = MAC_LO(addr);
  326. netxen_crb_writelit_adapter(adapter,
  327. NETXEN_UNICAST_ADDR(port, 1)+4, val);
  328. adapter->mc_enabled = 1;
  329. return 0;
  330. }
  331. static int
  332. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  333. {
  334. u32 val = 0;
  335. u16 port = adapter->physical_port;
  336. u8 *addr = adapter->netdev->dev_addr;
  337. if (!adapter->mc_enabled)
  338. return 0;
  339. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  340. val &= ~(1UL << (28+port));
  341. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  342. val = MAC_HI(addr);
  343. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  344. val = MAC_LO(addr);
  345. netxen_crb_writelit_adapter(adapter,
  346. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  347. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  348. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  349. adapter->mc_enabled = 0;
  350. return 0;
  351. }
  352. static int
  353. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  354. int index, u8 *addr)
  355. {
  356. u32 hi = 0, lo = 0;
  357. u16 port = adapter->physical_port;
  358. lo = MAC_LO(addr);
  359. hi = MAC_HI(addr);
  360. netxen_crb_writelit_adapter(adapter,
  361. NETXEN_MCAST_ADDR(port, index), hi);
  362. netxen_crb_writelit_adapter(adapter,
  363. NETXEN_MCAST_ADDR(port, index)+4, lo);
  364. return 0;
  365. }
  366. void netxen_p2_nic_set_multi(struct net_device *netdev)
  367. {
  368. struct netxen_adapter *adapter = netdev_priv(netdev);
  369. struct dev_mc_list *mc_ptr;
  370. u8 null_addr[6];
  371. int index = 0;
  372. memset(null_addr, 0, 6);
  373. if (netdev->flags & IFF_PROMISC) {
  374. adapter->set_promisc(adapter,
  375. NETXEN_NIU_PROMISC_MODE);
  376. /* Full promiscuous mode */
  377. netxen_nic_disable_mcast_filter(adapter);
  378. return;
  379. }
  380. if (netdev->mc_count == 0) {
  381. adapter->set_promisc(adapter,
  382. NETXEN_NIU_NON_PROMISC_MODE);
  383. netxen_nic_disable_mcast_filter(adapter);
  384. return;
  385. }
  386. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  387. if (netdev->flags & IFF_ALLMULTI ||
  388. netdev->mc_count > adapter->max_mc_count) {
  389. netxen_nic_disable_mcast_filter(adapter);
  390. return;
  391. }
  392. netxen_nic_enable_mcast_filter(adapter);
  393. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  394. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  395. if (index != netdev->mc_count)
  396. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  397. netxen_nic_driver_name, netdev->name);
  398. /* Clear out remaining addresses */
  399. for (; index < adapter->max_mc_count; index++)
  400. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  401. }
  402. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  403. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  404. {
  405. nx_mac_list_t *cur, *prev;
  406. /* if in del_list, move it to adapter->mac_list */
  407. for (cur = *del_list, prev = NULL; cur;) {
  408. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  409. if (prev == NULL)
  410. *del_list = cur->next;
  411. else
  412. prev->next = cur->next;
  413. cur->next = adapter->mac_list;
  414. adapter->mac_list = cur;
  415. return 0;
  416. }
  417. prev = cur;
  418. cur = cur->next;
  419. }
  420. /* make sure to add each mac address only once */
  421. for (cur = adapter->mac_list; cur; cur = cur->next) {
  422. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  423. return 0;
  424. }
  425. /* not in del_list, create new entry and add to add_list */
  426. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  427. if (cur == NULL) {
  428. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  429. "not work properly from now.\n", __func__);
  430. return -1;
  431. }
  432. memcpy(cur->mac_addr, addr, ETH_ALEN);
  433. cur->next = *add_list;
  434. *add_list = cur;
  435. return 0;
  436. }
  437. static int
  438. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  439. struct cmd_desc_type0 *cmd_desc_arr, int nr_elements)
  440. {
  441. uint32_t i, producer;
  442. struct netxen_cmd_buffer *pbuf;
  443. struct cmd_desc_type0 *cmd_desc;
  444. if (nr_elements > MAX_PENDING_DESC_BLOCK_SIZE || nr_elements == 0) {
  445. printk(KERN_WARNING "%s: Too many command descriptors in a "
  446. "request\n", __func__);
  447. return -EINVAL;
  448. }
  449. i = 0;
  450. netif_tx_lock_bh(adapter->netdev);
  451. producer = adapter->cmd_producer;
  452. do {
  453. cmd_desc = &cmd_desc_arr[i];
  454. pbuf = &adapter->cmd_buf_arr[producer];
  455. pbuf->skb = NULL;
  456. pbuf->frag_count = 0;
  457. /* adapter->ahw.cmd_desc_head[producer] = *cmd_desc; */
  458. memcpy(&adapter->ahw.cmd_desc_head[producer],
  459. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  460. producer = get_next_index(producer,
  461. adapter->max_tx_desc_count);
  462. i++;
  463. } while (i != nr_elements);
  464. adapter->cmd_producer = producer;
  465. /* write producer index to start the xmit */
  466. netxen_nic_update_cmd_producer(adapter, adapter->cmd_producer);
  467. netif_tx_unlock_bh(adapter->netdev);
  468. return 0;
  469. }
  470. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  471. u8 *addr, unsigned op)
  472. {
  473. struct netxen_adapter *adapter = netdev_priv(dev);
  474. nx_nic_req_t req;
  475. nx_mac_req_t *mac_req;
  476. u64 word;
  477. int rv;
  478. memset(&req, 0, sizeof(nx_nic_req_t));
  479. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  480. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  481. req.req_hdr = cpu_to_le64(word);
  482. mac_req = (nx_mac_req_t *)&req.words[0];
  483. mac_req->op = op;
  484. memcpy(mac_req->mac_addr, addr, 6);
  485. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  486. if (rv != 0) {
  487. printk(KERN_ERR "ERROR. Could not send mac update\n");
  488. return rv;
  489. }
  490. return 0;
  491. }
  492. void netxen_p3_nic_set_multi(struct net_device *netdev)
  493. {
  494. struct netxen_adapter *adapter = netdev_priv(netdev);
  495. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  496. struct dev_mc_list *mc_ptr;
  497. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  498. u32 mode = VPORT_MISS_MODE_DROP;
  499. del_list = adapter->mac_list;
  500. adapter->mac_list = NULL;
  501. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  502. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  503. if (netdev->flags & IFF_PROMISC) {
  504. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  505. goto send_fw_cmd;
  506. }
  507. if ((netdev->flags & IFF_ALLMULTI) ||
  508. (netdev->mc_count > adapter->max_mc_count)) {
  509. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  510. goto send_fw_cmd;
  511. }
  512. if (netdev->mc_count > 0) {
  513. for (mc_ptr = netdev->mc_list; mc_ptr;
  514. mc_ptr = mc_ptr->next) {
  515. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  516. &add_list, &del_list);
  517. }
  518. }
  519. send_fw_cmd:
  520. adapter->set_promisc(adapter, mode);
  521. for (cur = del_list; cur;) {
  522. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  523. next = cur->next;
  524. kfree(cur);
  525. cur = next;
  526. }
  527. for (cur = add_list; cur;) {
  528. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  529. next = cur->next;
  530. cur->next = adapter->mac_list;
  531. adapter->mac_list = cur;
  532. cur = next;
  533. }
  534. }
  535. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  536. {
  537. nx_nic_req_t req;
  538. u64 word;
  539. memset(&req, 0, sizeof(nx_nic_req_t));
  540. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  541. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  542. ((u64)adapter->portnum << 16);
  543. req.req_hdr = cpu_to_le64(word);
  544. req.words[0] = cpu_to_le64(mode);
  545. return netxen_send_cmd_descs(adapter,
  546. (struct cmd_desc_type0 *)&req, 1);
  547. }
  548. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  549. {
  550. nx_mac_list_t *cur, *next;
  551. cur = adapter->mac_list;
  552. while (cur) {
  553. next = cur->next;
  554. kfree(cur);
  555. cur = next;
  556. }
  557. }
  558. #define NETXEN_CONFIG_INTR_COALESCE 3
  559. /*
  560. * Send the interrupt coalescing parameter set by ethtool to the card.
  561. */
  562. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  563. {
  564. nx_nic_req_t req;
  565. u64 word;
  566. int rv;
  567. memset(&req, 0, sizeof(nx_nic_req_t));
  568. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  569. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  570. req.req_hdr = cpu_to_le64(word);
  571. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  572. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  573. if (rv != 0) {
  574. printk(KERN_ERR "ERROR. Could not send "
  575. "interrupt coalescing parameters\n");
  576. }
  577. return rv;
  578. }
  579. /*
  580. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  581. * @returns 0 on success, negative on failure
  582. */
  583. #define MTU_FUDGE_FACTOR 100
  584. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  585. {
  586. struct netxen_adapter *adapter = netdev_priv(netdev);
  587. int max_mtu;
  588. int rc = 0;
  589. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  590. max_mtu = P3_MAX_MTU;
  591. else
  592. max_mtu = P2_MAX_MTU;
  593. if (mtu > max_mtu) {
  594. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  595. netdev->name, max_mtu);
  596. return -EINVAL;
  597. }
  598. if (adapter->set_mtu)
  599. rc = adapter->set_mtu(adapter, mtu);
  600. if (!rc)
  601. netdev->mtu = mtu;
  602. return rc;
  603. }
  604. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  605. int size, __le32 * buf)
  606. {
  607. int i, addr;
  608. __le32 *ptr32;
  609. u32 v;
  610. addr = base;
  611. ptr32 = buf;
  612. for (i = 0; i < size / sizeof(u32); i++) {
  613. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  614. return -1;
  615. *ptr32 = cpu_to_le32(v);
  616. ptr32++;
  617. addr += sizeof(u32);
  618. }
  619. if ((char *)buf + size > (char *)ptr32) {
  620. __le32 local;
  621. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  622. return -1;
  623. local = cpu_to_le32(v);
  624. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  625. }
  626. return 0;
  627. }
  628. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  629. {
  630. __le32 *pmac = (__le32 *) mac;
  631. u32 offset;
  632. offset = NETXEN_USER_START +
  633. offsetof(struct netxen_new_user_info, mac_addr) +
  634. adapter->portnum * sizeof(u64);
  635. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  636. return -1;
  637. if (*mac == cpu_to_le64(~0ULL)) {
  638. offset = NETXEN_USER_START_OLD +
  639. offsetof(struct netxen_user_old_info, mac_addr) +
  640. adapter->portnum * sizeof(u64);
  641. if (netxen_get_flash_block(adapter,
  642. offset, sizeof(u64), pmac) == -1)
  643. return -1;
  644. if (*mac == cpu_to_le64(~0ULL))
  645. return -1;
  646. }
  647. return 0;
  648. }
  649. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  650. {
  651. uint32_t crbaddr, mac_hi, mac_lo;
  652. int pci_func = adapter->ahw.pci_func;
  653. crbaddr = CRB_MAC_BLOCK_START +
  654. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  655. adapter->hw_read_wx(adapter, crbaddr, &mac_lo, 4);
  656. adapter->hw_read_wx(adapter, crbaddr+4, &mac_hi, 4);
  657. if (pci_func & 1)
  658. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  659. else
  660. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  661. return 0;
  662. }
  663. #define CRB_WIN_LOCK_TIMEOUT 100000000
  664. static int crb_win_lock(struct netxen_adapter *adapter)
  665. {
  666. int done = 0, timeout = 0;
  667. while (!done) {
  668. /* acquire semaphore3 from PCI HW block */
  669. adapter->hw_read_wx(adapter,
  670. NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
  671. if (done == 1)
  672. break;
  673. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  674. return -1;
  675. timeout++;
  676. udelay(1);
  677. }
  678. netxen_crb_writelit_adapter(adapter,
  679. NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  680. return 0;
  681. }
  682. static void crb_win_unlock(struct netxen_adapter *adapter)
  683. {
  684. int val;
  685. adapter->hw_read_wx(adapter,
  686. NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
  687. }
  688. /*
  689. * Changes the CRB window to the specified window.
  690. */
  691. void
  692. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  693. {
  694. void __iomem *offset;
  695. u32 tmp;
  696. int count = 0;
  697. uint8_t func = adapter->ahw.pci_func;
  698. if (adapter->curr_window == wndw)
  699. return;
  700. /*
  701. * Move the CRB window.
  702. * We need to write to the "direct access" region of PCI
  703. * to avoid a race condition where the window register has
  704. * not been successfully written across CRB before the target
  705. * register address is received by PCI. The direct region bypasses
  706. * the CRB bus.
  707. */
  708. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  709. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  710. if (wndw & 0x1)
  711. wndw = NETXEN_WINDOW_ONE;
  712. writel(wndw, offset);
  713. /* MUST make sure window is set before we forge on... */
  714. while ((tmp = readl(offset)) != wndw) {
  715. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  716. "registered properly: 0x%08x.\n",
  717. netxen_nic_driver_name, __func__, tmp);
  718. mdelay(1);
  719. if (count >= 10)
  720. break;
  721. count++;
  722. }
  723. if (wndw == NETXEN_WINDOW_ONE)
  724. adapter->curr_window = 1;
  725. else
  726. adapter->curr_window = 0;
  727. }
  728. /*
  729. * Return -1 if off is not valid,
  730. * 1 if window access is needed. 'off' is set to offset from
  731. * CRB space in 128M pci map
  732. * 0 if no window access is needed. 'off' is set to 2M addr
  733. * In: 'off' is offset from base in 128M pci map
  734. */
  735. static int
  736. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  737. ulong *off, int len)
  738. {
  739. unsigned long end = *off + len;
  740. crb_128M_2M_sub_block_map_t *m;
  741. if (*off >= NETXEN_CRB_MAX)
  742. return -1;
  743. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  744. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  745. (ulong)adapter->ahw.pci_base0;
  746. return 0;
  747. }
  748. if (*off < NETXEN_PCI_CRBSPACE)
  749. return -1;
  750. *off -= NETXEN_PCI_CRBSPACE;
  751. end = *off + len;
  752. /*
  753. * Try direct map
  754. */
  755. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  756. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  757. *off = *off + m->start_2M - m->start_128M +
  758. (ulong)adapter->ahw.pci_base0;
  759. return 0;
  760. }
  761. /*
  762. * Not in direct map, use crb window
  763. */
  764. return 1;
  765. }
  766. /*
  767. * In: 'off' is offset from CRB space in 128M pci map
  768. * Out: 'off' is 2M pci map addr
  769. * side effect: lock crb window
  770. */
  771. static void
  772. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  773. {
  774. u32 win_read;
  775. adapter->crb_win = CRB_HI(*off);
  776. writel(adapter->crb_win, (void *)(CRB_WINDOW_2M +
  777. adapter->ahw.pci_base0));
  778. /*
  779. * Read back value to make sure write has gone through before trying
  780. * to use it.
  781. */
  782. win_read = readl((void *)(CRB_WINDOW_2M + adapter->ahw.pci_base0));
  783. if (win_read != adapter->crb_win) {
  784. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  785. "Read crbwin (0x%x), off=0x%lx\n",
  786. __func__, adapter->crb_win, win_read, *off);
  787. }
  788. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  789. (ulong)adapter->ahw.pci_base0;
  790. }
  791. int netxen_load_firmware(struct netxen_adapter *adapter)
  792. {
  793. int i;
  794. u32 data, size = 0;
  795. u32 flashaddr = NETXEN_BOOTLD_START;
  796. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START)/4;
  797. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  798. adapter->pci_write_normalize(adapter,
  799. NETXEN_ROMUSB_GLB_CAS_RST, 1);
  800. for (i = 0; i < size; i++) {
  801. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0)
  802. return -EIO;
  803. adapter->pci_mem_write(adapter, flashaddr, &data, 4);
  804. flashaddr += 4;
  805. }
  806. msleep(1);
  807. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  808. adapter->pci_write_normalize(adapter,
  809. NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  810. else {
  811. adapter->pci_write_normalize(adapter,
  812. NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  813. adapter->pci_write_normalize(adapter,
  814. NETXEN_ROMUSB_GLB_CAS_RST, 0);
  815. }
  816. return 0;
  817. }
  818. int
  819. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  820. ulong off, void *data, int len)
  821. {
  822. void __iomem *addr;
  823. if (ADDR_IN_WINDOW1(off)) {
  824. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  825. } else { /* Window 0 */
  826. addr = pci_base_offset(adapter, off);
  827. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  828. }
  829. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  830. " data %llx len %d\n",
  831. pci_base(adapter, off), off, addr,
  832. *(unsigned long long *)data, len);
  833. if (!addr) {
  834. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  835. return 1;
  836. }
  837. switch (len) {
  838. case 1:
  839. writeb(*(u8 *) data, addr);
  840. break;
  841. case 2:
  842. writew(*(u16 *) data, addr);
  843. break;
  844. case 4:
  845. writel(*(u32 *) data, addr);
  846. break;
  847. case 8:
  848. writeq(*(u64 *) data, addr);
  849. break;
  850. default:
  851. DPRINTK(INFO,
  852. "writing data %lx to offset %llx, num words=%d\n",
  853. *(unsigned long *)data, off, (len >> 3));
  854. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  855. (len >> 3));
  856. break;
  857. }
  858. if (!ADDR_IN_WINDOW1(off))
  859. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  860. return 0;
  861. }
  862. int
  863. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  864. ulong off, void *data, int len)
  865. {
  866. void __iomem *addr;
  867. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  868. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  869. } else { /* Window 0 */
  870. addr = pci_base_offset(adapter, off);
  871. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  872. }
  873. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  874. pci_base(adapter, off), off, addr);
  875. if (!addr) {
  876. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  877. return 1;
  878. }
  879. switch (len) {
  880. case 1:
  881. *(u8 *) data = readb(addr);
  882. break;
  883. case 2:
  884. *(u16 *) data = readw(addr);
  885. break;
  886. case 4:
  887. *(u32 *) data = readl(addr);
  888. break;
  889. case 8:
  890. *(u64 *) data = readq(addr);
  891. break;
  892. default:
  893. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  894. (len >> 3));
  895. break;
  896. }
  897. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  898. if (!ADDR_IN_WINDOW1(off))
  899. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  900. return 0;
  901. }
  902. int
  903. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  904. ulong off, void *data, int len)
  905. {
  906. unsigned long flags = 0;
  907. int rv;
  908. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  909. if (rv == -1) {
  910. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  911. __func__, off);
  912. dump_stack();
  913. return -1;
  914. }
  915. if (rv == 1) {
  916. write_lock_irqsave(&adapter->adapter_lock, flags);
  917. crb_win_lock(adapter);
  918. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  919. }
  920. DPRINTK(1, INFO, "write data %lx to offset %llx, len=%d\n",
  921. *(unsigned long *)data, off, len);
  922. switch (len) {
  923. case 1:
  924. writeb(*(uint8_t *)data, (void *)off);
  925. break;
  926. case 2:
  927. writew(*(uint16_t *)data, (void *)off);
  928. break;
  929. case 4:
  930. writel(*(uint32_t *)data, (void *)off);
  931. break;
  932. case 8:
  933. writeq(*(uint64_t *)data, (void *)off);
  934. break;
  935. default:
  936. DPRINTK(1, INFO,
  937. "writing data %lx to offset %llx, num words=%d\n",
  938. *(unsigned long *)data, off, (len>>3));
  939. break;
  940. }
  941. if (rv == 1) {
  942. crb_win_unlock(adapter);
  943. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  944. }
  945. return 0;
  946. }
  947. int
  948. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  949. ulong off, void *data, int len)
  950. {
  951. unsigned long flags = 0;
  952. int rv;
  953. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  954. if (rv == -1) {
  955. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  956. __func__, off);
  957. dump_stack();
  958. return -1;
  959. }
  960. if (rv == 1) {
  961. write_lock_irqsave(&adapter->adapter_lock, flags);
  962. crb_win_lock(adapter);
  963. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  964. }
  965. DPRINTK(1, INFO, "read from offset %lx, len=%d\n", off, len);
  966. switch (len) {
  967. case 1:
  968. *(uint8_t *)data = readb((void *)off);
  969. break;
  970. case 2:
  971. *(uint16_t *)data = readw((void *)off);
  972. break;
  973. case 4:
  974. *(uint32_t *)data = readl((void *)off);
  975. break;
  976. case 8:
  977. *(uint64_t *)data = readq((void *)off);
  978. break;
  979. default:
  980. break;
  981. }
  982. DPRINTK(1, INFO, "read %lx\n", *(unsigned long *)data);
  983. if (rv == 1) {
  984. crb_win_unlock(adapter);
  985. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  986. }
  987. return 0;
  988. }
  989. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  990. {
  991. adapter->hw_write_wx(adapter, off, &val, 4);
  992. }
  993. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  994. {
  995. int val;
  996. adapter->hw_read_wx(adapter, off, &val, 4);
  997. return val;
  998. }
  999. /* Change the window to 0, write and change back to window 1. */
  1000. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  1001. {
  1002. adapter->hw_write_wx(adapter, index, &value, 4);
  1003. }
  1004. /* Change the window to 0, read and change back to window 1. */
  1005. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
  1006. {
  1007. adapter->hw_read_wx(adapter, index, value, 4);
  1008. }
  1009. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
  1010. {
  1011. adapter->hw_write_wx(adapter, index, &value, 4);
  1012. }
  1013. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
  1014. {
  1015. adapter->hw_read_wx(adapter, index, value, 4);
  1016. }
  1017. /*
  1018. * check memory access boundary.
  1019. * used by test agent. support ddr access only for now
  1020. */
  1021. static unsigned long
  1022. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1023. unsigned long long addr, int size)
  1024. {
  1025. if (!ADDR_IN_RANGE(addr,
  1026. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1027. !ADDR_IN_RANGE(addr+size-1,
  1028. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1029. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1030. return 0;
  1031. }
  1032. return 1;
  1033. }
  1034. static int netxen_pci_set_window_warning_count;
  1035. unsigned long
  1036. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1037. unsigned long long addr)
  1038. {
  1039. void __iomem *offset;
  1040. int window;
  1041. unsigned long long qdr_max;
  1042. uint8_t func = adapter->ahw.pci_func;
  1043. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1044. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1045. } else {
  1046. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1047. }
  1048. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1049. /* DDR network side */
  1050. addr -= NETXEN_ADDR_DDR_NET;
  1051. window = (addr >> 25) & 0x3ff;
  1052. if (adapter->ahw.ddr_mn_window != window) {
  1053. adapter->ahw.ddr_mn_window = window;
  1054. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1055. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1056. writel(window, offset);
  1057. /* MUST make sure window is set before we forge on... */
  1058. readl(offset);
  1059. }
  1060. addr -= (window * NETXEN_WINDOW_ONE);
  1061. addr += NETXEN_PCI_DDR_NET;
  1062. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1063. addr -= NETXEN_ADDR_OCM0;
  1064. addr += NETXEN_PCI_OCM0;
  1065. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1066. addr -= NETXEN_ADDR_OCM1;
  1067. addr += NETXEN_PCI_OCM1;
  1068. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1069. /* QDR network side */
  1070. addr -= NETXEN_ADDR_QDR_NET;
  1071. window = (addr >> 22) & 0x3f;
  1072. if (adapter->ahw.qdr_sn_window != window) {
  1073. adapter->ahw.qdr_sn_window = window;
  1074. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1075. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1076. writel((window << 22), offset);
  1077. /* MUST make sure window is set before we forge on... */
  1078. readl(offset);
  1079. }
  1080. addr -= (window * 0x400000);
  1081. addr += NETXEN_PCI_QDR_NET;
  1082. } else {
  1083. /*
  1084. * peg gdb frequently accesses memory that doesn't exist,
  1085. * this limits the chit chat so debugging isn't slowed down.
  1086. */
  1087. if ((netxen_pci_set_window_warning_count++ < 8)
  1088. || (netxen_pci_set_window_warning_count % 64 == 0))
  1089. printk("%s: Warning:netxen_nic_pci_set_window()"
  1090. " Unknown address range!\n",
  1091. netxen_nic_driver_name);
  1092. addr = -1UL;
  1093. }
  1094. return addr;
  1095. }
  1096. /*
  1097. * Note : only 32-bit writes!
  1098. */
  1099. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1100. u64 off, u32 data)
  1101. {
  1102. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1103. return 0;
  1104. }
  1105. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1106. {
  1107. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1108. }
  1109. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1110. u64 off, u32 data)
  1111. {
  1112. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  1113. }
  1114. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
  1115. {
  1116. return readl(NETXEN_CRB_NORMALIZE(adapter, off));
  1117. }
  1118. unsigned long
  1119. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1120. unsigned long long addr)
  1121. {
  1122. int window;
  1123. u32 win_read;
  1124. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1125. /* DDR network side */
  1126. window = MN_WIN(addr);
  1127. adapter->ahw.ddr_mn_window = window;
  1128. adapter->hw_write_wx(adapter,
  1129. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1130. &window, 4);
  1131. adapter->hw_read_wx(adapter,
  1132. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1133. &win_read, 4);
  1134. if ((win_read << 17) != window) {
  1135. printk(KERN_INFO "Written MNwin (0x%x) != "
  1136. "Read MNwin (0x%x)\n", window, win_read);
  1137. }
  1138. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1139. } else if (ADDR_IN_RANGE(addr,
  1140. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1141. if ((addr & 0x00ff800) == 0xff800) {
  1142. printk("%s: QM access not handled.\n", __func__);
  1143. addr = -1UL;
  1144. }
  1145. window = OCM_WIN(addr);
  1146. adapter->ahw.ddr_mn_window = window;
  1147. adapter->hw_write_wx(adapter,
  1148. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1149. &window, 4);
  1150. adapter->hw_read_wx(adapter,
  1151. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1152. &win_read, 4);
  1153. if ((win_read >> 7) != window) {
  1154. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1155. "Read OCMwin (0x%x)\n",
  1156. __func__, window, win_read);
  1157. }
  1158. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1159. } else if (ADDR_IN_RANGE(addr,
  1160. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1161. /* QDR network side */
  1162. window = MS_WIN(addr);
  1163. adapter->ahw.qdr_sn_window = window;
  1164. adapter->hw_write_wx(adapter,
  1165. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1166. &window, 4);
  1167. adapter->hw_read_wx(adapter,
  1168. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1169. &win_read, 4);
  1170. if (win_read != window) {
  1171. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1172. "Read MSwin (0x%x)\n",
  1173. __func__, window, win_read);
  1174. }
  1175. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1176. } else {
  1177. /*
  1178. * peg gdb frequently accesses memory that doesn't exist,
  1179. * this limits the chit chat so debugging isn't slowed down.
  1180. */
  1181. if ((netxen_pci_set_window_warning_count++ < 8)
  1182. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1183. printk("%s: Warning:%s Unknown address range!\n",
  1184. __func__, netxen_nic_driver_name);
  1185. }
  1186. addr = -1UL;
  1187. }
  1188. return addr;
  1189. }
  1190. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1191. unsigned long long addr)
  1192. {
  1193. int window;
  1194. unsigned long long qdr_max;
  1195. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1196. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1197. else
  1198. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1199. if (ADDR_IN_RANGE(addr,
  1200. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1201. /* DDR network side */
  1202. BUG(); /* MN access can not come here */
  1203. } else if (ADDR_IN_RANGE(addr,
  1204. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1205. return 1;
  1206. } else if (ADDR_IN_RANGE(addr,
  1207. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1208. return 1;
  1209. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1210. /* QDR network side */
  1211. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1212. if (adapter->ahw.qdr_sn_window == window)
  1213. return 1;
  1214. }
  1215. return 0;
  1216. }
  1217. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1218. u64 off, void *data, int size)
  1219. {
  1220. unsigned long flags;
  1221. void *addr;
  1222. int ret = 0;
  1223. u64 start;
  1224. uint8_t *mem_ptr = NULL;
  1225. unsigned long mem_base;
  1226. unsigned long mem_page;
  1227. write_lock_irqsave(&adapter->adapter_lock, flags);
  1228. /*
  1229. * If attempting to access unknown address or straddle hw windows,
  1230. * do not access.
  1231. */
  1232. start = adapter->pci_set_window(adapter, off);
  1233. if ((start == -1UL) ||
  1234. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1235. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1236. printk(KERN_ERR "%s out of bound pci memory access. "
  1237. "offset is 0x%llx\n", netxen_nic_driver_name,
  1238. (unsigned long long)off);
  1239. return -1;
  1240. }
  1241. addr = (void *)(pci_base_offset(adapter, start));
  1242. if (!addr) {
  1243. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1244. mem_base = pci_resource_start(adapter->pdev, 0);
  1245. mem_page = start & PAGE_MASK;
  1246. /* Map two pages whenever user tries to access addresses in two
  1247. consecutive pages.
  1248. */
  1249. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1250. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1251. else
  1252. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1253. if (mem_ptr == NULL) {
  1254. *(uint8_t *)data = 0;
  1255. return -1;
  1256. }
  1257. addr = mem_ptr;
  1258. addr += start & (PAGE_SIZE - 1);
  1259. write_lock_irqsave(&adapter->adapter_lock, flags);
  1260. }
  1261. switch (size) {
  1262. case 1:
  1263. *(uint8_t *)data = readb(addr);
  1264. break;
  1265. case 2:
  1266. *(uint16_t *)data = readw(addr);
  1267. break;
  1268. case 4:
  1269. *(uint32_t *)data = readl(addr);
  1270. break;
  1271. case 8:
  1272. *(uint64_t *)data = readq(addr);
  1273. break;
  1274. default:
  1275. ret = -1;
  1276. break;
  1277. }
  1278. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1279. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1280. if (mem_ptr)
  1281. iounmap(mem_ptr);
  1282. return ret;
  1283. }
  1284. static int
  1285. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1286. void *data, int size)
  1287. {
  1288. unsigned long flags;
  1289. void *addr;
  1290. int ret = 0;
  1291. u64 start;
  1292. uint8_t *mem_ptr = NULL;
  1293. unsigned long mem_base;
  1294. unsigned long mem_page;
  1295. write_lock_irqsave(&adapter->adapter_lock, flags);
  1296. /*
  1297. * If attempting to access unknown address or straddle hw windows,
  1298. * do not access.
  1299. */
  1300. start = adapter->pci_set_window(adapter, off);
  1301. if ((start == -1UL) ||
  1302. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1303. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1304. printk(KERN_ERR "%s out of bound pci memory access. "
  1305. "offset is 0x%llx\n", netxen_nic_driver_name,
  1306. (unsigned long long)off);
  1307. return -1;
  1308. }
  1309. addr = (void *)(pci_base_offset(adapter, start));
  1310. if (!addr) {
  1311. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1312. mem_base = pci_resource_start(adapter->pdev, 0);
  1313. mem_page = start & PAGE_MASK;
  1314. /* Map two pages whenever user tries to access addresses in two
  1315. * consecutive pages.
  1316. */
  1317. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1318. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1319. else
  1320. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1321. if (mem_ptr == NULL)
  1322. return -1;
  1323. addr = mem_ptr;
  1324. addr += start & (PAGE_SIZE - 1);
  1325. write_lock_irqsave(&adapter->adapter_lock, flags);
  1326. }
  1327. switch (size) {
  1328. case 1:
  1329. writeb(*(uint8_t *)data, addr);
  1330. break;
  1331. case 2:
  1332. writew(*(uint16_t *)data, addr);
  1333. break;
  1334. case 4:
  1335. writel(*(uint32_t *)data, addr);
  1336. break;
  1337. case 8:
  1338. writeq(*(uint64_t *)data, addr);
  1339. break;
  1340. default:
  1341. ret = -1;
  1342. break;
  1343. }
  1344. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1345. DPRINTK(1, INFO, "writing data %llx to offset %llx\n",
  1346. *(unsigned long long *)data, start);
  1347. if (mem_ptr)
  1348. iounmap(mem_ptr);
  1349. return ret;
  1350. }
  1351. #define MAX_CTL_CHECK 1000
  1352. int
  1353. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1354. u64 off, void *data, int size)
  1355. {
  1356. unsigned long flags, mem_crb;
  1357. int i, j, ret = 0, loop, sz[2], off0;
  1358. uint32_t temp;
  1359. uint64_t off8, tmpw, word[2] = {0, 0};
  1360. /*
  1361. * If not MN, go check for MS or invalid.
  1362. */
  1363. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1364. return netxen_nic_pci_mem_write_direct(adapter,
  1365. off, data, size);
  1366. off8 = off & 0xfffffff8;
  1367. off0 = off & 0x7;
  1368. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1369. sz[1] = size - sz[0];
  1370. loop = ((off0 + size - 1) >> 3) + 1;
  1371. mem_crb = (unsigned long)pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1372. if ((size != 8) || (off0 != 0)) {
  1373. for (i = 0; i < loop; i++) {
  1374. if (adapter->pci_mem_read(adapter,
  1375. off8 + (i << 3), &word[i], 8))
  1376. return -1;
  1377. }
  1378. }
  1379. switch (size) {
  1380. case 1:
  1381. tmpw = *((uint8_t *)data);
  1382. break;
  1383. case 2:
  1384. tmpw = *((uint16_t *)data);
  1385. break;
  1386. case 4:
  1387. tmpw = *((uint32_t *)data);
  1388. break;
  1389. case 8:
  1390. default:
  1391. tmpw = *((uint64_t *)data);
  1392. break;
  1393. }
  1394. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1395. word[0] |= tmpw << (off0 * 8);
  1396. if (loop == 2) {
  1397. word[1] &= ~(~0ULL << (sz[1] * 8));
  1398. word[1] |= tmpw >> (sz[0] * 8);
  1399. }
  1400. write_lock_irqsave(&adapter->adapter_lock, flags);
  1401. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1402. for (i = 0; i < loop; i++) {
  1403. writel((uint32_t)(off8 + (i << 3)),
  1404. (void *)(mem_crb+MIU_TEST_AGT_ADDR_LO));
  1405. writel(0,
  1406. (void *)(mem_crb+MIU_TEST_AGT_ADDR_HI));
  1407. writel(word[i] & 0xffffffff,
  1408. (void *)(mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1409. writel((word[i] >> 32) & 0xffffffff,
  1410. (void *)(mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1411. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1412. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1413. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1414. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1415. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1416. temp = readl(
  1417. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1418. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1419. break;
  1420. }
  1421. if (j >= MAX_CTL_CHECK) {
  1422. printk("%s: %s Fail to write through agent\n",
  1423. __func__, netxen_nic_driver_name);
  1424. ret = -1;
  1425. break;
  1426. }
  1427. }
  1428. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1429. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1430. return ret;
  1431. }
  1432. int
  1433. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1434. u64 off, void *data, int size)
  1435. {
  1436. unsigned long flags, mem_crb;
  1437. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1438. uint32_t temp;
  1439. uint64_t off8, val, word[2] = {0, 0};
  1440. /*
  1441. * If not MN, go check for MS or invalid.
  1442. */
  1443. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1444. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1445. off8 = off & 0xfffffff8;
  1446. off0[0] = off & 0x7;
  1447. off0[1] = 0;
  1448. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1449. sz[1] = size - sz[0];
  1450. loop = ((off0[0] + size - 1) >> 3) + 1;
  1451. mem_crb = (unsigned long)pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1452. write_lock_irqsave(&adapter->adapter_lock, flags);
  1453. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1454. for (i = 0; i < loop; i++) {
  1455. writel((uint32_t)(off8 + (i << 3)),
  1456. (void *)(mem_crb+MIU_TEST_AGT_ADDR_LO));
  1457. writel(0,
  1458. (void *)(mem_crb+MIU_TEST_AGT_ADDR_HI));
  1459. writel(MIU_TA_CTL_ENABLE,
  1460. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1461. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1462. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1463. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1464. temp = readl(
  1465. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1466. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1467. break;
  1468. }
  1469. if (j >= MAX_CTL_CHECK) {
  1470. printk(KERN_ERR "%s: %s Fail to read through agent\n",
  1471. __func__, netxen_nic_driver_name);
  1472. break;
  1473. }
  1474. start = off0[i] >> 2;
  1475. end = (off0[i] + sz[i] - 1) >> 2;
  1476. for (k = start; k <= end; k++) {
  1477. word[i] |= ((uint64_t) readl(
  1478. (void *)(mem_crb +
  1479. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1480. }
  1481. }
  1482. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1483. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1484. if (j >= MAX_CTL_CHECK)
  1485. return -1;
  1486. if (sz[0] == 8) {
  1487. val = word[0];
  1488. } else {
  1489. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1490. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1491. }
  1492. switch (size) {
  1493. case 1:
  1494. *(uint8_t *)data = val;
  1495. break;
  1496. case 2:
  1497. *(uint16_t *)data = val;
  1498. break;
  1499. case 4:
  1500. *(uint32_t *)data = val;
  1501. break;
  1502. case 8:
  1503. *(uint64_t *)data = val;
  1504. break;
  1505. }
  1506. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1507. return 0;
  1508. }
  1509. int
  1510. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1511. u64 off, void *data, int size)
  1512. {
  1513. int i, j, ret = 0, loop, sz[2], off0;
  1514. uint32_t temp;
  1515. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1516. /*
  1517. * If not MN, go check for MS or invalid.
  1518. */
  1519. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1520. mem_crb = NETXEN_CRB_QDR_NET;
  1521. else {
  1522. mem_crb = NETXEN_CRB_DDR_NET;
  1523. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1524. return netxen_nic_pci_mem_write_direct(adapter,
  1525. off, data, size);
  1526. }
  1527. off8 = off & 0xfffffff8;
  1528. off0 = off & 0x7;
  1529. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1530. sz[1] = size - sz[0];
  1531. loop = ((off0 + size - 1) >> 3) + 1;
  1532. if ((size != 8) || (off0 != 0)) {
  1533. for (i = 0; i < loop; i++) {
  1534. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1535. &word[i], 8))
  1536. return -1;
  1537. }
  1538. }
  1539. switch (size) {
  1540. case 1:
  1541. tmpw = *((uint8_t *)data);
  1542. break;
  1543. case 2:
  1544. tmpw = *((uint16_t *)data);
  1545. break;
  1546. case 4:
  1547. tmpw = *((uint32_t *)data);
  1548. break;
  1549. case 8:
  1550. default:
  1551. tmpw = *((uint64_t *)data);
  1552. break;
  1553. }
  1554. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1555. word[0] |= tmpw << (off0 * 8);
  1556. if (loop == 2) {
  1557. word[1] &= ~(~0ULL << (sz[1] * 8));
  1558. word[1] |= tmpw >> (sz[0] * 8);
  1559. }
  1560. /*
  1561. * don't lock here - write_wx gets the lock if each time
  1562. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1563. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1564. */
  1565. for (i = 0; i < loop; i++) {
  1566. temp = off8 + (i << 3);
  1567. adapter->hw_write_wx(adapter,
  1568. mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1569. temp = 0;
  1570. adapter->hw_write_wx(adapter,
  1571. mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1572. temp = word[i] & 0xffffffff;
  1573. adapter->hw_write_wx(adapter,
  1574. mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
  1575. temp = (word[i] >> 32) & 0xffffffff;
  1576. adapter->hw_write_wx(adapter,
  1577. mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
  1578. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1579. adapter->hw_write_wx(adapter,
  1580. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1581. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1582. adapter->hw_write_wx(adapter,
  1583. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1584. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1585. adapter->hw_read_wx(adapter,
  1586. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1587. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1588. break;
  1589. }
  1590. if (j >= MAX_CTL_CHECK) {
  1591. printk(KERN_ERR "%s: Fail to write through agent\n",
  1592. netxen_nic_driver_name);
  1593. ret = -1;
  1594. break;
  1595. }
  1596. }
  1597. /*
  1598. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1599. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1600. */
  1601. return ret;
  1602. }
  1603. int
  1604. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1605. u64 off, void *data, int size)
  1606. {
  1607. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1608. uint32_t temp;
  1609. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1610. /*
  1611. * If not MN, go check for MS or invalid.
  1612. */
  1613. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1614. mem_crb = NETXEN_CRB_QDR_NET;
  1615. else {
  1616. mem_crb = NETXEN_CRB_DDR_NET;
  1617. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1618. return netxen_nic_pci_mem_read_direct(adapter,
  1619. off, data, size);
  1620. }
  1621. off8 = off & 0xfffffff8;
  1622. off0[0] = off & 0x7;
  1623. off0[1] = 0;
  1624. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1625. sz[1] = size - sz[0];
  1626. loop = ((off0[0] + size - 1) >> 3) + 1;
  1627. /*
  1628. * don't lock here - write_wx gets the lock if each time
  1629. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1630. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1631. */
  1632. for (i = 0; i < loop; i++) {
  1633. temp = off8 + (i << 3);
  1634. adapter->hw_write_wx(adapter,
  1635. mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1636. temp = 0;
  1637. adapter->hw_write_wx(adapter,
  1638. mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1639. temp = MIU_TA_CTL_ENABLE;
  1640. adapter->hw_write_wx(adapter,
  1641. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1642. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1643. adapter->hw_write_wx(adapter,
  1644. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1645. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1646. adapter->hw_read_wx(adapter,
  1647. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1648. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1649. break;
  1650. }
  1651. if (j >= MAX_CTL_CHECK) {
  1652. printk(KERN_ERR "%s: Fail to read through agent\n",
  1653. netxen_nic_driver_name);
  1654. break;
  1655. }
  1656. start = off0[i] >> 2;
  1657. end = (off0[i] + sz[i] - 1) >> 2;
  1658. for (k = start; k <= end; k++) {
  1659. adapter->hw_read_wx(adapter,
  1660. mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
  1661. word[i] |= ((uint64_t)temp << (32 * k));
  1662. }
  1663. }
  1664. /*
  1665. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1666. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1667. */
  1668. if (j >= MAX_CTL_CHECK)
  1669. return -1;
  1670. if (sz[0] == 8) {
  1671. val = word[0];
  1672. } else {
  1673. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1674. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1675. }
  1676. switch (size) {
  1677. case 1:
  1678. *(uint8_t *)data = val;
  1679. break;
  1680. case 2:
  1681. *(uint16_t *)data = val;
  1682. break;
  1683. case 4:
  1684. *(uint32_t *)data = val;
  1685. break;
  1686. case 8:
  1687. *(uint64_t *)data = val;
  1688. break;
  1689. }
  1690. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1691. return 0;
  1692. }
  1693. /*
  1694. * Note : only 32-bit writes!
  1695. */
  1696. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1697. u64 off, u32 data)
  1698. {
  1699. adapter->hw_write_wx(adapter, off, &data, 4);
  1700. return 0;
  1701. }
  1702. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1703. {
  1704. u32 temp;
  1705. adapter->hw_read_wx(adapter, off, &temp, 4);
  1706. return temp;
  1707. }
  1708. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1709. u64 off, u32 data)
  1710. {
  1711. adapter->hw_write_wx(adapter, off, &data, 4);
  1712. }
  1713. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
  1714. {
  1715. u32 temp;
  1716. adapter->hw_read_wx(adapter, off, &temp, 4);
  1717. return temp;
  1718. }
  1719. #if 0
  1720. int
  1721. netxen_nic_erase_pxe(struct netxen_adapter *adapter)
  1722. {
  1723. if (netxen_rom_fast_write(adapter, NETXEN_PXE_START, 0) == -1) {
  1724. printk(KERN_ERR "%s: erase pxe failed\n",
  1725. netxen_nic_driver_name);
  1726. return -1;
  1727. }
  1728. return 0;
  1729. }
  1730. #endif /* 0 */
  1731. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1732. {
  1733. int rv = 0;
  1734. int addr = NETXEN_BRDCFG_START;
  1735. struct netxen_board_info *boardinfo;
  1736. int index;
  1737. u32 *ptr32;
  1738. boardinfo = &adapter->ahw.boardcfg;
  1739. ptr32 = (u32 *) boardinfo;
  1740. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  1741. index++) {
  1742. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1743. return -EIO;
  1744. }
  1745. ptr32++;
  1746. addr += sizeof(u32);
  1747. }
  1748. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  1749. printk("%s: ERROR reading %s board config."
  1750. " Read %x, expected %x\n", netxen_nic_driver_name,
  1751. netxen_nic_driver_name,
  1752. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  1753. rv = -1;
  1754. }
  1755. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  1756. printk("%s: Unknown board config version."
  1757. " Read %x, expected %x\n", netxen_nic_driver_name,
  1758. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  1759. rv = -1;
  1760. }
  1761. if (boardinfo->board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1762. u32 gpio = netxen_nic_reg_read(adapter,
  1763. NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1764. if ((gpio & 0x8000) == 0)
  1765. boardinfo->board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1766. }
  1767. switch ((netxen_brdtype_t) boardinfo->board_type) {
  1768. case NETXEN_BRDTYPE_P2_SB35_4G:
  1769. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1770. break;
  1771. case NETXEN_BRDTYPE_P2_SB31_10G:
  1772. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1773. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1774. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1775. case NETXEN_BRDTYPE_P3_HMEZ:
  1776. case NETXEN_BRDTYPE_P3_XG_LOM:
  1777. case NETXEN_BRDTYPE_P3_10G_CX4:
  1778. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1779. case NETXEN_BRDTYPE_P3_IMEZ:
  1780. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1781. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1782. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1783. case NETXEN_BRDTYPE_P3_10G_XFP:
  1784. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1785. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  1786. break;
  1787. case NETXEN_BRDTYPE_P1_BD:
  1788. case NETXEN_BRDTYPE_P1_SB:
  1789. case NETXEN_BRDTYPE_P1_SMAX:
  1790. case NETXEN_BRDTYPE_P1_SOCK:
  1791. case NETXEN_BRDTYPE_P3_REF_QG:
  1792. case NETXEN_BRDTYPE_P3_4_GB:
  1793. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1794. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1795. break;
  1796. case NETXEN_BRDTYPE_P3_10G_TP:
  1797. adapter->ahw.board_type = (adapter->portnum < 2) ?
  1798. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1799. break;
  1800. default:
  1801. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  1802. boardinfo->board_type);
  1803. rv = -ENODEV;
  1804. break;
  1805. }
  1806. return rv;
  1807. }
  1808. /* NIU access sections */
  1809. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1810. {
  1811. new_mtu += MTU_FUDGE_FACTOR;
  1812. netxen_nic_write_w0(adapter,
  1813. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1814. new_mtu);
  1815. return 0;
  1816. }
  1817. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1818. {
  1819. new_mtu += MTU_FUDGE_FACTOR;
  1820. if (adapter->physical_port == 0)
  1821. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  1822. new_mtu);
  1823. else
  1824. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  1825. new_mtu);
  1826. return 0;
  1827. }
  1828. void
  1829. netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1830. unsigned long off, int data)
  1831. {
  1832. adapter->hw_write_wx(adapter, off, &data, 4);
  1833. }
  1834. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1835. {
  1836. __u32 status;
  1837. __u32 autoneg;
  1838. __u32 port_mode;
  1839. if (!netif_carrier_ok(adapter->netdev)) {
  1840. adapter->link_speed = 0;
  1841. adapter->link_duplex = -1;
  1842. adapter->link_autoneg = AUTONEG_ENABLE;
  1843. return;
  1844. }
  1845. if (adapter->ahw.board_type == NETXEN_NIC_GBE) {
  1846. adapter->hw_read_wx(adapter,
  1847. NETXEN_PORT_MODE_ADDR, &port_mode, 4);
  1848. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1849. adapter->link_speed = SPEED_1000;
  1850. adapter->link_duplex = DUPLEX_FULL;
  1851. adapter->link_autoneg = AUTONEG_DISABLE;
  1852. return;
  1853. }
  1854. if (adapter->phy_read
  1855. && adapter->phy_read(adapter,
  1856. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1857. &status) == 0) {
  1858. if (netxen_get_phy_link(status)) {
  1859. switch (netxen_get_phy_speed(status)) {
  1860. case 0:
  1861. adapter->link_speed = SPEED_10;
  1862. break;
  1863. case 1:
  1864. adapter->link_speed = SPEED_100;
  1865. break;
  1866. case 2:
  1867. adapter->link_speed = SPEED_1000;
  1868. break;
  1869. default:
  1870. adapter->link_speed = 0;
  1871. break;
  1872. }
  1873. switch (netxen_get_phy_duplex(status)) {
  1874. case 0:
  1875. adapter->link_duplex = DUPLEX_HALF;
  1876. break;
  1877. case 1:
  1878. adapter->link_duplex = DUPLEX_FULL;
  1879. break;
  1880. default:
  1881. adapter->link_duplex = -1;
  1882. break;
  1883. }
  1884. if (adapter->phy_read
  1885. && adapter->phy_read(adapter,
  1886. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1887. &autoneg) != 0)
  1888. adapter->link_autoneg = autoneg;
  1889. } else
  1890. goto link_down;
  1891. } else {
  1892. link_down:
  1893. adapter->link_speed = 0;
  1894. adapter->link_duplex = -1;
  1895. }
  1896. }
  1897. }
  1898. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  1899. {
  1900. u32 fw_major = 0;
  1901. u32 fw_minor = 0;
  1902. u32 fw_build = 0;
  1903. char brd_name[NETXEN_MAX_SHORT_NAME];
  1904. char serial_num[32];
  1905. int i, addr;
  1906. __le32 *ptr32;
  1907. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  1908. adapter->driver_mismatch = 0;
  1909. ptr32 = (u32 *)&serial_num;
  1910. addr = NETXEN_USER_START +
  1911. offsetof(struct netxen_new_user_info, serial_num);
  1912. for (i = 0; i < 8; i++) {
  1913. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1914. printk("%s: ERROR reading %s board userarea.\n",
  1915. netxen_nic_driver_name,
  1916. netxen_nic_driver_name);
  1917. adapter->driver_mismatch = 1;
  1918. return;
  1919. }
  1920. ptr32++;
  1921. addr += sizeof(u32);
  1922. }
  1923. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
  1924. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
  1925. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
  1926. adapter->fw_major = fw_major;
  1927. if (adapter->portnum == 0) {
  1928. get_brd_name_by_type(board_info->board_type, brd_name);
  1929. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1930. brd_name, serial_num, adapter->ahw.revision_id);
  1931. printk(KERN_INFO "NetXen Firmware version %d.%d.%d\n",
  1932. fw_major, fw_minor, fw_build);
  1933. }
  1934. if (NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build) <
  1935. NETXEN_VERSION_CODE(3, 4, 216)) {
  1936. adapter->driver_mismatch = 1;
  1937. printk(KERN_ERR "%s: firmware version %d.%d.%d unsupported\n",
  1938. netxen_nic_driver_name,
  1939. fw_major, fw_minor, fw_build);
  1940. return;
  1941. }
  1942. }